Add linux-next specific files for 20110831
[linux-2.6/next.git] / arch / arm / mach-omap2 / io.c
blobd6d01cb7f28a63b2a7bc3ac060cb059a030bf584
1 /*
2 * linux/arch/arm/mach-omap2/io.c
4 * OMAP2 I/O mapping code
6 * Copyright (C) 2005 Nokia Corporation
7 * Copyright (C) 2007-2009 Texas Instruments
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
13 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
19 #include <linux/module.h>
20 #include <linux/kernel.h>
21 #include <linux/init.h>
22 #include <linux/io.h>
23 #include <linux/clk.h>
24 #include <linux/omapfb.h>
26 #include <asm/tlb.h>
28 #include <asm/mach/map.h>
30 #include <plat/sram.h>
31 #include <plat/sdrc.h>
32 #include <plat/serial.h>
34 #include "clock2xxx.h"
35 #include "clock3xxx.h"
36 #include "clock44xx.h"
37 #include "io.h"
39 #include <plat/omap-pm.h>
40 #include "powerdomain.h"
42 #include "clockdomain.h"
43 #include <plat/omap_hwmod.h>
44 #include <plat/multi.h>
47 * The machine specific code may provide the extra mapping besides the
48 * default mapping provided here.
51 #ifdef CONFIG_ARCH_OMAP2
52 static struct map_desc omap24xx_io_desc[] __initdata = {
54 .virtual = L3_24XX_VIRT,
55 .pfn = __phys_to_pfn(L3_24XX_PHYS),
56 .length = L3_24XX_SIZE,
57 .type = MT_DEVICE
60 .virtual = L4_24XX_VIRT,
61 .pfn = __phys_to_pfn(L4_24XX_PHYS),
62 .length = L4_24XX_SIZE,
63 .type = MT_DEVICE
67 #ifdef CONFIG_SOC_OMAP2420
68 static struct map_desc omap242x_io_desc[] __initdata = {
70 .virtual = DSP_MEM_2420_VIRT,
71 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
72 .length = DSP_MEM_2420_SIZE,
73 .type = MT_DEVICE
76 .virtual = DSP_IPI_2420_VIRT,
77 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
78 .length = DSP_IPI_2420_SIZE,
79 .type = MT_DEVICE
82 .virtual = DSP_MMU_2420_VIRT,
83 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
84 .length = DSP_MMU_2420_SIZE,
85 .type = MT_DEVICE
89 #endif
91 #ifdef CONFIG_SOC_OMAP2430
92 static struct map_desc omap243x_io_desc[] __initdata = {
94 .virtual = L4_WK_243X_VIRT,
95 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
96 .length = L4_WK_243X_SIZE,
97 .type = MT_DEVICE
100 .virtual = OMAP243X_GPMC_VIRT,
101 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
102 .length = OMAP243X_GPMC_SIZE,
103 .type = MT_DEVICE
106 .virtual = OMAP243X_SDRC_VIRT,
107 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
108 .length = OMAP243X_SDRC_SIZE,
109 .type = MT_DEVICE
112 .virtual = OMAP243X_SMS_VIRT,
113 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
114 .length = OMAP243X_SMS_SIZE,
115 .type = MT_DEVICE
118 #endif
119 #endif
121 #ifdef CONFIG_ARCH_OMAP3
122 static struct map_desc omap34xx_io_desc[] __initdata = {
124 .virtual = L3_34XX_VIRT,
125 .pfn = __phys_to_pfn(L3_34XX_PHYS),
126 .length = L3_34XX_SIZE,
127 .type = MT_DEVICE
130 .virtual = L4_34XX_VIRT,
131 .pfn = __phys_to_pfn(L4_34XX_PHYS),
132 .length = L4_34XX_SIZE,
133 .type = MT_DEVICE
136 .virtual = OMAP34XX_GPMC_VIRT,
137 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
138 .length = OMAP34XX_GPMC_SIZE,
139 .type = MT_DEVICE
142 .virtual = OMAP343X_SMS_VIRT,
143 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
144 .length = OMAP343X_SMS_SIZE,
145 .type = MT_DEVICE
148 .virtual = OMAP343X_SDRC_VIRT,
149 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
150 .length = OMAP343X_SDRC_SIZE,
151 .type = MT_DEVICE
154 .virtual = L4_PER_34XX_VIRT,
155 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
156 .length = L4_PER_34XX_SIZE,
157 .type = MT_DEVICE
160 .virtual = L4_EMU_34XX_VIRT,
161 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
162 .length = L4_EMU_34XX_SIZE,
163 .type = MT_DEVICE
165 #if defined(CONFIG_DEBUG_LL) && \
166 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
168 .virtual = ZOOM_UART_VIRT,
169 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
170 .length = SZ_1M,
171 .type = MT_DEVICE
173 #endif
175 #endif
177 #ifdef CONFIG_SOC_OMAPTI816X
178 static struct map_desc omapti816x_io_desc[] __initdata = {
180 .virtual = L4_34XX_VIRT,
181 .pfn = __phys_to_pfn(L4_34XX_PHYS),
182 .length = L4_34XX_SIZE,
183 .type = MT_DEVICE
186 #endif
188 #ifdef CONFIG_ARCH_OMAP4
189 static struct map_desc omap44xx_io_desc[] __initdata = {
191 .virtual = L3_44XX_VIRT,
192 .pfn = __phys_to_pfn(L3_44XX_PHYS),
193 .length = L3_44XX_SIZE,
194 .type = MT_DEVICE,
197 .virtual = L4_44XX_VIRT,
198 .pfn = __phys_to_pfn(L4_44XX_PHYS),
199 .length = L4_44XX_SIZE,
200 .type = MT_DEVICE,
203 .virtual = OMAP44XX_GPMC_VIRT,
204 .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS),
205 .length = OMAP44XX_GPMC_SIZE,
206 .type = MT_DEVICE,
209 .virtual = OMAP44XX_EMIF1_VIRT,
210 .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
211 .length = OMAP44XX_EMIF1_SIZE,
212 .type = MT_DEVICE,
215 .virtual = OMAP44XX_EMIF2_VIRT,
216 .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
217 .length = OMAP44XX_EMIF2_SIZE,
218 .type = MT_DEVICE,
221 .virtual = OMAP44XX_DMM_VIRT,
222 .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS),
223 .length = OMAP44XX_DMM_SIZE,
224 .type = MT_DEVICE,
227 .virtual = L4_PER_44XX_VIRT,
228 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
229 .length = L4_PER_44XX_SIZE,
230 .type = MT_DEVICE,
233 .virtual = L4_EMU_44XX_VIRT,
234 .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS),
235 .length = L4_EMU_44XX_SIZE,
236 .type = MT_DEVICE,
239 #endif
241 static void __init _omap2_map_common_io(void)
243 /* Normally devicemaps_init() would flush caches and tlb after
244 * mdesc->map_io(), but we must also do it here because of the CPU
245 * revision check below.
247 local_flush_tlb_all();
248 flush_cache_all();
250 omap2_check_revision();
251 omap_sram_init();
252 omap_init_consistent_dma_size();
255 #ifdef CONFIG_SOC_OMAP2420
256 void __init omap242x_map_common_io(void)
258 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
259 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
260 _omap2_map_common_io();
262 #endif
264 #ifdef CONFIG_SOC_OMAP2430
265 void __init omap243x_map_common_io(void)
267 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
268 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
269 _omap2_map_common_io();
271 #endif
273 #ifdef CONFIG_ARCH_OMAP3
274 void __init omap34xx_map_common_io(void)
276 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
277 _omap2_map_common_io();
279 #endif
281 #ifdef CONFIG_SOC_OMAPTI816X
282 void __init omapti816x_map_common_io(void)
284 iotable_init(omapti816x_io_desc, ARRAY_SIZE(omapti816x_io_desc));
285 _omap2_map_common_io();
287 #endif
289 #ifdef CONFIG_ARCH_OMAP4
290 void __init omap44xx_map_common_io(void)
292 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
293 _omap2_map_common_io();
295 #endif
298 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
300 * Sets the CORE DPLL3 M2 divider to the same value that it's at
301 * currently. This has the effect of setting the SDRC SDRAM AC timing
302 * registers to the values currently defined by the kernel. Currently
303 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
304 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
305 * or passes along the return value of clk_set_rate().
307 static int __init _omap2_init_reprogram_sdrc(void)
309 struct clk *dpll3_m2_ck;
310 int v = -EINVAL;
311 long rate;
313 if (!cpu_is_omap34xx())
314 return 0;
316 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
317 if (IS_ERR(dpll3_m2_ck))
318 return -EINVAL;
320 rate = clk_get_rate(dpll3_m2_ck);
321 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
322 v = clk_set_rate(dpll3_m2_ck, rate);
323 if (v)
324 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
326 clk_put(dpll3_m2_ck);
328 return v;
331 static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
333 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
336 /* See irq.c, omap4-common.c and entry-macro.S */
337 void __iomem *omap_irq_base;
339 void __init omap2_init_common_infrastructure(void)
341 u8 postsetup_state;
343 if (cpu_is_omap242x()) {
344 omap2xxx_powerdomains_init();
345 omap2xxx_clockdomains_init();
346 omap2420_hwmod_init();
347 } else if (cpu_is_omap243x()) {
348 omap2xxx_powerdomains_init();
349 omap2xxx_clockdomains_init();
350 omap2430_hwmod_init();
351 } else if (cpu_is_omap34xx()) {
352 omap3xxx_powerdomains_init();
353 omap3xxx_clockdomains_init();
354 omap3xxx_hwmod_init();
355 } else if (cpu_is_omap44xx()) {
356 omap44xx_powerdomains_init();
357 omap44xx_clockdomains_init();
358 omap44xx_hwmod_init();
359 } else {
360 pr_err("Could not init hwmod data - unknown SoC\n");
363 /* Set the default postsetup state for all hwmods */
364 #ifdef CONFIG_PM_RUNTIME
365 postsetup_state = _HWMOD_STATE_IDLE;
366 #else
367 postsetup_state = _HWMOD_STATE_ENABLED;
368 #endif
369 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
372 * Set the default postsetup state for unusual modules (like
373 * MPU WDT).
375 * The postsetup_state is not actually used until
376 * omap_hwmod_late_init(), so boards that desire full watchdog
377 * coverage of kernel initialization can reprogram the
378 * postsetup_state between the calls to
379 * omap2_init_common_infra() and omap2_init_common_devices().
381 * XXX ideally we could detect whether the MPU WDT was currently
382 * enabled here and make this conditional
384 postsetup_state = _HWMOD_STATE_DISABLED;
385 omap_hwmod_for_each_by_class("wd_timer",
386 _set_hwmod_postsetup_state,
387 &postsetup_state);
389 omap_pm_if_early_init();
391 if (cpu_is_omap2420())
392 omap2420_clk_init();
393 else if (cpu_is_omap2430())
394 omap2430_clk_init();
395 else if (cpu_is_omap34xx())
396 omap3xxx_clk_init();
397 else if (cpu_is_omap44xx())
398 omap4xxx_clk_init();
399 else
400 pr_err("Could not init clock framework - unknown SoC\n");
403 void __init omap2_init_common_devices(struct omap_sdrc_params *sdrc_cs0,
404 struct omap_sdrc_params *sdrc_cs1)
406 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
407 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
408 _omap2_init_reprogram_sdrc();
414 * NOTE: Please use ioremap + __raw_read/write where possible instead of these
417 u8 omap_readb(u32 pa)
419 return __raw_readb(OMAP2_L4_IO_ADDRESS(pa));
421 EXPORT_SYMBOL(omap_readb);
423 u16 omap_readw(u32 pa)
425 return __raw_readw(OMAP2_L4_IO_ADDRESS(pa));
427 EXPORT_SYMBOL(omap_readw);
429 u32 omap_readl(u32 pa)
431 return __raw_readl(OMAP2_L4_IO_ADDRESS(pa));
433 EXPORT_SYMBOL(omap_readl);
435 void omap_writeb(u8 v, u32 pa)
437 __raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa));
439 EXPORT_SYMBOL(omap_writeb);
441 void omap_writew(u16 v, u32 pa)
443 __raw_writew(v, OMAP2_L4_IO_ADDRESS(pa));
445 EXPORT_SYMBOL(omap_writew);
447 void omap_writel(u32 v, u32 pa)
449 __raw_writel(v, OMAP2_L4_IO_ADDRESS(pa));
451 EXPORT_SYMBOL(omap_writel);