2 * linux/arch/arm/mach-pxa/irq.c
4 * Generic PXA IRQ handling
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
14 #include <linux/gpio.h>
15 #include <linux/init.h>
16 #include <linux/module.h>
17 #include <linux/interrupt.h>
18 #include <linux/syscore_ops.h>
20 #include <linux/irq.h>
22 #include <mach/hardware.h>
23 #include <mach/irqs.h>
27 #define IRQ_BASE (void __iomem *)io_p2v(0x40d00000)
36 #define IPR(i) (((i) < 32) ? (0x01c + ((i) << 2)) : \
37 ((i) < 64) ? (0x0b0 + (((i) - 32) << 2)) : \
38 (0x144 + (((i) - 64) << 2)))
39 #define ICHP_VAL_IRQ (1 << 31)
40 #define ICHP_IRQ(i) (((i) >> 16) & 0x7fff)
41 #define IPR_VALID (1 << 31)
42 #define IRQ_BIT(n) (((n) - PXA_IRQ(0)) & 0x1f)
44 #define MAX_INTERNAL_IRQS 128
47 * This is for peripheral IRQs internal to the PXA chip.
50 static int pxa_internal_irq_nr
;
52 static inline int cpu_has_ipr(void)
54 return !cpu_is_pxa25x();
57 static inline void __iomem
*irq_base(int i
)
59 static unsigned long phys_base
[] = {
65 return (void __iomem
*)io_p2v(phys_base
[i
]);
68 void pxa_mask_irq(struct irq_data
*d
)
70 void __iomem
*base
= irq_data_get_irq_chip_data(d
);
71 uint32_t icmr
= __raw_readl(base
+ ICMR
);
73 icmr
&= ~(1 << IRQ_BIT(d
->irq
));
74 __raw_writel(icmr
, base
+ ICMR
);
77 void pxa_unmask_irq(struct irq_data
*d
)
79 void __iomem
*base
= irq_data_get_irq_chip_data(d
);
80 uint32_t icmr
= __raw_readl(base
+ ICMR
);
82 icmr
|= 1 << IRQ_BIT(d
->irq
);
83 __raw_writel(icmr
, base
+ ICMR
);
86 static struct irq_chip pxa_internal_irq_chip
= {
88 .irq_ack
= pxa_mask_irq
,
89 .irq_mask
= pxa_mask_irq
,
90 .irq_unmask
= pxa_unmask_irq
,
94 * GPIO IRQs for GPIO 0 and 1
96 static int pxa_set_low_gpio_type(struct irq_data
*d
, unsigned int type
)
98 int gpio
= d
->irq
- IRQ_GPIO0
;
100 if (__gpio_is_occupied(gpio
)) {
101 pr_err("%s failed: GPIO is configured\n", __func__
);
105 if (type
& IRQ_TYPE_EDGE_RISING
)
106 GRER0
|= GPIO_bit(gpio
);
108 GRER0
&= ~GPIO_bit(gpio
);
110 if (type
& IRQ_TYPE_EDGE_FALLING
)
111 GFER0
|= GPIO_bit(gpio
);
113 GFER0
&= ~GPIO_bit(gpio
);
118 static void pxa_ack_low_gpio(struct irq_data
*d
)
120 GEDR0
= (1 << (d
->irq
- IRQ_GPIO0
));
123 static struct irq_chip pxa_low_gpio_chip
= {
125 .irq_ack
= pxa_ack_low_gpio
,
126 .irq_mask
= pxa_mask_irq
,
127 .irq_unmask
= pxa_unmask_irq
,
128 .irq_set_type
= pxa_set_low_gpio_type
,
131 asmlinkage
void __exception_irq_entry
icip_handle_irq(struct pt_regs
*regs
)
133 uint32_t icip
, icmr
, mask
;
136 icip
= __raw_readl(IRQ_BASE
+ ICIP
);
137 icmr
= __raw_readl(IRQ_BASE
+ ICMR
);
143 handle_IRQ(PXA_IRQ(fls(mask
) - 1), regs
);
147 asmlinkage
void __exception_irq_entry
ichp_handle_irq(struct pt_regs
*regs
)
152 __asm__
__volatile__("mrc p6, 0, %0, c5, c0, 0\n": "=r"(ichp
));
154 if ((ichp
& ICHP_VAL_IRQ
) == 0)
157 handle_IRQ(PXA_IRQ(ICHP_IRQ(ichp
)), regs
);
161 static void __init
pxa_init_low_gpio_irq(set_wake_t fn
)
165 /* clear edge detection on GPIO 0 and 1 */
170 for (irq
= IRQ_GPIO0
; irq
<= IRQ_GPIO1
; irq
++) {
171 irq_set_chip_and_handler(irq
, &pxa_low_gpio_chip
,
173 irq_set_chip_data(irq
, irq_base(0));
174 set_irq_flags(irq
, IRQF_VALID
);
177 pxa_low_gpio_chip
.irq_set_wake
= fn
;
180 void __init
pxa_init_irq(int irq_nr
, set_wake_t fn
)
184 BUG_ON(irq_nr
> MAX_INTERNAL_IRQS
);
186 pxa_internal_irq_nr
= irq_nr
;
188 for (n
= 0; n
< irq_nr
; n
+= 32) {
189 void __iomem
*base
= irq_base(n
>> 5);
191 __raw_writel(0, base
+ ICMR
); /* disable all IRQs */
192 __raw_writel(0, base
+ ICLR
); /* all IRQs are IRQ, not FIQ */
193 for (i
= n
; (i
< (n
+ 32)) && (i
< irq_nr
); i
++) {
194 /* initialize interrupt priority */
196 __raw_writel(i
| IPR_VALID
, IRQ_BASE
+ IPR(i
));
199 irq_set_chip_and_handler(irq
, &pxa_internal_irq_chip
,
201 irq_set_chip_data(irq
, base
);
202 set_irq_flags(irq
, IRQF_VALID
);
206 /* only unmasked interrupts kick us out of idle */
207 __raw_writel(1, irq_base(0) + ICCR
);
209 pxa_internal_irq_chip
.irq_set_wake
= fn
;
210 pxa_init_low_gpio_irq(fn
);
214 static unsigned long saved_icmr
[MAX_INTERNAL_IRQS
/32];
215 static unsigned long saved_ipr
[MAX_INTERNAL_IRQS
];
217 static int pxa_irq_suspend(void)
221 for (i
= 0; i
< pxa_internal_irq_nr
/ 32; i
++) {
222 void __iomem
*base
= irq_base(i
);
224 saved_icmr
[i
] = __raw_readl(base
+ ICMR
);
225 __raw_writel(0, base
+ ICMR
);
229 for (i
= 0; i
< pxa_internal_irq_nr
; i
++)
230 saved_ipr
[i
] = __raw_readl(IRQ_BASE
+ IPR(i
));
236 static void pxa_irq_resume(void)
240 for (i
= 0; i
< pxa_internal_irq_nr
/ 32; i
++) {
241 void __iomem
*base
= irq_base(i
);
243 __raw_writel(saved_icmr
[i
], base
+ ICMR
);
244 __raw_writel(0, base
+ ICLR
);
248 for (i
= 0; i
< pxa_internal_irq_nr
; i
++)
249 __raw_writel(saved_ipr
[i
], IRQ_BASE
+ IPR(i
));
251 __raw_writel(1, IRQ_BASE
+ ICCR
);
254 #define pxa_irq_suspend NULL
255 #define pxa_irq_resume NULL
258 struct syscore_ops pxa_irq_syscore_ops
= {
259 .suspend
= pxa_irq_suspend
,
260 .resume
= pxa_irq_resume
,