4 * Author: Scott Wood <scottwood@freescale.com>
6 * Copyright 2007 Freescale Semiconductor, Inc.
8 * Some parts derived from commproc.c/cpm2_common.c, which is:
9 * Copyright (c) 1997 Dan error_act (dmalek@jlc.net)
10 * Copyright (c) 1999-2001 Dan Malek <dan@embeddedalley.com>
11 * Copyright (c) 2000 MontaVista Software, Inc (source@mvista.com)
12 * 2006 (c) MontaVista Software, Inc.
13 * Vitaly Bordug <vbordug@ru.mvista.com>
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of version 2 of the GNU General Public License as
17 * published by the Free Software Foundation.
20 #include <linux/init.h>
21 #include <linux/of_device.h>
22 #include <linux/spinlock.h>
23 #include <linux/export.h>
25 #include <linux/slab.h>
29 #include <asm/system.h>
30 #include <asm/rheap.h>
33 #include <mm/mmu_decl.h>
35 #if defined(CONFIG_CPM2) || defined(CONFIG_8xx_GPIO)
36 #include <linux/of_gpio.h>
39 #ifdef CONFIG_PPC_EARLY_DEBUG_CPM
40 static u32 __iomem
*cpm_udbg_txdesc
=
41 (u32 __iomem __force
*)CONFIG_PPC_EARLY_DEBUG_CPM_ADDR
;
43 static void udbg_putc_cpm(char c
)
45 u8 __iomem
*txbuf
= (u8 __iomem __force
*)in_be32(&cpm_udbg_txdesc
[1]);
50 while (in_be32(&cpm_udbg_txdesc
[0]) & 0x80000000)
54 out_be32(&cpm_udbg_txdesc
[0], 0xa0000001);
57 void __init
udbg_init_cpm(void)
59 if (cpm_udbg_txdesc
) {
61 setbat(1, 0xf0000000, 0xf0000000, 1024*1024, PAGE_KERNEL_NCG
);
63 udbg_putc
= udbg_putc_cpm
;
68 static spinlock_t cpm_muram_lock
;
69 static rh_block_t cpm_boot_muram_rh_block
[16];
70 static rh_info_t cpm_muram_info
;
71 static u8 __iomem
*muram_vbase
;
72 static phys_addr_t muram_pbase
;
74 /* Max address size we deal with */
75 #define OF_MAX_ADDR_CELLS 4
77 int cpm_muram_init(void)
79 struct device_node
*np
;
81 u32 zero
[OF_MAX_ADDR_CELLS
] = {};
82 resource_size_t max
= 0;
89 spin_lock_init(&cpm_muram_lock
);
90 /* initialize the info header */
91 rh_init(&cpm_muram_info
, 1,
92 sizeof(cpm_boot_muram_rh_block
) /
93 sizeof(cpm_boot_muram_rh_block
[0]),
94 cpm_boot_muram_rh_block
);
96 np
= of_find_compatible_node(NULL
, NULL
, "fsl,cpm-muram-data");
98 /* try legacy bindings */
99 np
= of_find_node_by_name(NULL
, "data-only");
101 printk(KERN_ERR
"Cannot find CPM muram data node");
107 muram_pbase
= of_translate_address(np
, zero
);
108 if (muram_pbase
== (phys_addr_t
)OF_BAD_ADDR
) {
109 printk(KERN_ERR
"Cannot translate zero through CPM muram node");
114 while (of_address_to_resource(np
, i
++, &r
) == 0) {
118 rh_attach_region(&cpm_muram_info
, r
.start
- muram_pbase
,
122 muram_vbase
= ioremap(muram_pbase
, max
- muram_pbase
+ 1);
124 printk(KERN_ERR
"Cannot map CPM muram");
134 * cpm_muram_alloc - allocate the requested size worth of multi-user ram
135 * @size: number of bytes to allocate
136 * @align: requested alignment, in bytes
138 * This function returns an offset into the muram area.
139 * Use cpm_dpram_addr() to get the virtual address of the area.
140 * Use cpm_muram_free() to free the allocation.
142 unsigned long cpm_muram_alloc(unsigned long size
, unsigned long align
)
147 spin_lock_irqsave(&cpm_muram_lock
, flags
);
148 cpm_muram_info
.alignment
= align
;
149 start
= rh_alloc(&cpm_muram_info
, size
, "commproc");
150 spin_unlock_irqrestore(&cpm_muram_lock
, flags
);
154 EXPORT_SYMBOL(cpm_muram_alloc
);
157 * cpm_muram_free - free a chunk of multi-user ram
158 * @offset: The beginning of the chunk as returned by cpm_muram_alloc().
160 int cpm_muram_free(unsigned long offset
)
165 spin_lock_irqsave(&cpm_muram_lock
, flags
);
166 ret
= rh_free(&cpm_muram_info
, offset
);
167 spin_unlock_irqrestore(&cpm_muram_lock
, flags
);
171 EXPORT_SYMBOL(cpm_muram_free
);
174 * cpm_muram_alloc_fixed - reserve a specific region of multi-user ram
175 * @offset: the offset into the muram area to reserve
176 * @size: the number of bytes to reserve
178 * This function returns "start" on success, -ENOMEM on failure.
179 * Use cpm_dpram_addr() to get the virtual address of the area.
180 * Use cpm_muram_free() to free the allocation.
182 unsigned long cpm_muram_alloc_fixed(unsigned long offset
, unsigned long size
)
187 spin_lock_irqsave(&cpm_muram_lock
, flags
);
188 cpm_muram_info
.alignment
= 1;
189 start
= rh_alloc_fixed(&cpm_muram_info
, offset
, size
, "commproc");
190 spin_unlock_irqrestore(&cpm_muram_lock
, flags
);
194 EXPORT_SYMBOL(cpm_muram_alloc_fixed
);
197 * cpm_muram_addr - turn a muram offset into a virtual address
198 * @offset: muram offset to convert
200 void __iomem
*cpm_muram_addr(unsigned long offset
)
202 return muram_vbase
+ offset
;
204 EXPORT_SYMBOL(cpm_muram_addr
);
206 unsigned long cpm_muram_offset(void __iomem
*addr
)
208 return addr
- (void __iomem
*)muram_vbase
;
210 EXPORT_SYMBOL(cpm_muram_offset
);
213 * cpm_muram_dma - turn a muram virtual address into a DMA address
214 * @offset: virtual address from cpm_muram_addr() to convert
216 dma_addr_t
cpm_muram_dma(void __iomem
*addr
)
218 return muram_pbase
+ ((u8 __iomem
*)addr
- muram_vbase
);
220 EXPORT_SYMBOL(cpm_muram_dma
);
222 #if defined(CONFIG_CPM2) || defined(CONFIG_8xx_GPIO)
224 struct cpm2_ioports
{
225 u32 dir
, par
, sor
, odr
, dat
;
229 struct cpm2_gpio32_chip
{
230 struct of_mm_gpio_chip mm_gc
;
233 /* shadowed data register to clear/set bits safely */
237 static inline struct cpm2_gpio32_chip
*
238 to_cpm2_gpio32_chip(struct of_mm_gpio_chip
*mm_gc
)
240 return container_of(mm_gc
, struct cpm2_gpio32_chip
, mm_gc
);
243 static void cpm2_gpio32_save_regs(struct of_mm_gpio_chip
*mm_gc
)
245 struct cpm2_gpio32_chip
*cpm2_gc
= to_cpm2_gpio32_chip(mm_gc
);
246 struct cpm2_ioports __iomem
*iop
= mm_gc
->regs
;
248 cpm2_gc
->cpdata
= in_be32(&iop
->dat
);
251 static int cpm2_gpio32_get(struct gpio_chip
*gc
, unsigned int gpio
)
253 struct of_mm_gpio_chip
*mm_gc
= to_of_mm_gpio_chip(gc
);
254 struct cpm2_ioports __iomem
*iop
= mm_gc
->regs
;
257 pin_mask
= 1 << (31 - gpio
);
259 return !!(in_be32(&iop
->dat
) & pin_mask
);
262 static void __cpm2_gpio32_set(struct of_mm_gpio_chip
*mm_gc
, u32 pin_mask
,
265 struct cpm2_gpio32_chip
*cpm2_gc
= to_cpm2_gpio32_chip(mm_gc
);
266 struct cpm2_ioports __iomem
*iop
= mm_gc
->regs
;
269 cpm2_gc
->cpdata
|= pin_mask
;
271 cpm2_gc
->cpdata
&= ~pin_mask
;
273 out_be32(&iop
->dat
, cpm2_gc
->cpdata
);
276 static void cpm2_gpio32_set(struct gpio_chip
*gc
, unsigned int gpio
, int value
)
278 struct of_mm_gpio_chip
*mm_gc
= to_of_mm_gpio_chip(gc
);
279 struct cpm2_gpio32_chip
*cpm2_gc
= to_cpm2_gpio32_chip(mm_gc
);
281 u32 pin_mask
= 1 << (31 - gpio
);
283 spin_lock_irqsave(&cpm2_gc
->lock
, flags
);
285 __cpm2_gpio32_set(mm_gc
, pin_mask
, value
);
287 spin_unlock_irqrestore(&cpm2_gc
->lock
, flags
);
290 static int cpm2_gpio32_dir_out(struct gpio_chip
*gc
, unsigned int gpio
, int val
)
292 struct of_mm_gpio_chip
*mm_gc
= to_of_mm_gpio_chip(gc
);
293 struct cpm2_gpio32_chip
*cpm2_gc
= to_cpm2_gpio32_chip(mm_gc
);
294 struct cpm2_ioports __iomem
*iop
= mm_gc
->regs
;
296 u32 pin_mask
= 1 << (31 - gpio
);
298 spin_lock_irqsave(&cpm2_gc
->lock
, flags
);
300 setbits32(&iop
->dir
, pin_mask
);
301 __cpm2_gpio32_set(mm_gc
, pin_mask
, val
);
303 spin_unlock_irqrestore(&cpm2_gc
->lock
, flags
);
308 static int cpm2_gpio32_dir_in(struct gpio_chip
*gc
, unsigned int gpio
)
310 struct of_mm_gpio_chip
*mm_gc
= to_of_mm_gpio_chip(gc
);
311 struct cpm2_gpio32_chip
*cpm2_gc
= to_cpm2_gpio32_chip(mm_gc
);
312 struct cpm2_ioports __iomem
*iop
= mm_gc
->regs
;
314 u32 pin_mask
= 1 << (31 - gpio
);
316 spin_lock_irqsave(&cpm2_gc
->lock
, flags
);
318 clrbits32(&iop
->dir
, pin_mask
);
320 spin_unlock_irqrestore(&cpm2_gc
->lock
, flags
);
325 int cpm2_gpiochip_add32(struct device_node
*np
)
327 struct cpm2_gpio32_chip
*cpm2_gc
;
328 struct of_mm_gpio_chip
*mm_gc
;
329 struct gpio_chip
*gc
;
331 cpm2_gc
= kzalloc(sizeof(*cpm2_gc
), GFP_KERNEL
);
335 spin_lock_init(&cpm2_gc
->lock
);
337 mm_gc
= &cpm2_gc
->mm_gc
;
340 mm_gc
->save_regs
= cpm2_gpio32_save_regs
;
342 gc
->direction_input
= cpm2_gpio32_dir_in
;
343 gc
->direction_output
= cpm2_gpio32_dir_out
;
344 gc
->get
= cpm2_gpio32_get
;
345 gc
->set
= cpm2_gpio32_set
;
347 return of_mm_gpiochip_add(np
, mm_gc
);
349 #endif /* CONFIG_CPM2 || CONFIG_8xx_GPIO */