2 * arch/powerpc/kernel/mpic.c
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
9 * Copyright 2010-2011 Freescale Semiconductor, Inc.
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file COPYING in the main directory of this archive
21 #include <linux/types.h>
22 #include <linux/kernel.h>
23 #include <linux/init.h>
24 #include <linux/irq.h>
25 #include <linux/smp.h>
26 #include <linux/interrupt.h>
27 #include <linux/bootmem.h>
28 #include <linux/spinlock.h>
29 #include <linux/pci.h>
30 #include <linux/slab.h>
31 #include <linux/syscore_ops.h>
32 #include <linux/ratelimit.h>
34 #include <asm/ptrace.h>
35 #include <asm/signal.h>
37 #include <asm/pgtable.h>
39 #include <asm/machdep.h>
46 #define DBG(fmt...) printk(fmt)
51 static struct mpic
*mpics
;
52 static struct mpic
*mpic_primary
;
53 static DEFINE_RAW_SPINLOCK(mpic_lock
);
55 #ifdef CONFIG_PPC32 /* XXX for now */
56 #ifdef CONFIG_IRQ_ALL_CPUS
57 #define distribute_irqs (1)
59 #define distribute_irqs (0)
63 #ifdef CONFIG_MPIC_WEIRD
64 static u32 mpic_infos
[][MPIC_IDX_END
] = {
65 [0] = { /* Original OpenPIC compatible MPIC */
68 MPIC_GREG_GLOBAL_CONF_0
,
70 MPIC_GREG_IPI_VECTOR_PRI_0
,
77 MPIC_TIMER_CURRENT_CNT
,
79 MPIC_TIMER_VECTOR_PRI
,
80 MPIC_TIMER_DESTINATION
,
84 MPIC_CPU_IPI_DISPATCH_0
,
85 MPIC_CPU_IPI_DISPATCH_STRIDE
,
86 MPIC_CPU_CURRENT_TASK_PRI
,
95 MPIC_VECPRI_VECTOR_MASK
,
96 MPIC_VECPRI_POLARITY_POSITIVE
,
97 MPIC_VECPRI_POLARITY_NEGATIVE
,
98 MPIC_VECPRI_SENSE_LEVEL
,
99 MPIC_VECPRI_SENSE_EDGE
,
100 MPIC_VECPRI_POLARITY_MASK
,
101 MPIC_VECPRI_SENSE_MASK
,
104 [1] = { /* Tsi108/109 PIC */
106 TSI108_GREG_FEATURE_0
,
107 TSI108_GREG_GLOBAL_CONF_0
,
108 TSI108_GREG_VENDOR_ID
,
109 TSI108_GREG_IPI_VECTOR_PRI_0
,
110 TSI108_GREG_IPI_STRIDE
,
111 TSI108_GREG_SPURIOUS
,
112 TSI108_GREG_TIMER_FREQ
,
116 TSI108_TIMER_CURRENT_CNT
,
117 TSI108_TIMER_BASE_CNT
,
118 TSI108_TIMER_VECTOR_PRI
,
119 TSI108_TIMER_DESTINATION
,
123 TSI108_CPU_IPI_DISPATCH_0
,
124 TSI108_CPU_IPI_DISPATCH_STRIDE
,
125 TSI108_CPU_CURRENT_TASK_PRI
,
133 TSI108_IRQ_VECTOR_PRI
,
134 TSI108_VECPRI_VECTOR_MASK
,
135 TSI108_VECPRI_POLARITY_POSITIVE
,
136 TSI108_VECPRI_POLARITY_NEGATIVE
,
137 TSI108_VECPRI_SENSE_LEVEL
,
138 TSI108_VECPRI_SENSE_EDGE
,
139 TSI108_VECPRI_POLARITY_MASK
,
140 TSI108_VECPRI_SENSE_MASK
,
141 TSI108_IRQ_DESTINATION
145 #define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
147 #else /* CONFIG_MPIC_WEIRD */
149 #define MPIC_INFO(name) MPIC_##name
151 #endif /* CONFIG_MPIC_WEIRD */
153 static inline unsigned int mpic_processor_id(struct mpic
*mpic
)
155 unsigned int cpu
= 0;
157 if (mpic
->flags
& MPIC_PRIMARY
)
158 cpu
= hard_smp_processor_id();
164 * Register accessor functions
168 static inline u32
_mpic_read(enum mpic_reg_type type
,
169 struct mpic_reg_bank
*rb
,
173 #ifdef CONFIG_PPC_DCR
174 case mpic_access_dcr
:
175 return dcr_read(rb
->dhost
, reg
);
177 case mpic_access_mmio_be
:
178 return in_be32(rb
->base
+ (reg
>> 2));
179 case mpic_access_mmio_le
:
181 return in_le32(rb
->base
+ (reg
>> 2));
185 static inline void _mpic_write(enum mpic_reg_type type
,
186 struct mpic_reg_bank
*rb
,
187 unsigned int reg
, u32 value
)
190 #ifdef CONFIG_PPC_DCR
191 case mpic_access_dcr
:
192 dcr_write(rb
->dhost
, reg
, value
);
195 case mpic_access_mmio_be
:
196 out_be32(rb
->base
+ (reg
>> 2), value
);
198 case mpic_access_mmio_le
:
200 out_le32(rb
->base
+ (reg
>> 2), value
);
205 static inline u32
_mpic_ipi_read(struct mpic
*mpic
, unsigned int ipi
)
207 enum mpic_reg_type type
= mpic
->reg_type
;
208 unsigned int offset
= MPIC_INFO(GREG_IPI_VECTOR_PRI_0
) +
209 (ipi
* MPIC_INFO(GREG_IPI_STRIDE
));
211 if ((mpic
->flags
& MPIC_BROKEN_IPI
) && type
== mpic_access_mmio_le
)
212 type
= mpic_access_mmio_be
;
213 return _mpic_read(type
, &mpic
->gregs
, offset
);
216 static inline void _mpic_ipi_write(struct mpic
*mpic
, unsigned int ipi
, u32 value
)
218 unsigned int offset
= MPIC_INFO(GREG_IPI_VECTOR_PRI_0
) +
219 (ipi
* MPIC_INFO(GREG_IPI_STRIDE
));
221 _mpic_write(mpic
->reg_type
, &mpic
->gregs
, offset
, value
);
224 static inline u32
_mpic_tm_read(struct mpic
*mpic
, unsigned int tm
)
226 unsigned int offset
= MPIC_INFO(TIMER_VECTOR_PRI
) +
227 ((tm
& 3) * MPIC_INFO(TIMER_STRIDE
));
230 offset
+= 0x1000 / 4;
232 return _mpic_read(mpic
->reg_type
, &mpic
->tmregs
, offset
);
235 static inline void _mpic_tm_write(struct mpic
*mpic
, unsigned int tm
, u32 value
)
237 unsigned int offset
= MPIC_INFO(TIMER_VECTOR_PRI
) +
238 ((tm
& 3) * MPIC_INFO(TIMER_STRIDE
));
241 offset
+= 0x1000 / 4;
243 _mpic_write(mpic
->reg_type
, &mpic
->tmregs
, offset
, value
);
246 static inline u32
_mpic_cpu_read(struct mpic
*mpic
, unsigned int reg
)
248 unsigned int cpu
= mpic_processor_id(mpic
);
250 return _mpic_read(mpic
->reg_type
, &mpic
->cpuregs
[cpu
], reg
);
253 static inline void _mpic_cpu_write(struct mpic
*mpic
, unsigned int reg
, u32 value
)
255 unsigned int cpu
= mpic_processor_id(mpic
);
257 _mpic_write(mpic
->reg_type
, &mpic
->cpuregs
[cpu
], reg
, value
);
260 static inline u32
_mpic_irq_read(struct mpic
*mpic
, unsigned int src_no
, unsigned int reg
)
262 unsigned int isu
= src_no
>> mpic
->isu_shift
;
263 unsigned int idx
= src_no
& mpic
->isu_mask
;
266 val
= _mpic_read(mpic
->reg_type
, &mpic
->isus
[isu
],
267 reg
+ (idx
* MPIC_INFO(IRQ_STRIDE
)));
268 #ifdef CONFIG_MPIC_BROKEN_REGREAD
270 val
= (val
& (MPIC_VECPRI_MASK
| MPIC_VECPRI_ACTIVITY
)) |
271 mpic
->isu_reg0_shadow
[src_no
];
276 static inline void _mpic_irq_write(struct mpic
*mpic
, unsigned int src_no
,
277 unsigned int reg
, u32 value
)
279 unsigned int isu
= src_no
>> mpic
->isu_shift
;
280 unsigned int idx
= src_no
& mpic
->isu_mask
;
282 _mpic_write(mpic
->reg_type
, &mpic
->isus
[isu
],
283 reg
+ (idx
* MPIC_INFO(IRQ_STRIDE
)), value
);
285 #ifdef CONFIG_MPIC_BROKEN_REGREAD
287 mpic
->isu_reg0_shadow
[src_no
] =
288 value
& ~(MPIC_VECPRI_MASK
| MPIC_VECPRI_ACTIVITY
);
292 #define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
293 #define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
294 #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
295 #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
296 #define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
297 #define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
298 #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
299 #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
300 #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
301 #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
305 * Low level utility functions
309 static void _mpic_map_mmio(struct mpic
*mpic
, phys_addr_t phys_addr
,
310 struct mpic_reg_bank
*rb
, unsigned int offset
,
313 rb
->base
= ioremap(phys_addr
+ offset
, size
);
314 BUG_ON(rb
->base
== NULL
);
317 #ifdef CONFIG_PPC_DCR
318 static void _mpic_map_dcr(struct mpic
*mpic
, struct device_node
*node
,
319 struct mpic_reg_bank
*rb
,
320 unsigned int offset
, unsigned int size
)
324 dbasep
= of_get_property(node
, "dcr-reg", NULL
);
326 rb
->dhost
= dcr_map(node
, *dbasep
+ offset
, size
);
327 BUG_ON(!DCR_MAP_OK(rb
->dhost
));
330 static inline void mpic_map(struct mpic
*mpic
, struct device_node
*node
,
331 phys_addr_t phys_addr
, struct mpic_reg_bank
*rb
,
332 unsigned int offset
, unsigned int size
)
334 if (mpic
->flags
& MPIC_USES_DCR
)
335 _mpic_map_dcr(mpic
, node
, rb
, offset
, size
);
337 _mpic_map_mmio(mpic
, phys_addr
, rb
, offset
, size
);
339 #else /* CONFIG_PPC_DCR */
340 #define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
341 #endif /* !CONFIG_PPC_DCR */
345 /* Check if we have one of those nice broken MPICs with a flipped endian on
346 * reads from IPI registers
348 static void __init
mpic_test_broken_ipi(struct mpic
*mpic
)
352 mpic_write(mpic
->gregs
, MPIC_INFO(GREG_IPI_VECTOR_PRI_0
), MPIC_VECPRI_MASK
);
353 r
= mpic_read(mpic
->gregs
, MPIC_INFO(GREG_IPI_VECTOR_PRI_0
));
355 if (r
== le32_to_cpu(MPIC_VECPRI_MASK
)) {
356 printk(KERN_INFO
"mpic: Detected reversed IPI registers\n");
357 mpic
->flags
|= MPIC_BROKEN_IPI
;
361 #ifdef CONFIG_MPIC_U3_HT_IRQS
363 /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
364 * to force the edge setting on the MPIC and do the ack workaround.
366 static inline int mpic_is_ht_interrupt(struct mpic
*mpic
, unsigned int source
)
368 if (source
>= 128 || !mpic
->fixups
)
370 return mpic
->fixups
[source
].base
!= NULL
;
374 static inline void mpic_ht_end_irq(struct mpic
*mpic
, unsigned int source
)
376 struct mpic_irq_fixup
*fixup
= &mpic
->fixups
[source
];
378 if (fixup
->applebase
) {
379 unsigned int soff
= (fixup
->index
>> 3) & ~3;
380 unsigned int mask
= 1U << (fixup
->index
& 0x1f);
381 writel(mask
, fixup
->applebase
+ soff
);
383 raw_spin_lock(&mpic
->fixup_lock
);
384 writeb(0x11 + 2 * fixup
->index
, fixup
->base
+ 2);
385 writel(fixup
->data
, fixup
->base
+ 4);
386 raw_spin_unlock(&mpic
->fixup_lock
);
390 static void mpic_startup_ht_interrupt(struct mpic
*mpic
, unsigned int source
,
393 struct mpic_irq_fixup
*fixup
= &mpic
->fixups
[source
];
397 if (fixup
->base
== NULL
)
400 DBG("startup_ht_interrupt(0x%x) index: %d\n",
401 source
, fixup
->index
);
402 raw_spin_lock_irqsave(&mpic
->fixup_lock
, flags
);
403 /* Enable and configure */
404 writeb(0x10 + 2 * fixup
->index
, fixup
->base
+ 2);
405 tmp
= readl(fixup
->base
+ 4);
409 writel(tmp
, fixup
->base
+ 4);
410 raw_spin_unlock_irqrestore(&mpic
->fixup_lock
, flags
);
413 /* use the lowest bit inverted to the actual HW,
414 * set if this fixup was enabled, clear otherwise */
415 mpic
->save_data
[source
].fixup_data
= tmp
| 1;
419 static void mpic_shutdown_ht_interrupt(struct mpic
*mpic
, unsigned int source
)
421 struct mpic_irq_fixup
*fixup
= &mpic
->fixups
[source
];
425 if (fixup
->base
== NULL
)
428 DBG("shutdown_ht_interrupt(0x%x)\n", source
);
431 raw_spin_lock_irqsave(&mpic
->fixup_lock
, flags
);
432 writeb(0x10 + 2 * fixup
->index
, fixup
->base
+ 2);
433 tmp
= readl(fixup
->base
+ 4);
435 writel(tmp
, fixup
->base
+ 4);
436 raw_spin_unlock_irqrestore(&mpic
->fixup_lock
, flags
);
439 /* use the lowest bit inverted to the actual HW,
440 * set if this fixup was enabled, clear otherwise */
441 mpic
->save_data
[source
].fixup_data
= tmp
& ~1;
445 #ifdef CONFIG_PCI_MSI
446 static void __init
mpic_scan_ht_msi(struct mpic
*mpic
, u8 __iomem
*devbase
,
453 for (pos
= readb(devbase
+ PCI_CAPABILITY_LIST
); pos
!= 0;
454 pos
= readb(devbase
+ pos
+ PCI_CAP_LIST_NEXT
)) {
455 u8 id
= readb(devbase
+ pos
+ PCI_CAP_LIST_ID
);
456 if (id
== PCI_CAP_ID_HT
) {
457 id
= readb(devbase
+ pos
+ 3);
458 if ((id
& HT_5BIT_CAP_MASK
) == HT_CAPTYPE_MSI_MAPPING
)
466 base
= devbase
+ pos
;
468 flags
= readb(base
+ HT_MSI_FLAGS
);
469 if (!(flags
& HT_MSI_FLAGS_FIXED
)) {
470 addr
= readl(base
+ HT_MSI_ADDR_LO
) & HT_MSI_ADDR_LO_MASK
;
471 addr
= addr
| ((u64
)readl(base
+ HT_MSI_ADDR_HI
) << 32);
474 printk(KERN_DEBUG
"mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
475 PCI_SLOT(devfn
), PCI_FUNC(devfn
),
476 flags
& HT_MSI_FLAGS_ENABLE
? "enabled" : "disabled", addr
);
478 if (!(flags
& HT_MSI_FLAGS_ENABLE
))
479 writeb(flags
| HT_MSI_FLAGS_ENABLE
, base
+ HT_MSI_FLAGS
);
482 static void __init
mpic_scan_ht_msi(struct mpic
*mpic
, u8 __iomem
*devbase
,
489 static void __init
mpic_scan_ht_pic(struct mpic
*mpic
, u8 __iomem
*devbase
,
490 unsigned int devfn
, u32 vdid
)
497 for (pos
= readb(devbase
+ PCI_CAPABILITY_LIST
); pos
!= 0;
498 pos
= readb(devbase
+ pos
+ PCI_CAP_LIST_NEXT
)) {
499 u8 id
= readb(devbase
+ pos
+ PCI_CAP_LIST_ID
);
500 if (id
== PCI_CAP_ID_HT
) {
501 id
= readb(devbase
+ pos
+ 3);
502 if ((id
& HT_5BIT_CAP_MASK
) == HT_CAPTYPE_IRQ
)
509 base
= devbase
+ pos
;
510 writeb(0x01, base
+ 2);
511 n
= (readl(base
+ 4) >> 16) & 0xff;
513 printk(KERN_INFO
"mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
515 devfn
>> 3, devfn
& 0x7, pos
, vdid
& 0xffff, vdid
>> 16, n
+ 1);
517 for (i
= 0; i
<= n
; i
++) {
518 writeb(0x10 + 2 * i
, base
+ 2);
519 tmp
= readl(base
+ 4);
520 irq
= (tmp
>> 16) & 0xff;
521 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i
, irq
, tmp
);
522 /* mask it , will be unmasked later */
524 writel(tmp
, base
+ 4);
525 mpic
->fixups
[irq
].index
= i
;
526 mpic
->fixups
[irq
].base
= base
;
527 /* Apple HT PIC has a non-standard way of doing EOIs */
528 if ((vdid
& 0xffff) == 0x106b)
529 mpic
->fixups
[irq
].applebase
= devbase
+ 0x60;
531 mpic
->fixups
[irq
].applebase
= NULL
;
532 writeb(0x11 + 2 * i
, base
+ 2);
533 mpic
->fixups
[irq
].data
= readl(base
+ 4) | 0x80000000;
538 static void __init
mpic_scan_ht_pics(struct mpic
*mpic
)
541 u8 __iomem
*cfgspace
;
543 printk(KERN_INFO
"mpic: Setting up HT PICs workarounds for U3/U4\n");
545 /* Allocate fixups array */
546 mpic
->fixups
= kzalloc(128 * sizeof(*mpic
->fixups
), GFP_KERNEL
);
547 BUG_ON(mpic
->fixups
== NULL
);
550 raw_spin_lock_init(&mpic
->fixup_lock
);
552 /* Map U3 config space. We assume all IO-APICs are on the primary bus
553 * so we only need to map 64kB.
555 cfgspace
= ioremap(0xf2000000, 0x10000);
556 BUG_ON(cfgspace
== NULL
);
558 /* Now we scan all slots. We do a very quick scan, we read the header
559 * type, vendor ID and device ID only, that's plenty enough
561 for (devfn
= 0; devfn
< 0x100; devfn
++) {
562 u8 __iomem
*devbase
= cfgspace
+ (devfn
<< 8);
563 u8 hdr_type
= readb(devbase
+ PCI_HEADER_TYPE
);
564 u32 l
= readl(devbase
+ PCI_VENDOR_ID
);
567 DBG("devfn %x, l: %x\n", devfn
, l
);
569 /* If no device, skip */
570 if (l
== 0xffffffff || l
== 0x00000000 ||
571 l
== 0x0000ffff || l
== 0xffff0000)
573 /* Check if is supports capability lists */
574 s
= readw(devbase
+ PCI_STATUS
);
575 if (!(s
& PCI_STATUS_CAP_LIST
))
578 mpic_scan_ht_pic(mpic
, devbase
, devfn
, l
);
579 mpic_scan_ht_msi(mpic
, devbase
, devfn
);
582 /* next device, if function 0 */
583 if (PCI_FUNC(devfn
) == 0 && (hdr_type
& 0x80) == 0)
588 #else /* CONFIG_MPIC_U3_HT_IRQS */
590 static inline int mpic_is_ht_interrupt(struct mpic
*mpic
, unsigned int source
)
595 static void __init
mpic_scan_ht_pics(struct mpic
*mpic
)
599 #endif /* CONFIG_MPIC_U3_HT_IRQS */
601 /* Find an mpic associated with a given linux interrupt */
602 static struct mpic
*mpic_find(unsigned int irq
)
604 if (irq
< NUM_ISA_INTERRUPTS
)
607 return irq_get_chip_data(irq
);
610 /* Determine if the linux irq is an IPI */
611 static unsigned int mpic_is_ipi(struct mpic
*mpic
, unsigned int irq
)
613 unsigned int src
= virq_to_hw(irq
);
615 return (src
>= mpic
->ipi_vecs
[0] && src
<= mpic
->ipi_vecs
[3]);
618 /* Determine if the linux irq is a timer */
619 static unsigned int mpic_is_tm(struct mpic
*mpic
, unsigned int irq
)
621 unsigned int src
= virq_to_hw(irq
);
623 return (src
>= mpic
->timer_vecs
[0] && src
<= mpic
->timer_vecs
[7]);
626 /* Convert a cpu mask from logical to physical cpu numbers. */
627 static inline u32
mpic_physmask(u32 cpumask
)
632 for (i
= 0; i
< min(32, NR_CPUS
); ++i
, cpumask
>>= 1)
633 mask
|= (cpumask
& 1) << get_hard_smp_processor_id(i
);
638 /* Get the mpic structure from the IPI number */
639 static inline struct mpic
* mpic_from_ipi(struct irq_data
*d
)
641 return irq_data_get_irq_chip_data(d
);
645 /* Get the mpic structure from the irq number */
646 static inline struct mpic
* mpic_from_irq(unsigned int irq
)
648 return irq_get_chip_data(irq
);
651 /* Get the mpic structure from the irq data */
652 static inline struct mpic
* mpic_from_irq_data(struct irq_data
*d
)
654 return irq_data_get_irq_chip_data(d
);
658 static inline void mpic_eoi(struct mpic
*mpic
)
660 mpic_cpu_write(MPIC_INFO(CPU_EOI
), 0);
661 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI
));
665 * Linux descriptor level callbacks
669 void mpic_unmask_irq(struct irq_data
*d
)
671 unsigned int loops
= 100000;
672 struct mpic
*mpic
= mpic_from_irq_data(d
);
673 unsigned int src
= irqd_to_hwirq(d
);
675 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic
, mpic
->name
, d
->irq
, src
);
677 mpic_irq_write(src
, MPIC_INFO(IRQ_VECTOR_PRI
),
678 mpic_irq_read(src
, MPIC_INFO(IRQ_VECTOR_PRI
)) &
680 /* make sure mask gets to controller before we return to user */
683 printk(KERN_ERR
"%s: timeout on hwirq %u\n",
687 } while(mpic_irq_read(src
, MPIC_INFO(IRQ_VECTOR_PRI
)) & MPIC_VECPRI_MASK
);
690 void mpic_mask_irq(struct irq_data
*d
)
692 unsigned int loops
= 100000;
693 struct mpic
*mpic
= mpic_from_irq_data(d
);
694 unsigned int src
= irqd_to_hwirq(d
);
696 DBG("%s: disable_irq: %d (src %d)\n", mpic
->name
, d
->irq
, src
);
698 mpic_irq_write(src
, MPIC_INFO(IRQ_VECTOR_PRI
),
699 mpic_irq_read(src
, MPIC_INFO(IRQ_VECTOR_PRI
)) |
702 /* make sure mask gets to controller before we return to user */
705 printk(KERN_ERR
"%s: timeout on hwirq %u\n",
709 } while(!(mpic_irq_read(src
, MPIC_INFO(IRQ_VECTOR_PRI
)) & MPIC_VECPRI_MASK
));
712 void mpic_end_irq(struct irq_data
*d
)
714 struct mpic
*mpic
= mpic_from_irq_data(d
);
717 DBG("%s: end_irq: %d\n", mpic
->name
, d
->irq
);
719 /* We always EOI on end_irq() even for edge interrupts since that
720 * should only lower the priority, the MPIC should have properly
721 * latched another edge interrupt coming in anyway
727 #ifdef CONFIG_MPIC_U3_HT_IRQS
729 static void mpic_unmask_ht_irq(struct irq_data
*d
)
731 struct mpic
*mpic
= mpic_from_irq_data(d
);
732 unsigned int src
= irqd_to_hwirq(d
);
736 if (irqd_is_level_type(d
))
737 mpic_ht_end_irq(mpic
, src
);
740 static unsigned int mpic_startup_ht_irq(struct irq_data
*d
)
742 struct mpic
*mpic
= mpic_from_irq_data(d
);
743 unsigned int src
= irqd_to_hwirq(d
);
746 mpic_startup_ht_interrupt(mpic
, src
, irqd_is_level_type(d
));
751 static void mpic_shutdown_ht_irq(struct irq_data
*d
)
753 struct mpic
*mpic
= mpic_from_irq_data(d
);
754 unsigned int src
= irqd_to_hwirq(d
);
756 mpic_shutdown_ht_interrupt(mpic
, src
);
760 static void mpic_end_ht_irq(struct irq_data
*d
)
762 struct mpic
*mpic
= mpic_from_irq_data(d
);
763 unsigned int src
= irqd_to_hwirq(d
);
766 DBG("%s: end_irq: %d\n", mpic
->name
, d
->irq
);
768 /* We always EOI on end_irq() even for edge interrupts since that
769 * should only lower the priority, the MPIC should have properly
770 * latched another edge interrupt coming in anyway
773 if (irqd_is_level_type(d
))
774 mpic_ht_end_irq(mpic
, src
);
777 #endif /* !CONFIG_MPIC_U3_HT_IRQS */
781 static void mpic_unmask_ipi(struct irq_data
*d
)
783 struct mpic
*mpic
= mpic_from_ipi(d
);
784 unsigned int src
= virq_to_hw(d
->irq
) - mpic
->ipi_vecs
[0];
786 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic
->name
, d
->irq
, src
);
787 mpic_ipi_write(src
, mpic_ipi_read(src
) & ~MPIC_VECPRI_MASK
);
790 static void mpic_mask_ipi(struct irq_data
*d
)
792 /* NEVER disable an IPI... that's just plain wrong! */
795 static void mpic_end_ipi(struct irq_data
*d
)
797 struct mpic
*mpic
= mpic_from_ipi(d
);
800 * IPIs are marked IRQ_PER_CPU. This has the side effect of
801 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
802 * applying to them. We EOI them late to avoid re-entering.
803 * We mark IPI's with IRQF_DISABLED as they must run with
809 #endif /* CONFIG_SMP */
811 static void mpic_unmask_tm(struct irq_data
*d
)
813 struct mpic
*mpic
= mpic_from_irq_data(d
);
814 unsigned int src
= virq_to_hw(d
->irq
) - mpic
->timer_vecs
[0];
816 DBG("%s: enable_tm: %d (tm %d)\n", mpic
->name
, d
->irq
, src
);
817 mpic_tm_write(src
, mpic_tm_read(src
) & ~MPIC_VECPRI_MASK
);
821 static void mpic_mask_tm(struct irq_data
*d
)
823 struct mpic
*mpic
= mpic_from_irq_data(d
);
824 unsigned int src
= virq_to_hw(d
->irq
) - mpic
->timer_vecs
[0];
826 mpic_tm_write(src
, mpic_tm_read(src
) | MPIC_VECPRI_MASK
);
830 int mpic_set_affinity(struct irq_data
*d
, const struct cpumask
*cpumask
,
833 struct mpic
*mpic
= mpic_from_irq_data(d
);
834 unsigned int src
= irqd_to_hwirq(d
);
836 if (mpic
->flags
& MPIC_SINGLE_DEST_CPU
) {
837 int cpuid
= irq_choose_cpu(cpumask
);
839 mpic_irq_write(src
, MPIC_INFO(IRQ_DESTINATION
), 1 << cpuid
);
841 u32 mask
= cpumask_bits(cpumask
)[0];
843 mask
&= cpumask_bits(cpu_online_mask
)[0];
845 mpic_irq_write(src
, MPIC_INFO(IRQ_DESTINATION
),
846 mpic_physmask(mask
));
852 static unsigned int mpic_type_to_vecpri(struct mpic
*mpic
, unsigned int type
)
854 /* Now convert sense value */
855 switch(type
& IRQ_TYPE_SENSE_MASK
) {
856 case IRQ_TYPE_EDGE_RISING
:
857 return MPIC_INFO(VECPRI_SENSE_EDGE
) |
858 MPIC_INFO(VECPRI_POLARITY_POSITIVE
);
859 case IRQ_TYPE_EDGE_FALLING
:
860 case IRQ_TYPE_EDGE_BOTH
:
861 return MPIC_INFO(VECPRI_SENSE_EDGE
) |
862 MPIC_INFO(VECPRI_POLARITY_NEGATIVE
);
863 case IRQ_TYPE_LEVEL_HIGH
:
864 return MPIC_INFO(VECPRI_SENSE_LEVEL
) |
865 MPIC_INFO(VECPRI_POLARITY_POSITIVE
);
866 case IRQ_TYPE_LEVEL_LOW
:
868 return MPIC_INFO(VECPRI_SENSE_LEVEL
) |
869 MPIC_INFO(VECPRI_POLARITY_NEGATIVE
);
873 int mpic_set_irq_type(struct irq_data
*d
, unsigned int flow_type
)
875 struct mpic
*mpic
= mpic_from_irq_data(d
);
876 unsigned int src
= irqd_to_hwirq(d
);
877 unsigned int vecpri
, vold
, vnew
;
879 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
880 mpic
, d
->irq
, src
, flow_type
);
882 if (src
>= mpic
->irq_count
)
885 if (flow_type
== IRQ_TYPE_NONE
)
886 if (mpic
->senses
&& src
< mpic
->senses_count
)
887 flow_type
= mpic
->senses
[src
];
888 if (flow_type
== IRQ_TYPE_NONE
)
889 flow_type
= IRQ_TYPE_LEVEL_LOW
;
891 irqd_set_trigger_type(d
, flow_type
);
893 if (mpic_is_ht_interrupt(mpic
, src
))
894 vecpri
= MPIC_VECPRI_POLARITY_POSITIVE
|
895 MPIC_VECPRI_SENSE_EDGE
;
897 vecpri
= mpic_type_to_vecpri(mpic
, flow_type
);
899 vold
= mpic_irq_read(src
, MPIC_INFO(IRQ_VECTOR_PRI
));
900 vnew
= vold
& ~(MPIC_INFO(VECPRI_POLARITY_MASK
) |
901 MPIC_INFO(VECPRI_SENSE_MASK
));
904 mpic_irq_write(src
, MPIC_INFO(IRQ_VECTOR_PRI
), vnew
);
906 return IRQ_SET_MASK_OK_NOCOPY
;;
909 void mpic_set_vector(unsigned int virq
, unsigned int vector
)
911 struct mpic
*mpic
= mpic_from_irq(virq
);
912 unsigned int src
= virq_to_hw(virq
);
915 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
916 mpic
, virq
, src
, vector
);
918 if (src
>= mpic
->irq_count
)
921 vecpri
= mpic_irq_read(src
, MPIC_INFO(IRQ_VECTOR_PRI
));
922 vecpri
= vecpri
& ~MPIC_INFO(VECPRI_VECTOR_MASK
);
924 mpic_irq_write(src
, MPIC_INFO(IRQ_VECTOR_PRI
), vecpri
);
927 void mpic_set_destination(unsigned int virq
, unsigned int cpuid
)
929 struct mpic
*mpic
= mpic_from_irq(virq
);
930 unsigned int src
= virq_to_hw(virq
);
932 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
933 mpic
, virq
, src
, cpuid
);
935 if (src
>= mpic
->irq_count
)
938 mpic_irq_write(src
, MPIC_INFO(IRQ_DESTINATION
), 1 << cpuid
);
941 static struct irq_chip mpic_irq_chip
= {
942 .irq_mask
= mpic_mask_irq
,
943 .irq_unmask
= mpic_unmask_irq
,
944 .irq_eoi
= mpic_end_irq
,
945 .irq_set_type
= mpic_set_irq_type
,
949 static struct irq_chip mpic_ipi_chip
= {
950 .irq_mask
= mpic_mask_ipi
,
951 .irq_unmask
= mpic_unmask_ipi
,
952 .irq_eoi
= mpic_end_ipi
,
954 #endif /* CONFIG_SMP */
956 static struct irq_chip mpic_tm_chip
= {
957 .irq_mask
= mpic_mask_tm
,
958 .irq_unmask
= mpic_unmask_tm
,
959 .irq_eoi
= mpic_end_irq
,
962 #ifdef CONFIG_MPIC_U3_HT_IRQS
963 static struct irq_chip mpic_irq_ht_chip
= {
964 .irq_startup
= mpic_startup_ht_irq
,
965 .irq_shutdown
= mpic_shutdown_ht_irq
,
966 .irq_mask
= mpic_mask_irq
,
967 .irq_unmask
= mpic_unmask_ht_irq
,
968 .irq_eoi
= mpic_end_ht_irq
,
969 .irq_set_type
= mpic_set_irq_type
,
971 #endif /* CONFIG_MPIC_U3_HT_IRQS */
974 static int mpic_host_match(struct irq_host
*h
, struct device_node
*node
)
976 /* Exact match, unless mpic node is NULL */
977 return h
->of_node
== NULL
|| h
->of_node
== node
;
980 static int mpic_host_map(struct irq_host
*h
, unsigned int virq
,
983 struct mpic
*mpic
= h
->host_data
;
984 struct irq_chip
*chip
;
986 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq
, hw
);
988 if (hw
== mpic
->spurious_vec
)
990 if (mpic
->protected && test_bit(hw
, mpic
->protected))
994 else if (hw
>= mpic
->ipi_vecs
[0]) {
995 WARN_ON(!(mpic
->flags
& MPIC_PRIMARY
));
997 DBG("mpic: mapping as IPI\n");
998 irq_set_chip_data(virq
, mpic
);
999 irq_set_chip_and_handler(virq
, &mpic
->hc_ipi
,
1003 #endif /* CONFIG_SMP */
1005 if (hw
>= mpic
->timer_vecs
[0] && hw
<= mpic
->timer_vecs
[7]) {
1006 WARN_ON(!(mpic
->flags
& MPIC_PRIMARY
));
1008 DBG("mpic: mapping as timer\n");
1009 irq_set_chip_data(virq
, mpic
);
1010 irq_set_chip_and_handler(virq
, &mpic
->hc_tm
,
1011 handle_fasteoi_irq
);
1015 if (hw
>= mpic
->irq_count
)
1018 mpic_msi_reserve_hwirq(mpic
, hw
);
1021 chip
= &mpic
->hc_irq
;
1023 #ifdef CONFIG_MPIC_U3_HT_IRQS
1024 /* Check for HT interrupts, override vecpri */
1025 if (mpic_is_ht_interrupt(mpic
, hw
))
1026 chip
= &mpic
->hc_ht_irq
;
1027 #endif /* CONFIG_MPIC_U3_HT_IRQS */
1029 DBG("mpic: mapping to irq chip @%p\n", chip
);
1031 irq_set_chip_data(virq
, mpic
);
1032 irq_set_chip_and_handler(virq
, chip
, handle_fasteoi_irq
);
1034 /* Set default irq type */
1035 irq_set_irq_type(virq
, IRQ_TYPE_NONE
);
1037 /* If the MPIC was reset, then all vectors have already been
1038 * initialized. Otherwise, a per source lazy initialization
1041 if (!mpic_is_ipi(mpic
, hw
) && (mpic
->flags
& MPIC_NO_RESET
)) {
1042 mpic_set_vector(virq
, hw
);
1043 mpic_set_destination(virq
, mpic_processor_id(mpic
));
1044 mpic_irq_set_priority(virq
, 8);
1050 static int mpic_host_xlate(struct irq_host
*h
, struct device_node
*ct
,
1051 const u32
*intspec
, unsigned int intsize
,
1052 irq_hw_number_t
*out_hwirq
, unsigned int *out_flags
)
1055 struct mpic
*mpic
= h
->host_data
;
1056 static unsigned char map_mpic_senses
[4] = {
1057 IRQ_TYPE_EDGE_RISING
,
1059 IRQ_TYPE_LEVEL_HIGH
,
1060 IRQ_TYPE_EDGE_FALLING
,
1063 *out_hwirq
= intspec
[0];
1064 if (intsize
>= 4 && (mpic
->flags
& MPIC_FSL
)) {
1066 * Freescale MPIC with extended intspec:
1067 * First two cells are as usual. Third specifies
1068 * an "interrupt type". Fourth is type-specific data.
1070 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
1072 switch (intspec
[2]) {
1074 case 1: /* no EISR/EIMR support for now, treat as shared IRQ */
1077 if (intspec
[0] >= ARRAY_SIZE(mpic
->ipi_vecs
))
1080 *out_hwirq
= mpic
->ipi_vecs
[intspec
[0]];
1083 if (intspec
[0] >= ARRAY_SIZE(mpic
->timer_vecs
))
1086 *out_hwirq
= mpic
->timer_vecs
[intspec
[0]];
1089 pr_debug("%s: unknown irq type %u\n",
1090 __func__
, intspec
[2]);
1094 *out_flags
= map_mpic_senses
[intspec
[1] & 3];
1095 } else if (intsize
> 1) {
1098 /* Apple invented a new race of encoding on machines with
1099 * an HT APIC. They encode, among others, the index within
1100 * the HT APIC. We don't care about it here since thankfully,
1101 * it appears that they have the APIC already properly
1102 * configured, and thus our current fixup code that reads the
1103 * APIC config works fine. However, we still need to mask out
1104 * bits in the specifier to make sure we only get bit 0 which
1105 * is the level/edge bit (the only sense bit exposed by Apple),
1106 * as their bit 1 means something else.
1108 if (machine_is(powermac
))
1110 *out_flags
= map_mpic_senses
[intspec
[1] & mask
];
1112 *out_flags
= IRQ_TYPE_NONE
;
1114 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1115 intsize
, intspec
[0], intspec
[1], *out_hwirq
, *out_flags
);
1120 static struct irq_host_ops mpic_host_ops
= {
1121 .match
= mpic_host_match
,
1122 .map
= mpic_host_map
,
1123 .xlate
= mpic_host_xlate
,
1126 static int mpic_reset_prohibited(struct device_node
*node
)
1128 return node
&& of_get_property(node
, "pic-no-reset", NULL
);
1132 * Exported functions
1135 struct mpic
* __init
mpic_alloc(struct device_node
*node
,
1136 phys_addr_t phys_addr
,
1138 unsigned int isu_size
,
1139 unsigned int irq_count
,
1147 u64 paddr
= phys_addr
;
1149 mpic
= kzalloc(sizeof(struct mpic
), GFP_KERNEL
);
1155 mpic
->hc_irq
= mpic_irq_chip
;
1156 mpic
->hc_irq
.name
= name
;
1157 if (flags
& MPIC_PRIMARY
)
1158 mpic
->hc_irq
.irq_set_affinity
= mpic_set_affinity
;
1159 #ifdef CONFIG_MPIC_U3_HT_IRQS
1160 mpic
->hc_ht_irq
= mpic_irq_ht_chip
;
1161 mpic
->hc_ht_irq
.name
= name
;
1162 if (flags
& MPIC_PRIMARY
)
1163 mpic
->hc_ht_irq
.irq_set_affinity
= mpic_set_affinity
;
1164 #endif /* CONFIG_MPIC_U3_HT_IRQS */
1167 mpic
->hc_ipi
= mpic_ipi_chip
;
1168 mpic
->hc_ipi
.name
= name
;
1169 #endif /* CONFIG_SMP */
1171 mpic
->hc_tm
= mpic_tm_chip
;
1172 mpic
->hc_tm
.name
= name
;
1174 mpic
->flags
= flags
;
1175 mpic
->isu_size
= isu_size
;
1176 mpic
->irq_count
= irq_count
;
1177 mpic
->num_sources
= 0; /* so far */
1179 if (flags
& MPIC_LARGE_VECTORS
)
1184 mpic
->timer_vecs
[0] = intvec_top
- 12;
1185 mpic
->timer_vecs
[1] = intvec_top
- 11;
1186 mpic
->timer_vecs
[2] = intvec_top
- 10;
1187 mpic
->timer_vecs
[3] = intvec_top
- 9;
1188 mpic
->timer_vecs
[4] = intvec_top
- 8;
1189 mpic
->timer_vecs
[5] = intvec_top
- 7;
1190 mpic
->timer_vecs
[6] = intvec_top
- 6;
1191 mpic
->timer_vecs
[7] = intvec_top
- 5;
1192 mpic
->ipi_vecs
[0] = intvec_top
- 4;
1193 mpic
->ipi_vecs
[1] = intvec_top
- 3;
1194 mpic
->ipi_vecs
[2] = intvec_top
- 2;
1195 mpic
->ipi_vecs
[3] = intvec_top
- 1;
1196 mpic
->spurious_vec
= intvec_top
;
1198 /* Check for "big-endian" in device-tree */
1199 if (node
&& of_get_property(node
, "big-endian", NULL
) != NULL
)
1200 mpic
->flags
|= MPIC_BIG_ENDIAN
;
1201 if (node
&& of_device_is_compatible(node
, "fsl,mpic"))
1202 mpic
->flags
|= MPIC_FSL
;
1204 /* Look for protected sources */
1207 unsigned int bits
, mapsize
;
1209 of_get_property(node
, "protected-sources", &psize
);
1212 bits
= intvec_top
+ 1;
1213 mapsize
= BITS_TO_LONGS(bits
) * sizeof(unsigned long);
1214 mpic
->protected = kzalloc(mapsize
, GFP_KERNEL
);
1215 BUG_ON(mpic
->protected == NULL
);
1216 for (i
= 0; i
< psize
; i
++) {
1217 if (psrc
[i
] > intvec_top
)
1219 __set_bit(psrc
[i
], mpic
->protected);
1224 #ifdef CONFIG_MPIC_WEIRD
1225 mpic
->hw_set
= mpic_infos
[MPIC_GET_REGSET(flags
)];
1228 /* default register type */
1229 mpic
->reg_type
= (flags
& MPIC_BIG_ENDIAN
) ?
1230 mpic_access_mmio_be
: mpic_access_mmio_le
;
1232 /* If no physical address is passed in, a device-node is mandatory */
1233 BUG_ON(paddr
== 0 && node
== NULL
);
1235 /* If no physical address passed in, check if it's dcr based */
1236 if (paddr
== 0 && of_get_property(node
, "dcr-reg", NULL
) != NULL
) {
1237 #ifdef CONFIG_PPC_DCR
1238 mpic
->flags
|= MPIC_USES_DCR
;
1239 mpic
->reg_type
= mpic_access_dcr
;
1242 #endif /* CONFIG_PPC_DCR */
1245 /* If the MPIC is not DCR based, and no physical address was passed
1246 * in, try to obtain one
1248 if (paddr
== 0 && !(mpic
->flags
& MPIC_USES_DCR
)) {
1249 const u32
*reg
= of_get_property(node
, "reg", NULL
);
1250 BUG_ON(reg
== NULL
);
1251 paddr
= of_translate_address(node
, reg
);
1252 BUG_ON(paddr
== OF_BAD_ADDR
);
1255 /* Map the global registers */
1256 mpic_map(mpic
, node
, paddr
, &mpic
->gregs
, MPIC_INFO(GREG_BASE
), 0x1000);
1257 mpic_map(mpic
, node
, paddr
, &mpic
->tmregs
, MPIC_INFO(TIMER_BASE
), 0x1000);
1261 /* When using a device-node, reset requests are only honored if the MPIC
1262 * is allowed to reset.
1264 if (mpic_reset_prohibited(node
))
1265 mpic
->flags
|= MPIC_NO_RESET
;
1267 if ((flags
& MPIC_WANTS_RESET
) && !(mpic
->flags
& MPIC_NO_RESET
)) {
1268 printk(KERN_DEBUG
"mpic: Resetting\n");
1269 mpic_write(mpic
->gregs
, MPIC_INFO(GREG_GLOBAL_CONF_0
),
1270 mpic_read(mpic
->gregs
, MPIC_INFO(GREG_GLOBAL_CONF_0
))
1271 | MPIC_GREG_GCONF_RESET
);
1272 while( mpic_read(mpic
->gregs
, MPIC_INFO(GREG_GLOBAL_CONF_0
))
1273 & MPIC_GREG_GCONF_RESET
)
1278 if (flags
& MPIC_ENABLE_COREINT
)
1279 mpic_write(mpic
->gregs
, MPIC_INFO(GREG_GLOBAL_CONF_0
),
1280 mpic_read(mpic
->gregs
, MPIC_INFO(GREG_GLOBAL_CONF_0
))
1281 | MPIC_GREG_GCONF_COREINT
);
1283 if (flags
& MPIC_ENABLE_MCK
)
1284 mpic_write(mpic
->gregs
, MPIC_INFO(GREG_GLOBAL_CONF_0
),
1285 mpic_read(mpic
->gregs
, MPIC_INFO(GREG_GLOBAL_CONF_0
))
1286 | MPIC_GREG_GCONF_MCK
);
1288 /* Read feature register, calculate num CPUs and, for non-ISU
1289 * MPICs, num sources as well. On ISU MPICs, sources are counted
1292 greg_feature
= mpic_read(mpic
->gregs
, MPIC_INFO(GREG_FEATURE_0
));
1293 mpic
->num_cpus
= ((greg_feature
& MPIC_GREG_FEATURE_LAST_CPU_MASK
)
1294 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT
) + 1;
1295 if (isu_size
== 0) {
1296 if (flags
& MPIC_BROKEN_FRR_NIRQS
)
1297 mpic
->num_sources
= mpic
->irq_count
;
1300 ((greg_feature
& MPIC_GREG_FEATURE_LAST_SRC_MASK
)
1301 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT
) + 1;
1304 /* Map the per-CPU registers */
1305 for (i
= 0; i
< mpic
->num_cpus
; i
++) {
1306 mpic_map(mpic
, node
, paddr
, &mpic
->cpuregs
[i
],
1307 MPIC_INFO(CPU_BASE
) + i
* MPIC_INFO(CPU_STRIDE
),
1311 /* Initialize main ISU if none provided */
1312 if (mpic
->isu_size
== 0) {
1313 mpic
->isu_size
= mpic
->num_sources
;
1314 mpic_map(mpic
, node
, paddr
, &mpic
->isus
[0],
1315 MPIC_INFO(IRQ_BASE
), MPIC_INFO(IRQ_STRIDE
) * mpic
->isu_size
);
1317 mpic
->isu_shift
= 1 + __ilog2(mpic
->isu_size
- 1);
1318 mpic
->isu_mask
= (1 << mpic
->isu_shift
) - 1;
1320 mpic
->irqhost
= irq_alloc_host(node
, IRQ_HOST_MAP_LINEAR
,
1321 isu_size
? isu_size
: mpic
->num_sources
,
1323 flags
& MPIC_LARGE_VECTORS
? 2048 : 256);
1324 if (mpic
->irqhost
== NULL
)
1327 mpic
->irqhost
->host_data
= mpic
;
1329 /* Display version */
1330 switch (greg_feature
& MPIC_GREG_FEATURE_VERSION_MASK
) {
1344 printk(KERN_INFO
"mpic: Setting up MPIC \"%s\" version %s at %llx,"
1346 name
, vers
, (unsigned long long)paddr
, mpic
->num_cpus
);
1347 printk(KERN_INFO
"mpic: ISU size: %d, shift: %d, mask: %x\n",
1348 mpic
->isu_size
, mpic
->isu_shift
, mpic
->isu_mask
);
1353 if (flags
& MPIC_PRIMARY
) {
1354 mpic_primary
= mpic
;
1355 irq_set_default_host(mpic
->irqhost
);
1361 void __init
mpic_assign_isu(struct mpic
*mpic
, unsigned int isu_num
,
1364 unsigned int isu_first
= isu_num
* mpic
->isu_size
;
1366 BUG_ON(isu_num
>= MPIC_MAX_ISU
);
1368 mpic_map(mpic
, mpic
->irqhost
->of_node
,
1369 paddr
, &mpic
->isus
[isu_num
], 0,
1370 MPIC_INFO(IRQ_STRIDE
) * mpic
->isu_size
);
1372 if ((isu_first
+ mpic
->isu_size
) > mpic
->num_sources
)
1373 mpic
->num_sources
= isu_first
+ mpic
->isu_size
;
1376 void __init
mpic_set_default_senses(struct mpic
*mpic
, u8
*senses
, int count
)
1378 mpic
->senses
= senses
;
1379 mpic
->senses_count
= count
;
1382 void __init
mpic_init(struct mpic
*mpic
)
1387 BUG_ON(mpic
->num_sources
== 0);
1389 printk(KERN_INFO
"mpic: Initializing for %d sources\n", mpic
->num_sources
);
1391 /* Set current processor priority to max */
1392 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI
), 0xf);
1394 /* Initialize timers to our reserved vectors and mask them for now */
1395 for (i
= 0; i
< 4; i
++) {
1396 mpic_write(mpic
->tmregs
,
1397 i
* MPIC_INFO(TIMER_STRIDE
) +
1398 MPIC_INFO(TIMER_DESTINATION
),
1399 1 << hard_smp_processor_id());
1400 mpic_write(mpic
->tmregs
,
1401 i
* MPIC_INFO(TIMER_STRIDE
) +
1402 MPIC_INFO(TIMER_VECTOR_PRI
),
1404 (9 << MPIC_VECPRI_PRIORITY_SHIFT
) |
1405 (mpic
->timer_vecs
[0] + i
));
1408 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1409 mpic_test_broken_ipi(mpic
);
1410 for (i
= 0; i
< 4; i
++) {
1413 (10 << MPIC_VECPRI_PRIORITY_SHIFT
) |
1414 (mpic
->ipi_vecs
[0] + i
));
1417 /* Initialize interrupt sources */
1418 if (mpic
->irq_count
== 0)
1419 mpic
->irq_count
= mpic
->num_sources
;
1421 /* Do the HT PIC fixups on U3 broken mpic */
1422 DBG("MPIC flags: %x\n", mpic
->flags
);
1423 if ((mpic
->flags
& MPIC_U3_HT_IRQS
) && (mpic
->flags
& MPIC_PRIMARY
)) {
1424 mpic_scan_ht_pics(mpic
);
1425 mpic_u3msi_init(mpic
);
1428 mpic_pasemi_msi_init(mpic
);
1430 cpu
= mpic_processor_id(mpic
);
1432 if (!(mpic
->flags
& MPIC_NO_RESET
)) {
1433 for (i
= 0; i
< mpic
->num_sources
; i
++) {
1434 /* start with vector = source number, and masked */
1435 u32 vecpri
= MPIC_VECPRI_MASK
| i
|
1436 (8 << MPIC_VECPRI_PRIORITY_SHIFT
);
1438 /* check if protected */
1439 if (mpic
->protected && test_bit(i
, mpic
->protected))
1442 mpic_irq_write(i
, MPIC_INFO(IRQ_VECTOR_PRI
), vecpri
);
1443 mpic_irq_write(i
, MPIC_INFO(IRQ_DESTINATION
), 1 << cpu
);
1447 /* Init spurious vector */
1448 mpic_write(mpic
->gregs
, MPIC_INFO(GREG_SPURIOUS
), mpic
->spurious_vec
);
1450 /* Disable 8259 passthrough, if supported */
1451 if (!(mpic
->flags
& MPIC_NO_PTHROU_DIS
))
1452 mpic_write(mpic
->gregs
, MPIC_INFO(GREG_GLOBAL_CONF_0
),
1453 mpic_read(mpic
->gregs
, MPIC_INFO(GREG_GLOBAL_CONF_0
))
1454 | MPIC_GREG_GCONF_8259_PTHROU_DIS
);
1456 if (mpic
->flags
& MPIC_NO_BIAS
)
1457 mpic_write(mpic
->gregs
, MPIC_INFO(GREG_GLOBAL_CONF_0
),
1458 mpic_read(mpic
->gregs
, MPIC_INFO(GREG_GLOBAL_CONF_0
))
1459 | MPIC_GREG_GCONF_NO_BIAS
);
1461 /* Set current processor priority to 0 */
1462 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI
), 0);
1465 /* allocate memory to save mpic state */
1466 mpic
->save_data
= kmalloc(mpic
->num_sources
* sizeof(*mpic
->save_data
),
1468 BUG_ON(mpic
->save_data
== NULL
);
1472 void __init
mpic_set_clk_ratio(struct mpic
*mpic
, u32 clock_ratio
)
1476 v
= mpic_read(mpic
->gregs
, MPIC_GREG_GLOBAL_CONF_1
);
1477 v
&= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK
;
1478 v
|= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio
);
1479 mpic_write(mpic
->gregs
, MPIC_GREG_GLOBAL_CONF_1
, v
);
1482 void __init
mpic_set_serial_int(struct mpic
*mpic
, int enable
)
1484 unsigned long flags
;
1487 raw_spin_lock_irqsave(&mpic_lock
, flags
);
1488 v
= mpic_read(mpic
->gregs
, MPIC_GREG_GLOBAL_CONF_1
);
1490 v
|= MPIC_GREG_GLOBAL_CONF_1_SIE
;
1492 v
&= ~MPIC_GREG_GLOBAL_CONF_1_SIE
;
1493 mpic_write(mpic
->gregs
, MPIC_GREG_GLOBAL_CONF_1
, v
);
1494 raw_spin_unlock_irqrestore(&mpic_lock
, flags
);
1497 void mpic_irq_set_priority(unsigned int irq
, unsigned int pri
)
1499 struct mpic
*mpic
= mpic_find(irq
);
1500 unsigned int src
= virq_to_hw(irq
);
1501 unsigned long flags
;
1507 raw_spin_lock_irqsave(&mpic_lock
, flags
);
1508 if (mpic_is_ipi(mpic
, irq
)) {
1509 reg
= mpic_ipi_read(src
- mpic
->ipi_vecs
[0]) &
1510 ~MPIC_VECPRI_PRIORITY_MASK
;
1511 mpic_ipi_write(src
- mpic
->ipi_vecs
[0],
1512 reg
| (pri
<< MPIC_VECPRI_PRIORITY_SHIFT
));
1513 } else if (mpic_is_tm(mpic
, irq
)) {
1514 reg
= mpic_tm_read(src
- mpic
->timer_vecs
[0]) &
1515 ~MPIC_VECPRI_PRIORITY_MASK
;
1516 mpic_tm_write(src
- mpic
->timer_vecs
[0],
1517 reg
| (pri
<< MPIC_VECPRI_PRIORITY_SHIFT
));
1519 reg
= mpic_irq_read(src
, MPIC_INFO(IRQ_VECTOR_PRI
))
1520 & ~MPIC_VECPRI_PRIORITY_MASK
;
1521 mpic_irq_write(src
, MPIC_INFO(IRQ_VECTOR_PRI
),
1522 reg
| (pri
<< MPIC_VECPRI_PRIORITY_SHIFT
));
1524 raw_spin_unlock_irqrestore(&mpic_lock
, flags
);
1527 void mpic_setup_this_cpu(void)
1530 struct mpic
*mpic
= mpic_primary
;
1531 unsigned long flags
;
1532 u32 msk
= 1 << hard_smp_processor_id();
1535 BUG_ON(mpic
== NULL
);
1537 DBG("%s: setup_this_cpu(%d)\n", mpic
->name
, hard_smp_processor_id());
1539 raw_spin_lock_irqsave(&mpic_lock
, flags
);
1541 /* let the mpic know we want intrs. default affinity is 0xffffffff
1542 * until changed via /proc. That's how it's done on x86. If we want
1543 * it differently, then we should make sure we also change the default
1544 * values of irq_desc[].affinity in irq.c.
1546 if (distribute_irqs
) {
1547 for (i
= 0; i
< mpic
->num_sources
; i
++)
1548 mpic_irq_write(i
, MPIC_INFO(IRQ_DESTINATION
),
1549 mpic_irq_read(i
, MPIC_INFO(IRQ_DESTINATION
)) | msk
);
1552 /* Set current processor priority to 0 */
1553 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI
), 0);
1555 raw_spin_unlock_irqrestore(&mpic_lock
, flags
);
1556 #endif /* CONFIG_SMP */
1559 int mpic_cpu_get_priority(void)
1561 struct mpic
*mpic
= mpic_primary
;
1563 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI
));
1566 void mpic_cpu_set_priority(int prio
)
1568 struct mpic
*mpic
= mpic_primary
;
1570 prio
&= MPIC_CPU_TASKPRI_MASK
;
1571 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI
), prio
);
1574 void mpic_teardown_this_cpu(int secondary
)
1576 struct mpic
*mpic
= mpic_primary
;
1577 unsigned long flags
;
1578 u32 msk
= 1 << hard_smp_processor_id();
1581 BUG_ON(mpic
== NULL
);
1583 DBG("%s: teardown_this_cpu(%d)\n", mpic
->name
, hard_smp_processor_id());
1584 raw_spin_lock_irqsave(&mpic_lock
, flags
);
1586 /* let the mpic know we don't want intrs. */
1587 for (i
= 0; i
< mpic
->num_sources
; i
++)
1588 mpic_irq_write(i
, MPIC_INFO(IRQ_DESTINATION
),
1589 mpic_irq_read(i
, MPIC_INFO(IRQ_DESTINATION
)) & ~msk
);
1591 /* Set current processor priority to max */
1592 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI
), 0xf);
1593 /* We need to EOI the IPI since not all platforms reset the MPIC
1594 * on boot and new interrupts wouldn't get delivered otherwise.
1598 raw_spin_unlock_irqrestore(&mpic_lock
, flags
);
1602 static unsigned int _mpic_get_one_irq(struct mpic
*mpic
, int reg
)
1606 src
= mpic_cpu_read(reg
) & MPIC_INFO(VECPRI_VECTOR_MASK
);
1608 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic
->name
, reg
, src
);
1610 if (unlikely(src
== mpic
->spurious_vec
)) {
1611 if (mpic
->flags
& MPIC_SPV_EOI
)
1615 if (unlikely(mpic
->protected && test_bit(src
, mpic
->protected))) {
1616 printk_ratelimited(KERN_WARNING
"%s: Got protected source %d !\n",
1617 mpic
->name
, (int)src
);
1622 return irq_linear_revmap(mpic
->irqhost
, src
);
1625 unsigned int mpic_get_one_irq(struct mpic
*mpic
)
1627 return _mpic_get_one_irq(mpic
, MPIC_INFO(CPU_INTACK
));
1630 unsigned int mpic_get_irq(void)
1632 struct mpic
*mpic
= mpic_primary
;
1634 BUG_ON(mpic
== NULL
);
1636 return mpic_get_one_irq(mpic
);
1639 unsigned int mpic_get_coreint_irq(void)
1642 struct mpic
*mpic
= mpic_primary
;
1645 BUG_ON(mpic
== NULL
);
1647 src
= mfspr(SPRN_EPR
);
1649 if (unlikely(src
== mpic
->spurious_vec
)) {
1650 if (mpic
->flags
& MPIC_SPV_EOI
)
1654 if (unlikely(mpic
->protected && test_bit(src
, mpic
->protected))) {
1655 printk_ratelimited(KERN_WARNING
"%s: Got protected source %d !\n",
1656 mpic
->name
, (int)src
);
1660 return irq_linear_revmap(mpic
->irqhost
, src
);
1666 unsigned int mpic_get_mcirq(void)
1668 struct mpic
*mpic
= mpic_primary
;
1670 BUG_ON(mpic
== NULL
);
1672 return _mpic_get_one_irq(mpic
, MPIC_INFO(CPU_MCACK
));
1676 void mpic_request_ipis(void)
1678 struct mpic
*mpic
= mpic_primary
;
1680 BUG_ON(mpic
== NULL
);
1682 printk(KERN_INFO
"mpic: requesting IPIs...\n");
1684 for (i
= 0; i
< 4; i
++) {
1685 unsigned int vipi
= irq_create_mapping(mpic
->irqhost
,
1686 mpic
->ipi_vecs
[0] + i
);
1687 if (vipi
== NO_IRQ
) {
1688 printk(KERN_ERR
"Failed to map %s\n", smp_ipi_name
[i
]);
1691 smp_request_message_ipi(vipi
, i
);
1695 void smp_mpic_message_pass(int cpu
, int msg
)
1697 struct mpic
*mpic
= mpic_primary
;
1700 BUG_ON(mpic
== NULL
);
1702 /* make sure we're sending something that translates to an IPI */
1703 if ((unsigned int)msg
> 3) {
1704 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1705 smp_processor_id(), msg
);
1710 DBG("%s: send_ipi(ipi_no: %d)\n", mpic
->name
, msg
);
1713 physmask
= 1 << get_hard_smp_processor_id(cpu
);
1715 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0
) +
1716 msg
* MPIC_INFO(CPU_IPI_DISPATCH_STRIDE
), physmask
);
1719 int __init
smp_mpic_probe(void)
1723 DBG("smp_mpic_probe()...\n");
1725 nr_cpus
= cpumask_weight(cpu_possible_mask
);
1727 DBG("nr_cpus: %d\n", nr_cpus
);
1730 mpic_request_ipis();
1735 void __devinit
smp_mpic_setup_cpu(int cpu
)
1737 mpic_setup_this_cpu();
1740 void mpic_reset_core(int cpu
)
1742 struct mpic
*mpic
= mpic_primary
;
1744 int cpuid
= get_hard_smp_processor_id(cpu
);
1746 /* Set target bit for core reset */
1747 pir
= mpic_read(mpic
->gregs
, MPIC_INFO(GREG_PROCESSOR_INIT
));
1748 pir
|= (1 << cpuid
);
1749 mpic_write(mpic
->gregs
, MPIC_INFO(GREG_PROCESSOR_INIT
), pir
);
1750 mpic_read(mpic
->gregs
, MPIC_INFO(GREG_PROCESSOR_INIT
));
1752 /* Restore target bit after reset complete */
1753 pir
&= ~(1 << cpuid
);
1754 mpic_write(mpic
->gregs
, MPIC_INFO(GREG_PROCESSOR_INIT
), pir
);
1755 mpic_read(mpic
->gregs
, MPIC_INFO(GREG_PROCESSOR_INIT
));
1757 #endif /* CONFIG_SMP */
1760 static void mpic_suspend_one(struct mpic
*mpic
)
1764 for (i
= 0; i
< mpic
->num_sources
; i
++) {
1765 mpic
->save_data
[i
].vecprio
=
1766 mpic_irq_read(i
, MPIC_INFO(IRQ_VECTOR_PRI
));
1767 mpic
->save_data
[i
].dest
=
1768 mpic_irq_read(i
, MPIC_INFO(IRQ_DESTINATION
));
1772 static int mpic_suspend(void)
1774 struct mpic
*mpic
= mpics
;
1777 mpic_suspend_one(mpic
);
1784 static void mpic_resume_one(struct mpic
*mpic
)
1788 for (i
= 0; i
< mpic
->num_sources
; i
++) {
1789 mpic_irq_write(i
, MPIC_INFO(IRQ_VECTOR_PRI
),
1790 mpic
->save_data
[i
].vecprio
);
1791 mpic_irq_write(i
, MPIC_INFO(IRQ_DESTINATION
),
1792 mpic
->save_data
[i
].dest
);
1794 #ifdef CONFIG_MPIC_U3_HT_IRQS
1796 struct mpic_irq_fixup
*fixup
= &mpic
->fixups
[i
];
1799 /* we use the lowest bit in an inverted meaning */
1800 if ((mpic
->save_data
[i
].fixup_data
& 1) == 0)
1803 /* Enable and configure */
1804 writeb(0x10 + 2 * fixup
->index
, fixup
->base
+ 2);
1806 writel(mpic
->save_data
[i
].fixup_data
& ~1,
1811 } /* end for loop */
1814 static void mpic_resume(void)
1816 struct mpic
*mpic
= mpics
;
1819 mpic_resume_one(mpic
);
1824 static struct syscore_ops mpic_syscore_ops
= {
1825 .resume
= mpic_resume
,
1826 .suspend
= mpic_suspend
,
1829 static int mpic_init_sys(void)
1831 register_syscore_ops(&mpic_syscore_ops
);
1835 device_initcall(mpic_init_sys
);