2 * Copyright 2010 Tilera Corporation. All Rights Reserved.
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation, version 2.
8 * This program is distributed in the hope that it will be useful, but
9 * WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
11 * NON INFRINGEMENT. See the GNU General Public License for
16 #include <linux/dma-mapping.h>
17 #include <linux/vmalloc.h>
18 #include <asm/tlbflush.h>
19 #include <asm/homecache.h>
21 /* Generic DMA mapping functions: */
24 * Allocate what Linux calls "coherent" memory, which for us just
27 void *dma_alloc_coherent(struct device
*dev
,
29 dma_addr_t
*dma_handle
,
32 u64 dma_mask
= dev
->coherent_dma_mask
?: DMA_BIT_MASK(32);
33 int node
= dev_to_node(dev
);
34 int order
= get_order(size
);
41 * By forcing NUMA node 0 for 32-bit masks we ensure that the
42 * high 32 bits of the resulting PA will be zero. If the mask
43 * size is, e.g., 24, we may still not be able to guarantee a
44 * suitable memory address, in which case we will return NULL.
45 * But such devices are uncommon.
47 if (dma_mask
<= DMA_BIT_MASK(32))
50 pg
= homecache_alloc_pages_node(node
, gfp
, order
, PAGE_HOME_UNCACHED
);
54 addr
= page_to_phys(pg
);
55 if (addr
+ size
> dma_mask
) {
56 homecache_free_pages(addr
, order
);
61 return page_address(pg
);
63 EXPORT_SYMBOL(dma_alloc_coherent
);
66 * Free memory that was allocated with dma_alloc_coherent.
68 void dma_free_coherent(struct device
*dev
, size_t size
,
69 void *vaddr
, dma_addr_t dma_handle
)
71 homecache_free_pages((unsigned long)vaddr
, get_order(size
));
73 EXPORT_SYMBOL(dma_free_coherent
);
76 * The map routines "map" the specified address range for DMA
77 * accesses. The memory belongs to the device after this call is
78 * issued, until it is unmapped with dma_unmap_single.
80 * We don't need to do any mapping, we just flush the address range
81 * out of the cache and return a DMA address.
83 * The unmap routines do whatever is necessary before the processor
84 * accesses the memory again, and must be called before the driver
85 * touches the memory. We can get away with a cache invalidate if we
86 * can count on nothing having been touched.
89 /* Flush a PA range from cache page by page. */
90 static void __dma_map_pa_range(dma_addr_t dma_addr
, size_t size
)
92 struct page
*page
= pfn_to_page(PFN_DOWN(dma_addr
));
93 size_t bytesleft
= PAGE_SIZE
- (dma_addr
& (PAGE_SIZE
- 1));
95 while ((ssize_t
)size
> 0) {
97 homecache_flush_cache(page
++, 0);
99 /* Figure out if we need to continue on the next page. */
101 bytesleft
= PAGE_SIZE
;
106 * dma_map_single can be passed any memory address, and there appear
107 * to be no alignment constraints.
109 * There is a chance that the start of the buffer will share a cache
110 * line with some other data that has been touched in the meantime.
112 dma_addr_t
dma_map_single(struct device
*dev
, void *ptr
, size_t size
,
113 enum dma_data_direction direction
)
115 dma_addr_t dma_addr
= __pa(ptr
);
117 BUG_ON(!valid_dma_direction(direction
));
120 __dma_map_pa_range(dma_addr
, size
);
124 EXPORT_SYMBOL(dma_map_single
);
126 void dma_unmap_single(struct device
*dev
, dma_addr_t dma_addr
, size_t size
,
127 enum dma_data_direction direction
)
129 BUG_ON(!valid_dma_direction(direction
));
131 EXPORT_SYMBOL(dma_unmap_single
);
133 int dma_map_sg(struct device
*dev
, struct scatterlist
*sglist
, int nents
,
134 enum dma_data_direction direction
)
136 struct scatterlist
*sg
;
139 BUG_ON(!valid_dma_direction(direction
));
141 WARN_ON(nents
== 0 || sglist
->length
== 0);
143 for_each_sg(sglist
, sg
, nents
, i
) {
144 sg
->dma_address
= sg_phys(sg
);
145 __dma_map_pa_range(sg
->dma_address
, sg
->length
);
150 EXPORT_SYMBOL(dma_map_sg
);
152 void dma_unmap_sg(struct device
*dev
, struct scatterlist
*sg
, int nhwentries
,
153 enum dma_data_direction direction
)
155 BUG_ON(!valid_dma_direction(direction
));
157 EXPORT_SYMBOL(dma_unmap_sg
);
159 dma_addr_t
dma_map_page(struct device
*dev
, struct page
*page
,
160 unsigned long offset
, size_t size
,
161 enum dma_data_direction direction
)
163 BUG_ON(!valid_dma_direction(direction
));
165 BUG_ON(offset
+ size
> PAGE_SIZE
);
166 homecache_flush_cache(page
, 0);
168 return page_to_pa(page
) + offset
;
170 EXPORT_SYMBOL(dma_map_page
);
172 void dma_unmap_page(struct device
*dev
, dma_addr_t dma_address
, size_t size
,
173 enum dma_data_direction direction
)
175 BUG_ON(!valid_dma_direction(direction
));
177 EXPORT_SYMBOL(dma_unmap_page
);
179 void dma_sync_single_for_cpu(struct device
*dev
, dma_addr_t dma_handle
,
180 size_t size
, enum dma_data_direction direction
)
182 BUG_ON(!valid_dma_direction(direction
));
184 EXPORT_SYMBOL(dma_sync_single_for_cpu
);
186 void dma_sync_single_for_device(struct device
*dev
, dma_addr_t dma_handle
,
187 size_t size
, enum dma_data_direction direction
)
189 unsigned long start
= PFN_DOWN(dma_handle
);
190 unsigned long end
= PFN_DOWN(dma_handle
+ size
- 1);
193 BUG_ON(!valid_dma_direction(direction
));
194 for (i
= start
; i
<= end
; ++i
)
195 homecache_flush_cache(pfn_to_page(i
), 0);
197 EXPORT_SYMBOL(dma_sync_single_for_device
);
199 void dma_sync_sg_for_cpu(struct device
*dev
, struct scatterlist
*sg
, int nelems
,
200 enum dma_data_direction direction
)
202 BUG_ON(!valid_dma_direction(direction
));
203 WARN_ON(nelems
== 0 || sg
[0].length
== 0);
205 EXPORT_SYMBOL(dma_sync_sg_for_cpu
);
208 * Flush and invalidate cache for scatterlist.
210 void dma_sync_sg_for_device(struct device
*dev
, struct scatterlist
*sglist
,
211 int nelems
, enum dma_data_direction direction
)
213 struct scatterlist
*sg
;
216 BUG_ON(!valid_dma_direction(direction
));
217 WARN_ON(nelems
== 0 || sglist
->length
== 0);
219 for_each_sg(sglist
, sg
, nelems
, i
) {
220 dma_sync_single_for_device(dev
, sg
->dma_address
,
221 sg_dma_len(sg
), direction
);
224 EXPORT_SYMBOL(dma_sync_sg_for_device
);
226 void dma_sync_single_range_for_cpu(struct device
*dev
, dma_addr_t dma_handle
,
227 unsigned long offset
, size_t size
,
228 enum dma_data_direction direction
)
230 dma_sync_single_for_cpu(dev
, dma_handle
+ offset
, size
, direction
);
232 EXPORT_SYMBOL(dma_sync_single_range_for_cpu
);
234 void dma_sync_single_range_for_device(struct device
*dev
,
235 dma_addr_t dma_handle
,
236 unsigned long offset
, size_t size
,
237 enum dma_data_direction direction
)
239 dma_sync_single_for_device(dev
, dma_handle
+ offset
, size
, direction
);
241 EXPORT_SYMBOL(dma_sync_single_range_for_device
);
244 * dma_alloc_noncoherent() returns non-cacheable memory, so there's no
245 * need to do any flushing here.
247 void dma_cache_sync(struct device
*dev
, void *vaddr
, size_t size
,
248 enum dma_data_direction direction
)
251 EXPORT_SYMBOL(dma_cache_sync
);