4 * Copyright (C) 2011 Renesas Solutions Corp.
5 * Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
12 * You should have received a copy of the GNU General Public License
13 * along with this program; if not, write to the Free Software
14 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
17 #ifndef RENESAS_USB_DRIVER_H
18 #define RENESAS_USB_DRIVER_H
20 #include <linux/platform_device.h>
21 #include <linux/usb/renesas_usbhs.h>
34 #define BUSWAIT 0x0002
35 #define DVSTCTR 0x0008
37 #define CFIFOSEL 0x0020
38 #define CFIFOCTR 0x0022
40 #define D0FIFOSEL 0x0028
41 #define D0FIFOCTR 0x002A
43 #define D1FIFOSEL 0x002C
44 #define D1FIFOCTR 0x002E
45 #define INTENB0 0x0030
46 #define INTENB1 0x0032
47 #define BRDYENB 0x0036
48 #define NRDYENB 0x0038
49 #define BEMPENB 0x003A
50 #define INTSTS0 0x0040
51 #define INTSTS1 0x0042
52 #define BRDYSTS 0x0046
53 #define NRDYSTS 0x0048
54 #define BEMPSTS 0x004A
56 #define USBREQ 0x0054 /* USB request type register */
57 #define USBVAL 0x0056 /* USB request value register */
58 #define USBINDX 0x0058 /* USB request index register */
59 #define USBLENG 0x005A /* USB request length register */
61 #define DCPMAXP 0x005E
63 #define PIPESEL 0x0064
64 #define PIPECFG 0x0068
65 #define PIPEBUF 0x006A
66 #define PIPEMAXP 0x006C
67 #define PIPEPERI 0x006E
68 #define PIPEnCTR 0x0070
69 #define PIPE1TRE 0x0090
70 #define PIPE1TRN 0x0092
71 #define PIPE2TRE 0x0094
72 #define PIPE2TRN 0x0096
73 #define PIPE3TRE 0x0098
74 #define PIPE3TRN 0x009A
75 #define PIPE4TRE 0x009C
76 #define PIPE4TRN 0x009E
77 #define PIPE5TRE 0x00A0
78 #define PIPE5TRN 0x00A2
79 #define PIPEBTRE 0x00A4
80 #define PIPEBTRN 0x00A6
81 #define PIPECTRE 0x00A8
82 #define PIPECTRN 0x00AA
83 #define PIPEDTRE 0x00AC
84 #define PIPEDTRN 0x00AE
85 #define PIPEETRE 0x00B0
86 #define PIPEETRN 0x00B2
87 #define PIPEFTRE 0x00B4
88 #define PIPEFTRN 0x00B6
89 #define PIPE9TRE 0x00B8
90 #define PIPE9TRN 0x00BA
91 #define PIPEATRE 0x00BC
92 #define PIPEATRN 0x00BE
95 #define SCKE (1 << 10) /* USB Module Clock Enable */
96 #define HSE (1 << 7) /* High-Speed Operation Enable */
97 #define DCFM (1 << 6) /* Controller Function Select */
98 #define DRPD (1 << 5) /* D+ Line/D- Line Resistance Control */
99 #define DPRPU (1 << 4) /* D+ Line Resistance Control */
100 #define USBE (1 << 0) /* USB Module Operation Enable */
103 #define EXTLP (1 << 10) /* Controls the EXTLP pin output state */
104 #define PWEN (1 << 9) /* Controls the PWEN pin output state */
105 #define RHST (0x7) /* Reset Handshake */
106 #define RHST_LOW_SPEED 1 /* Low-speed connection */
107 #define RHST_FULL_SPEED 2 /* Full-speed connection */
108 #define RHST_HIGH_SPEED 3 /* High-speed connection */
111 #define DREQE (1 << 12) /* DMA Transfer Request Enable */
112 #define MBW_32 (0x2 << 10) /* CFIFO Port Access Bit Width */
115 #define BVAL (1 << 15) /* Buffer Memory Enable Flag */
116 #define BCLR (1 << 14) /* CPU buffer clear */
117 #define FRDY (1 << 13) /* FIFO Port Ready */
118 #define DTLN_MASK (0x0FFF) /* Receive Data Length */
121 #define VBSE (1 << 15) /* Enable IRQ VBUS_0 and VBUSIN_0 */
122 #define RSME (1 << 14) /* Enable IRQ Resume */
123 #define SOFE (1 << 13) /* Enable IRQ Frame Number Update */
124 #define DVSE (1 << 12) /* Enable IRQ Device State Transition */
125 #define CTRE (1 << 11) /* Enable IRQ Control Stage Transition */
126 #define BEMPE (1 << 10) /* Enable IRQ Buffer Empty */
127 #define NRDYE (1 << 9) /* Enable IRQ Buffer Not Ready Response */
128 #define BRDYE (1 << 8) /* Enable IRQ Buffer Ready */
131 #define BCHGE (1 << 14) /* USB Bus Change Interrupt Enable */
132 #define DTCHE (1 << 12) /* Disconnection Detect Interrupt Enable */
133 #define ATTCHE (1 << 11) /* Connection Detect Interrupt Enable */
134 #define EOFERRE (1 << 6) /* EOF Error Detect Interrupt Enable */
135 #define SIGNE (1 << 5) /* Setup Transaction Error Interrupt Enable */
136 #define SACKE (1 << 4) /* Setup Transaction ACK Interrupt Enable */
139 #define VBINT (1 << 15) /* VBUS0_0 and VBUS1_0 Interrupt Status */
140 #define DVST (1 << 12) /* Device State Transition Interrupt Status */
141 #define CTRT (1 << 11) /* Control Stage Interrupt Status */
142 #define BEMP (1 << 10) /* Buffer Empty Interrupt Status */
143 #define BRDY (1 << 8) /* Buffer Ready Interrupt Status */
144 #define VBSTS (1 << 7) /* VBUS_0 and VBUSIN_0 Input Status */
145 #define VALID (1 << 3) /* USB Request Receive */
147 #define DVSQ_MASK (0x3 << 4) /* Device State */
148 #define POWER_STATE (0 << 4)
149 #define DEFAULT_STATE (1 << 4)
150 #define ADDRESS_STATE (2 << 4)
151 #define CONFIGURATION_STATE (3 << 4)
153 #define CTSQ_MASK (0x7) /* Control Transfer Stage */
154 #define IDLE_SETUP_STAGE 0 /* Idle stage or setup stage */
155 #define READ_DATA_STAGE 1 /* Control read data stage */
156 #define READ_STATUS_STAGE 2 /* Control read status stage */
157 #define WRITE_DATA_STAGE 3 /* Control write data stage */
158 #define WRITE_STATUS_STAGE 4 /* Control write status stage */
159 #define NODATA_STATUS_STAGE 5 /* Control write NoData status stage */
160 #define SEQUENCE_ERROR 6 /* Control transfer sequence error */
164 #define TYPE_NONE (0 << 14) /* Transfer Type */
165 #define TYPE_BULK (1 << 14)
166 #define TYPE_INT (2 << 14)
167 #define TYPE_ISO (3 << 14)
168 #define DBLB (1 << 9) /* Double Buffer Mode */
169 #define SHTNAK (1 << 7) /* Pipe Disable in Transfer End */
170 #define DIR_OUT (1 << 4) /* Transfer Direction */
174 #define DEVSEL_MASK (0xF << 12) /* Device Select */
175 #define DCP_MAXP_MASK (0x7F)
176 #define PIPE_MAXP_MASK (0x7FF)
179 #define BUFSIZE_SHIFT 10
180 #define BUFSIZE_MASK (0x1F << BUFSIZE_SHIFT)
181 #define BUFNMB_MASK (0xFF)
185 #define BSTS (1 << 15) /* Buffer Status */
186 #define CSSTS (1 << 12) /* CSSTS Status */
187 #define SQCLR (1 << 8) /* Toggle Bit Clear */
188 #define ACLRM (1 << 9) /* Buffer Auto-Clear Mode */
189 #define PBUSY (1 << 5) /* Pipe Busy */
190 #define PID_MASK (0x3) /* Response PID */
193 #define PID_STALL10 2
194 #define PID_STALL11 3
196 #define CCPL (1 << 2) /* Control Transfer End Enable */
199 #define TRENB (1 << 9) /* Transaction Counter Enable */
200 #define TRCLR (1 << 8) /* Transaction Counter Clear */
203 #define FRNM_MASK (0x7FF)
213 struct renesas_usbhs_platform_callback
*pfunc
;
214 struct renesas_usbhs_driver_param
*dparam
;
216 struct delayed_work notify_hotplug_work
;
217 struct platform_device
*pdev
;
226 struct usbhs_mod_info mod_info
;
231 struct usbhs_pipe_info pipe_info
;
236 struct usbhs_fifo_info fifo_info
;
242 u16
usbhs_read(struct usbhs_priv
*priv
, u32 reg
);
243 void usbhs_write(struct usbhs_priv
*priv
, u32 reg
, u16 data
);
244 void usbhs_bset(struct usbhs_priv
*priv
, u32 reg
, u16 mask
, u16 data
);
246 int usbhsc_drvcllbck_notify_hotplug(struct platform_device
*pdev
);
248 #define usbhs_lock(p, f) spin_lock_irqsave(usbhs_priv_to_lock(p), f)
249 #define usbhs_unlock(p, f) spin_unlock_irqrestore(usbhs_priv_to_lock(p), f)
254 void usbhs_sys_clock_ctrl(struct usbhs_priv
*priv
, int enable
);
255 void usbhs_sys_hispeed_ctrl(struct usbhs_priv
*priv
, int enable
);
256 void usbhs_sys_usb_ctrl(struct usbhs_priv
*priv
, int enable
);
257 void usbhs_sys_host_ctrl(struct usbhs_priv
*priv
, int enable
);
258 void usbhs_sys_function_ctrl(struct usbhs_priv
*priv
, int enable
);
263 int usbhs_frame_get_num(struct usbhs_priv
*priv
);
268 struct usbhs_priv
*usbhs_pdev_to_priv(struct platform_device
*pdev
);
269 #define usbhs_get_dparam(priv, param) (priv->dparam->param)
270 #define usbhs_priv_to_pdev(priv) (priv->pdev)
271 #define usbhs_priv_to_dev(priv) (&priv->pdev->dev)
272 #define usbhs_priv_to_lock(priv) (&priv->lock)
274 #endif /* RENESAS_USB_DRIVER_H */