2 * 1-wire busmaster driver for DS1WM and ASICs with embedded DS1WMs
3 * such as HP iPAQs (including h5xxx, h2200, and devices with ASIC3
6 * Copyright (c) 2004-2005, Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>
7 * Copyright (c) 2004-2007, Matt Reimer <mreimer@vpop.net>
9 * Use consistent with the GNU GPL is permitted,
10 * provided that this copyright notice is
11 * preserved in its entirety in all copies and derived works.
14 #include <linux/module.h>
15 #include <linux/interrupt.h>
16 #include <linux/irq.h>
18 #include <linux/platform_device.h>
19 #include <linux/err.h>
20 #include <linux/delay.h>
21 #include <linux/mfd/core.h>
22 #include <linux/mfd/ds1wm.h>
23 #include <linux/slab.h>
28 #include "../w1_int.h"
31 #define DS1WM_CMD 0x00 /* R/W 4 bits command */
32 #define DS1WM_DATA 0x01 /* R/W 8 bits, transmit/receive buffer */
33 #define DS1WM_INT 0x02 /* R/W interrupt status */
34 #define DS1WM_INT_EN 0x03 /* R/W interrupt enable */
35 #define DS1WM_CLKDIV 0x04 /* R/W 5 bits of divisor and pre-scale */
37 #define DS1WM_CMD_1W_RESET (1 << 0) /* force reset on 1-wire bus */
38 #define DS1WM_CMD_SRA (1 << 1) /* enable Search ROM accelerator mode */
39 #define DS1WM_CMD_DQ_OUTPUT (1 << 2) /* write only - forces bus low */
40 #define DS1WM_CMD_DQ_INPUT (1 << 3) /* read only - reflects state of bus */
41 #define DS1WM_CMD_RST (1 << 5) /* software reset */
42 #define DS1WM_CMD_OD (1 << 7) /* overdrive */
44 #define DS1WM_INT_PD (1 << 0) /* presence detect */
45 #define DS1WM_INT_PDR (1 << 1) /* presence detect result */
46 #define DS1WM_INT_TBE (1 << 2) /* tx buffer empty */
47 #define DS1WM_INT_TSRE (1 << 3) /* tx shift register empty */
48 #define DS1WM_INT_RBF (1 << 4) /* rx buffer full */
49 #define DS1WM_INT_RSRF (1 << 5) /* rx shift register full */
51 #define DS1WM_INTEN_EPD (1 << 0) /* enable presence detect int */
52 #define DS1WM_INTEN_IAS (1 << 1) /* INTR active state */
53 #define DS1WM_INTEN_ETBE (1 << 2) /* enable tx buffer empty int */
54 #define DS1WM_INTEN_ETMT (1 << 3) /* enable tx shift register empty int */
55 #define DS1WM_INTEN_ERBF (1 << 4) /* enable rx buffer full int */
56 #define DS1WM_INTEN_ERSRF (1 << 5) /* enable rx shift register full int */
57 #define DS1WM_INTEN_DQO (1 << 6) /* enable direct bus driving ops */
60 #define DS1WM_TIMEOUT (HZ * 5)
64 unsigned long divisor
;
91 int bus_shift
; /* # of shifts to calc register offsets */
92 struct platform_device
*pdev
;
93 struct mfd_cell
*cell
;
100 u8 read_byte
; /* last byte received */
103 static inline void ds1wm_write_register(struct ds1wm_data
*ds1wm_data
, u32 reg
,
106 __raw_writeb(val
, ds1wm_data
->map
+ (reg
<< ds1wm_data
->bus_shift
));
109 static inline u8
ds1wm_read_register(struct ds1wm_data
*ds1wm_data
, u32 reg
)
111 return __raw_readb(ds1wm_data
->map
+ (reg
<< ds1wm_data
->bus_shift
));
115 static irqreturn_t
ds1wm_isr(int isr
, void *data
)
117 struct ds1wm_data
*ds1wm_data
= data
;
118 u8 intr
= ds1wm_read_register(ds1wm_data
, DS1WM_INT
);
120 ds1wm_data
->slave_present
= (intr
& DS1WM_INT_PDR
) ? 0 : 1;
122 if ((intr
& DS1WM_INT_PD
) && ds1wm_data
->reset_complete
)
123 complete(ds1wm_data
->reset_complete
);
125 if ((intr
& DS1WM_INT_TSRE
) && ds1wm_data
->write_complete
)
126 complete(ds1wm_data
->write_complete
);
128 if (intr
& DS1WM_INT_RBF
) {
129 ds1wm_data
->read_byte
= ds1wm_read_register(ds1wm_data
,
131 if (ds1wm_data
->read_complete
)
132 complete(ds1wm_data
->read_complete
);
138 static int ds1wm_reset(struct ds1wm_data
*ds1wm_data
)
140 unsigned long timeleft
;
141 DECLARE_COMPLETION_ONSTACK(reset_done
);
143 ds1wm_data
->reset_complete
= &reset_done
;
145 ds1wm_write_register(ds1wm_data
, DS1WM_INT_EN
, DS1WM_INTEN_EPD
|
146 (ds1wm_data
->active_high
? DS1WM_INTEN_IAS
: 0));
148 ds1wm_write_register(ds1wm_data
, DS1WM_CMD
, DS1WM_CMD_1W_RESET
);
150 timeleft
= wait_for_completion_timeout(&reset_done
, DS1WM_TIMEOUT
);
151 ds1wm_data
->reset_complete
= NULL
;
153 dev_err(&ds1wm_data
->pdev
->dev
, "reset failed\n");
157 /* Wait for the end of the reset. According to the specs, the time
158 * from when the interrupt is asserted to the end of the reset is:
159 * tRSTH - tPDH - tPDL - tPDI
160 * 625 us - 60 us - 240 us - 100 ns = 324.9 us
162 * We'll wait a bit longer just to be sure.
163 * Was udelay(500), but if it is going to busywait the cpu that long,
164 * might as well come back later.
168 ds1wm_write_register(ds1wm_data
, DS1WM_INT_EN
,
169 DS1WM_INTEN_ERBF
| DS1WM_INTEN_ETMT
| DS1WM_INTEN_EPD
|
170 (ds1wm_data
->active_high
? DS1WM_INTEN_IAS
: 0));
172 if (!ds1wm_data
->slave_present
) {
173 dev_dbg(&ds1wm_data
->pdev
->dev
, "reset: no devices found\n");
180 static int ds1wm_write(struct ds1wm_data
*ds1wm_data
, u8 data
)
182 DECLARE_COMPLETION_ONSTACK(write_done
);
183 ds1wm_data
->write_complete
= &write_done
;
185 ds1wm_write_register(ds1wm_data
, DS1WM_DATA
, data
);
187 wait_for_completion_timeout(&write_done
, DS1WM_TIMEOUT
);
188 ds1wm_data
->write_complete
= NULL
;
193 static int ds1wm_read(struct ds1wm_data
*ds1wm_data
, unsigned char write_data
)
195 DECLARE_COMPLETION_ONSTACK(read_done
);
196 ds1wm_data
->read_complete
= &read_done
;
198 ds1wm_write(ds1wm_data
, write_data
);
199 wait_for_completion_timeout(&read_done
, DS1WM_TIMEOUT
);
200 ds1wm_data
->read_complete
= NULL
;
202 return ds1wm_data
->read_byte
;
205 static int ds1wm_find_divisor(int gclk
)
209 for (i
= 0; i
< ARRAY_SIZE(freq
); i
++)
210 if (gclk
<= freq
[i
].freq
)
211 return freq
[i
].divisor
;
216 static void ds1wm_up(struct ds1wm_data
*ds1wm_data
)
219 struct ds1wm_driver_data
*plat
= ds1wm_data
->cell
->driver_data
;
221 if (ds1wm_data
->cell
->enable
)
222 ds1wm_data
->cell
->enable(ds1wm_data
->pdev
);
224 divisor
= ds1wm_find_divisor(plat
->clock_rate
);
226 dev_err(&ds1wm_data
->pdev
->dev
,
227 "no suitable divisor for %dHz clock\n",
231 ds1wm_write_register(ds1wm_data
, DS1WM_CLKDIV
, divisor
);
233 /* Let the w1 clock stabilize. */
236 ds1wm_reset(ds1wm_data
);
239 static void ds1wm_down(struct ds1wm_data
*ds1wm_data
)
241 ds1wm_reset(ds1wm_data
);
243 /* Disable interrupts. */
244 ds1wm_write_register(ds1wm_data
, DS1WM_INT_EN
,
245 ds1wm_data
->active_high
? DS1WM_INTEN_IAS
: 0);
247 if (ds1wm_data
->cell
->disable
)
248 ds1wm_data
->cell
->disable(ds1wm_data
->pdev
);
251 /* --------------------------------------------------------------------- */
254 static u8
ds1wm_read_byte(void *data
)
256 struct ds1wm_data
*ds1wm_data
= data
;
258 return ds1wm_read(ds1wm_data
, 0xff);
261 static void ds1wm_write_byte(void *data
, u8 byte
)
263 struct ds1wm_data
*ds1wm_data
= data
;
265 ds1wm_write(ds1wm_data
, byte
);
268 static u8
ds1wm_reset_bus(void *data
)
270 struct ds1wm_data
*ds1wm_data
= data
;
272 ds1wm_reset(ds1wm_data
);
277 static void ds1wm_search(void *data
, struct w1_master
*master_dev
,
278 u8 search_type
, w1_slave_found_callback slave_found
)
280 struct ds1wm_data
*ds1wm_data
= data
;
282 unsigned long long rom_id
;
284 /* XXX We need to iterate for multiple devices per the DS1WM docs.
285 * See http://www.maxim-ic.com/appnotes.cfm/appnote_number/120. */
286 if (ds1wm_reset(ds1wm_data
))
289 ds1wm_write(ds1wm_data
, search_type
);
290 ds1wm_write_register(ds1wm_data
, DS1WM_CMD
, DS1WM_CMD_SRA
);
292 for (rom_id
= 0, i
= 0; i
< 16; i
++) {
294 unsigned char resp
, r
, d
;
296 resp
= ds1wm_read(ds1wm_data
, 0x00);
298 r
= ((resp
& 0x02) >> 1) |
299 ((resp
& 0x08) >> 2) |
300 ((resp
& 0x20) >> 3) |
301 ((resp
& 0x80) >> 4);
303 d
= ((resp
& 0x01) >> 0) |
304 ((resp
& 0x04) >> 1) |
305 ((resp
& 0x10) >> 2) |
306 ((resp
& 0x40) >> 3);
308 rom_id
|= (unsigned long long) r
<< (i
* 4);
311 dev_dbg(&ds1wm_data
->pdev
->dev
, "found 0x%08llX\n", rom_id
);
313 ds1wm_write_register(ds1wm_data
, DS1WM_CMD
, ~DS1WM_CMD_SRA
);
314 ds1wm_reset(ds1wm_data
);
316 slave_found(master_dev
, rom_id
);
319 /* --------------------------------------------------------------------- */
321 static struct w1_bus_master ds1wm_master
= {
322 .read_byte
= ds1wm_read_byte
,
323 .write_byte
= ds1wm_write_byte
,
324 .reset_bus
= ds1wm_reset_bus
,
325 .search
= ds1wm_search
,
328 static int ds1wm_probe(struct platform_device
*pdev
)
330 struct ds1wm_data
*ds1wm_data
;
331 struct ds1wm_driver_data
*plat
;
332 struct resource
*res
;
333 struct mfd_cell
*cell
;
339 cell
= pdev
->dev
.platform_data
;
343 ds1wm_data
= kzalloc(sizeof(*ds1wm_data
), GFP_KERNEL
);
347 platform_set_drvdata(pdev
, ds1wm_data
);
349 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
354 ds1wm_data
->map
= ioremap(res
->start
, resource_size(res
));
355 if (!ds1wm_data
->map
) {
359 plat
= cell
->driver_data
;
361 /* calculate bus shift from mem resource */
362 ds1wm_data
->bus_shift
= resource_size(res
) >> 3;
364 ds1wm_data
->pdev
= pdev
;
365 ds1wm_data
->cell
= cell
;
367 res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
372 ds1wm_data
->irq
= res
->start
;
373 ds1wm_data
->active_high
= plat
->active_high
;
375 if (res
->flags
& IORESOURCE_IRQ_HIGHEDGE
)
376 set_irq_type(ds1wm_data
->irq
, IRQ_TYPE_EDGE_RISING
);
377 if (res
->flags
& IORESOURCE_IRQ_LOWEDGE
)
378 set_irq_type(ds1wm_data
->irq
, IRQ_TYPE_EDGE_FALLING
);
380 ret
= request_irq(ds1wm_data
->irq
, ds1wm_isr
, IRQF_DISABLED
,
381 "ds1wm", ds1wm_data
);
385 ds1wm_up(ds1wm_data
);
387 ds1wm_master
.data
= (void *)ds1wm_data
;
389 ret
= w1_add_master_device(&ds1wm_master
);
396 ds1wm_down(ds1wm_data
);
397 free_irq(ds1wm_data
->irq
, ds1wm_data
);
399 iounmap(ds1wm_data
->map
);
407 static int ds1wm_suspend(struct platform_device
*pdev
, pm_message_t state
)
409 struct ds1wm_data
*ds1wm_data
= platform_get_drvdata(pdev
);
411 ds1wm_down(ds1wm_data
);
416 static int ds1wm_resume(struct platform_device
*pdev
)
418 struct ds1wm_data
*ds1wm_data
= platform_get_drvdata(pdev
);
420 ds1wm_up(ds1wm_data
);
425 #define ds1wm_suspend NULL
426 #define ds1wm_resume NULL
429 static int ds1wm_remove(struct platform_device
*pdev
)
431 struct ds1wm_data
*ds1wm_data
= platform_get_drvdata(pdev
);
433 w1_remove_master_device(&ds1wm_master
);
434 ds1wm_down(ds1wm_data
);
435 free_irq(ds1wm_data
->irq
, ds1wm_data
);
436 iounmap(ds1wm_data
->map
);
442 static struct platform_driver ds1wm_driver
= {
446 .probe
= ds1wm_probe
,
447 .remove
= ds1wm_remove
,
448 .suspend
= ds1wm_suspend
,
449 .resume
= ds1wm_resume
452 static int __init
ds1wm_init(void)
454 printk("DS1WM w1 busmaster driver - (c) 2004 Szabolcs Gyurko\n");
455 return platform_driver_register(&ds1wm_driver
);
458 static void __exit
ds1wm_exit(void)
460 platform_driver_unregister(&ds1wm_driver
);
463 module_init(ds1wm_init
);
464 module_exit(ds1wm_exit
);
466 MODULE_LICENSE("GPL");
467 MODULE_AUTHOR("Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>, "
468 "Matt Reimer <mreimer@vpop.net>");
469 MODULE_DESCRIPTION("DS1WM w1 busmaster driver");