Merge remote-tracking branch 'moduleh/module.h-split'
[linux-2.6/next.git] / drivers / tty / synclink.c
blobe67fb20490d257ddf02a4df8811daf98d0760264
1 /*
2 * $Id: synclink.c,v 4.38 2005/11/07 16:30:34 paulkf Exp $
4 * Device driver for Microgate SyncLink ISA and PCI
5 * high speed multiprotocol serial adapters.
7 * written by Paul Fulghum for Microgate Corporation
8 * paulkf@microgate.com
10 * Microgate and SyncLink are trademarks of Microgate Corporation
12 * Derived from serial.c written by Theodore Ts'o and Linus Torvalds
14 * Original release 01/11/99
16 * This code is released under the GNU General Public License (GPL)
18 * This driver is primarily intended for use in synchronous
19 * HDLC mode. Asynchronous mode is also provided.
21 * When operating in synchronous mode, each call to mgsl_write()
22 * contains exactly one complete HDLC frame. Calling mgsl_put_char
23 * will start assembling an HDLC frame that will not be sent until
24 * mgsl_flush_chars or mgsl_write is called.
26 * Synchronous receive data is reported as complete frames. To accomplish
27 * this, the TTY flip buffer is bypassed (too small to hold largest
28 * frame and may fragment frames) and the line discipline
29 * receive entry point is called directly.
31 * This driver has been tested with a slightly modified ppp.c driver
32 * for synchronous PPP.
34 * 2000/02/16
35 * Added interface for syncppp.c driver (an alternate synchronous PPP
36 * implementation that also supports Cisco HDLC). Each device instance
37 * registers as a tty device AND a network device (if dosyncppp option
38 * is set for the device). The functionality is determined by which
39 * device interface is opened.
41 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
42 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
43 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
44 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
45 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
46 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
47 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
48 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
49 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
50 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
51 * OF THE POSSIBILITY OF SUCH DAMAGE.
54 #if defined(__i386__)
55 # define BREAKPOINT() asm(" int $3");
56 #else
57 # define BREAKPOINT() { }
58 #endif
60 #define MAX_ISA_DEVICES 10
61 #define MAX_PCI_DEVICES 10
62 #define MAX_TOTAL_DEVICES 20
64 #include <linux/module.h>
65 #include <linux/errno.h>
66 #include <linux/signal.h>
67 #include <linux/sched.h>
68 #include <linux/timer.h>
69 #include <linux/interrupt.h>
70 #include <linux/pci.h>
71 #include <linux/tty.h>
72 #include <linux/tty_flip.h>
73 #include <linux/serial.h>
74 #include <linux/major.h>
75 #include <linux/string.h>
76 #include <linux/fcntl.h>
77 #include <linux/ptrace.h>
78 #include <linux/ioport.h>
79 #include <linux/mm.h>
80 #include <linux/seq_file.h>
81 #include <linux/slab.h>
82 #include <linux/delay.h>
83 #include <linux/netdevice.h>
84 #include <linux/vmalloc.h>
85 #include <linux/init.h>
86 #include <linux/ioctl.h>
87 #include <linux/synclink.h>
89 #include <asm/system.h>
90 #include <asm/io.h>
91 #include <asm/irq.h>
92 #include <asm/dma.h>
93 #include <linux/bitops.h>
94 #include <asm/types.h>
95 #include <linux/termios.h>
96 #include <linux/workqueue.h>
97 #include <linux/hdlc.h>
98 #include <linux/dma-mapping.h>
100 #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_MODULE))
101 #define SYNCLINK_GENERIC_HDLC 1
102 #else
103 #define SYNCLINK_GENERIC_HDLC 0
104 #endif
106 #define GET_USER(error,value,addr) error = get_user(value,addr)
107 #define COPY_FROM_USER(error,dest,src,size) error = copy_from_user(dest,src,size) ? -EFAULT : 0
108 #define PUT_USER(error,value,addr) error = put_user(value,addr)
109 #define COPY_TO_USER(error,dest,src,size) error = copy_to_user(dest,src,size) ? -EFAULT : 0
111 #include <asm/uaccess.h>
113 #define RCLRVALUE 0xffff
115 static MGSL_PARAMS default_params = {
116 MGSL_MODE_HDLC, /* unsigned long mode */
117 0, /* unsigned char loopback; */
118 HDLC_FLAG_UNDERRUN_ABORT15, /* unsigned short flags; */
119 HDLC_ENCODING_NRZI_SPACE, /* unsigned char encoding; */
120 0, /* unsigned long clock_speed; */
121 0xff, /* unsigned char addr_filter; */
122 HDLC_CRC_16_CCITT, /* unsigned short crc_type; */
123 HDLC_PREAMBLE_LENGTH_8BITS, /* unsigned char preamble_length; */
124 HDLC_PREAMBLE_PATTERN_NONE, /* unsigned char preamble; */
125 9600, /* unsigned long data_rate; */
126 8, /* unsigned char data_bits; */
127 1, /* unsigned char stop_bits; */
128 ASYNC_PARITY_NONE /* unsigned char parity; */
131 #define SHARED_MEM_ADDRESS_SIZE 0x40000
132 #define BUFFERLISTSIZE 4096
133 #define DMABUFFERSIZE 4096
134 #define MAXRXFRAMES 7
136 typedef struct _DMABUFFERENTRY
138 u32 phys_addr; /* 32-bit flat physical address of data buffer */
139 volatile u16 count; /* buffer size/data count */
140 volatile u16 status; /* Control/status field */
141 volatile u16 rcc; /* character count field */
142 u16 reserved; /* padding required by 16C32 */
143 u32 link; /* 32-bit flat link to next buffer entry */
144 char *virt_addr; /* virtual address of data buffer */
145 u32 phys_entry; /* physical address of this buffer entry */
146 dma_addr_t dma_addr;
147 } DMABUFFERENTRY, *DMAPBUFFERENTRY;
149 /* The queue of BH actions to be performed */
151 #define BH_RECEIVE 1
152 #define BH_TRANSMIT 2
153 #define BH_STATUS 4
155 #define IO_PIN_SHUTDOWN_LIMIT 100
157 struct _input_signal_events {
158 int ri_up;
159 int ri_down;
160 int dsr_up;
161 int dsr_down;
162 int dcd_up;
163 int dcd_down;
164 int cts_up;
165 int cts_down;
168 /* transmit holding buffer definitions*/
169 #define MAX_TX_HOLDING_BUFFERS 5
170 struct tx_holding_buffer {
171 int buffer_size;
172 unsigned char * buffer;
177 * Device instance data structure
180 struct mgsl_struct {
181 int magic;
182 struct tty_port port;
183 int line;
184 int hw_version;
186 struct mgsl_icount icount;
188 int timeout;
189 int x_char; /* xon/xoff character */
190 u16 read_status_mask;
191 u16 ignore_status_mask;
192 unsigned char *xmit_buf;
193 int xmit_head;
194 int xmit_tail;
195 int xmit_cnt;
197 wait_queue_head_t status_event_wait_q;
198 wait_queue_head_t event_wait_q;
199 struct timer_list tx_timer; /* HDLC transmit timeout timer */
200 struct mgsl_struct *next_device; /* device list link */
202 spinlock_t irq_spinlock; /* spinlock for synchronizing with ISR */
203 struct work_struct task; /* task structure for scheduling bh */
205 u32 EventMask; /* event trigger mask */
206 u32 RecordedEvents; /* pending events */
208 u32 max_frame_size; /* as set by device config */
210 u32 pending_bh;
212 bool bh_running; /* Protection from multiple */
213 int isr_overflow;
214 bool bh_requested;
216 int dcd_chkcount; /* check counts to prevent */
217 int cts_chkcount; /* too many IRQs if a signal */
218 int dsr_chkcount; /* is floating */
219 int ri_chkcount;
221 char *buffer_list; /* virtual address of Rx & Tx buffer lists */
222 u32 buffer_list_phys;
223 dma_addr_t buffer_list_dma_addr;
225 unsigned int rx_buffer_count; /* count of total allocated Rx buffers */
226 DMABUFFERENTRY *rx_buffer_list; /* list of receive buffer entries */
227 unsigned int current_rx_buffer;
229 int num_tx_dma_buffers; /* number of tx dma frames required */
230 int tx_dma_buffers_used;
231 unsigned int tx_buffer_count; /* count of total allocated Tx buffers */
232 DMABUFFERENTRY *tx_buffer_list; /* list of transmit buffer entries */
233 int start_tx_dma_buffer; /* tx dma buffer to start tx dma operation */
234 int current_tx_buffer; /* next tx dma buffer to be loaded */
236 unsigned char *intermediate_rxbuffer;
238 int num_tx_holding_buffers; /* number of tx holding buffer allocated */
239 int get_tx_holding_index; /* next tx holding buffer for adapter to load */
240 int put_tx_holding_index; /* next tx holding buffer to store user request */
241 int tx_holding_count; /* number of tx holding buffers waiting */
242 struct tx_holding_buffer tx_holding_buffers[MAX_TX_HOLDING_BUFFERS];
244 bool rx_enabled;
245 bool rx_overflow;
246 bool rx_rcc_underrun;
248 bool tx_enabled;
249 bool tx_active;
250 u32 idle_mode;
252 u16 cmr_value;
253 u16 tcsr_value;
255 char device_name[25]; /* device instance name */
257 unsigned int bus_type; /* expansion bus type (ISA,EISA,PCI) */
258 unsigned char bus; /* expansion bus number (zero based) */
259 unsigned char function; /* PCI device number */
261 unsigned int io_base; /* base I/O address of adapter */
262 unsigned int io_addr_size; /* size of the I/O address range */
263 bool io_addr_requested; /* true if I/O address requested */
265 unsigned int irq_level; /* interrupt level */
266 unsigned long irq_flags;
267 bool irq_requested; /* true if IRQ requested */
269 unsigned int dma_level; /* DMA channel */
270 bool dma_requested; /* true if dma channel requested */
272 u16 mbre_bit;
273 u16 loopback_bits;
274 u16 usc_idle_mode;
276 MGSL_PARAMS params; /* communications parameters */
278 unsigned char serial_signals; /* current serial signal states */
280 bool irq_occurred; /* for diagnostics use */
281 unsigned int init_error; /* Initialization startup error (DIAGS) */
282 int fDiagnosticsmode; /* Driver in Diagnostic mode? (DIAGS) */
284 u32 last_mem_alloc;
285 unsigned char* memory_base; /* shared memory address (PCI only) */
286 u32 phys_memory_base;
287 bool shared_mem_requested;
289 unsigned char* lcr_base; /* local config registers (PCI only) */
290 u32 phys_lcr_base;
291 u32 lcr_offset;
292 bool lcr_mem_requested;
294 u32 misc_ctrl_value;
295 char flag_buf[MAX_ASYNC_BUFFER_SIZE];
296 char char_buf[MAX_ASYNC_BUFFER_SIZE];
297 bool drop_rts_on_tx_done;
299 bool loopmode_insert_requested;
300 bool loopmode_send_done_requested;
302 struct _input_signal_events input_signal_events;
304 /* generic HDLC device parts */
305 int netcount;
306 spinlock_t netlock;
308 #if SYNCLINK_GENERIC_HDLC
309 struct net_device *netdev;
310 #endif
313 #define MGSL_MAGIC 0x5401
316 * The size of the serial xmit buffer is 1 page, or 4096 bytes
318 #ifndef SERIAL_XMIT_SIZE
319 #define SERIAL_XMIT_SIZE 4096
320 #endif
323 * These macros define the offsets used in calculating the
324 * I/O address of the specified USC registers.
328 #define DCPIN 2 /* Bit 1 of I/O address */
329 #define SDPIN 4 /* Bit 2 of I/O address */
331 #define DCAR 0 /* DMA command/address register */
332 #define CCAR SDPIN /* channel command/address register */
333 #define DATAREG DCPIN + SDPIN /* serial data register */
334 #define MSBONLY 0x41
335 #define LSBONLY 0x40
338 * These macros define the register address (ordinal number)
339 * used for writing address/value pairs to the USC.
342 #define CMR 0x02 /* Channel mode Register */
343 #define CCSR 0x04 /* Channel Command/status Register */
344 #define CCR 0x06 /* Channel Control Register */
345 #define PSR 0x08 /* Port status Register */
346 #define PCR 0x0a /* Port Control Register */
347 #define TMDR 0x0c /* Test mode Data Register */
348 #define TMCR 0x0e /* Test mode Control Register */
349 #define CMCR 0x10 /* Clock mode Control Register */
350 #define HCR 0x12 /* Hardware Configuration Register */
351 #define IVR 0x14 /* Interrupt Vector Register */
352 #define IOCR 0x16 /* Input/Output Control Register */
353 #define ICR 0x18 /* Interrupt Control Register */
354 #define DCCR 0x1a /* Daisy Chain Control Register */
355 #define MISR 0x1c /* Misc Interrupt status Register */
356 #define SICR 0x1e /* status Interrupt Control Register */
357 #define RDR 0x20 /* Receive Data Register */
358 #define RMR 0x22 /* Receive mode Register */
359 #define RCSR 0x24 /* Receive Command/status Register */
360 #define RICR 0x26 /* Receive Interrupt Control Register */
361 #define RSR 0x28 /* Receive Sync Register */
362 #define RCLR 0x2a /* Receive count Limit Register */
363 #define RCCR 0x2c /* Receive Character count Register */
364 #define TC0R 0x2e /* Time Constant 0 Register */
365 #define TDR 0x30 /* Transmit Data Register */
366 #define TMR 0x32 /* Transmit mode Register */
367 #define TCSR 0x34 /* Transmit Command/status Register */
368 #define TICR 0x36 /* Transmit Interrupt Control Register */
369 #define TSR 0x38 /* Transmit Sync Register */
370 #define TCLR 0x3a /* Transmit count Limit Register */
371 #define TCCR 0x3c /* Transmit Character count Register */
372 #define TC1R 0x3e /* Time Constant 1 Register */
376 * MACRO DEFINITIONS FOR DMA REGISTERS
379 #define DCR 0x06 /* DMA Control Register (shared) */
380 #define DACR 0x08 /* DMA Array count Register (shared) */
381 #define BDCR 0x12 /* Burst/Dwell Control Register (shared) */
382 #define DIVR 0x14 /* DMA Interrupt Vector Register (shared) */
383 #define DICR 0x18 /* DMA Interrupt Control Register (shared) */
384 #define CDIR 0x1a /* Clear DMA Interrupt Register (shared) */
385 #define SDIR 0x1c /* Set DMA Interrupt Register (shared) */
387 #define TDMR 0x02 /* Transmit DMA mode Register */
388 #define TDIAR 0x1e /* Transmit DMA Interrupt Arm Register */
389 #define TBCR 0x2a /* Transmit Byte count Register */
390 #define TARL 0x2c /* Transmit Address Register (low) */
391 #define TARU 0x2e /* Transmit Address Register (high) */
392 #define NTBCR 0x3a /* Next Transmit Byte count Register */
393 #define NTARL 0x3c /* Next Transmit Address Register (low) */
394 #define NTARU 0x3e /* Next Transmit Address Register (high) */
396 #define RDMR 0x82 /* Receive DMA mode Register (non-shared) */
397 #define RDIAR 0x9e /* Receive DMA Interrupt Arm Register */
398 #define RBCR 0xaa /* Receive Byte count Register */
399 #define RARL 0xac /* Receive Address Register (low) */
400 #define RARU 0xae /* Receive Address Register (high) */
401 #define NRBCR 0xba /* Next Receive Byte count Register */
402 #define NRARL 0xbc /* Next Receive Address Register (low) */
403 #define NRARU 0xbe /* Next Receive Address Register (high) */
407 * MACRO DEFINITIONS FOR MODEM STATUS BITS
410 #define MODEMSTATUS_DTR 0x80
411 #define MODEMSTATUS_DSR 0x40
412 #define MODEMSTATUS_RTS 0x20
413 #define MODEMSTATUS_CTS 0x10
414 #define MODEMSTATUS_RI 0x04
415 #define MODEMSTATUS_DCD 0x01
419 * Channel Command/Address Register (CCAR) Command Codes
422 #define RTCmd_Null 0x0000
423 #define RTCmd_ResetHighestIus 0x1000
424 #define RTCmd_TriggerChannelLoadDma 0x2000
425 #define RTCmd_TriggerRxDma 0x2800
426 #define RTCmd_TriggerTxDma 0x3000
427 #define RTCmd_TriggerRxAndTxDma 0x3800
428 #define RTCmd_PurgeRxFifo 0x4800
429 #define RTCmd_PurgeTxFifo 0x5000
430 #define RTCmd_PurgeRxAndTxFifo 0x5800
431 #define RTCmd_LoadRcc 0x6800
432 #define RTCmd_LoadTcc 0x7000
433 #define RTCmd_LoadRccAndTcc 0x7800
434 #define RTCmd_LoadTC0 0x8800
435 #define RTCmd_LoadTC1 0x9000
436 #define RTCmd_LoadTC0AndTC1 0x9800
437 #define RTCmd_SerialDataLSBFirst 0xa000
438 #define RTCmd_SerialDataMSBFirst 0xa800
439 #define RTCmd_SelectBigEndian 0xb000
440 #define RTCmd_SelectLittleEndian 0xb800
444 * DMA Command/Address Register (DCAR) Command Codes
447 #define DmaCmd_Null 0x0000
448 #define DmaCmd_ResetTxChannel 0x1000
449 #define DmaCmd_ResetRxChannel 0x1200
450 #define DmaCmd_StartTxChannel 0x2000
451 #define DmaCmd_StartRxChannel 0x2200
452 #define DmaCmd_ContinueTxChannel 0x3000
453 #define DmaCmd_ContinueRxChannel 0x3200
454 #define DmaCmd_PauseTxChannel 0x4000
455 #define DmaCmd_PauseRxChannel 0x4200
456 #define DmaCmd_AbortTxChannel 0x5000
457 #define DmaCmd_AbortRxChannel 0x5200
458 #define DmaCmd_InitTxChannel 0x7000
459 #define DmaCmd_InitRxChannel 0x7200
460 #define DmaCmd_ResetHighestDmaIus 0x8000
461 #define DmaCmd_ResetAllChannels 0x9000
462 #define DmaCmd_StartAllChannels 0xa000
463 #define DmaCmd_ContinueAllChannels 0xb000
464 #define DmaCmd_PauseAllChannels 0xc000
465 #define DmaCmd_AbortAllChannels 0xd000
466 #define DmaCmd_InitAllChannels 0xf000
468 #define TCmd_Null 0x0000
469 #define TCmd_ClearTxCRC 0x2000
470 #define TCmd_SelectTicrTtsaData 0x4000
471 #define TCmd_SelectTicrTxFifostatus 0x5000
472 #define TCmd_SelectTicrIntLevel 0x6000
473 #define TCmd_SelectTicrdma_level 0x7000
474 #define TCmd_SendFrame 0x8000
475 #define TCmd_SendAbort 0x9000
476 #define TCmd_EnableDleInsertion 0xc000
477 #define TCmd_DisableDleInsertion 0xd000
478 #define TCmd_ClearEofEom 0xe000
479 #define TCmd_SetEofEom 0xf000
481 #define RCmd_Null 0x0000
482 #define RCmd_ClearRxCRC 0x2000
483 #define RCmd_EnterHuntmode 0x3000
484 #define RCmd_SelectRicrRtsaData 0x4000
485 #define RCmd_SelectRicrRxFifostatus 0x5000
486 #define RCmd_SelectRicrIntLevel 0x6000
487 #define RCmd_SelectRicrdma_level 0x7000
490 * Bits for enabling and disabling IRQs in Interrupt Control Register (ICR)
493 #define RECEIVE_STATUS BIT5
494 #define RECEIVE_DATA BIT4
495 #define TRANSMIT_STATUS BIT3
496 #define TRANSMIT_DATA BIT2
497 #define IO_PIN BIT1
498 #define MISC BIT0
502 * Receive status Bits in Receive Command/status Register RCSR
505 #define RXSTATUS_SHORT_FRAME BIT8
506 #define RXSTATUS_CODE_VIOLATION BIT8
507 #define RXSTATUS_EXITED_HUNT BIT7
508 #define RXSTATUS_IDLE_RECEIVED BIT6
509 #define RXSTATUS_BREAK_RECEIVED BIT5
510 #define RXSTATUS_ABORT_RECEIVED BIT5
511 #define RXSTATUS_RXBOUND BIT4
512 #define RXSTATUS_CRC_ERROR BIT3
513 #define RXSTATUS_FRAMING_ERROR BIT3
514 #define RXSTATUS_ABORT BIT2
515 #define RXSTATUS_PARITY_ERROR BIT2
516 #define RXSTATUS_OVERRUN BIT1
517 #define RXSTATUS_DATA_AVAILABLE BIT0
518 #define RXSTATUS_ALL 0x01f6
519 #define usc_UnlatchRxstatusBits(a,b) usc_OutReg( (a), RCSR, (u16)((b) & RXSTATUS_ALL) )
522 * Values for setting transmit idle mode in
523 * Transmit Control/status Register (TCSR)
525 #define IDLEMODE_FLAGS 0x0000
526 #define IDLEMODE_ALT_ONE_ZERO 0x0100
527 #define IDLEMODE_ZERO 0x0200
528 #define IDLEMODE_ONE 0x0300
529 #define IDLEMODE_ALT_MARK_SPACE 0x0500
530 #define IDLEMODE_SPACE 0x0600
531 #define IDLEMODE_MARK 0x0700
532 #define IDLEMODE_MASK 0x0700
535 * IUSC revision identifiers
537 #define IUSC_SL1660 0x4d44
538 #define IUSC_PRE_SL1660 0x4553
541 * Transmit status Bits in Transmit Command/status Register (TCSR)
544 #define TCSR_PRESERVE 0x0F00
546 #define TCSR_UNDERWAIT BIT11
547 #define TXSTATUS_PREAMBLE_SENT BIT7
548 #define TXSTATUS_IDLE_SENT BIT6
549 #define TXSTATUS_ABORT_SENT BIT5
550 #define TXSTATUS_EOF_SENT BIT4
551 #define TXSTATUS_EOM_SENT BIT4
552 #define TXSTATUS_CRC_SENT BIT3
553 #define TXSTATUS_ALL_SENT BIT2
554 #define TXSTATUS_UNDERRUN BIT1
555 #define TXSTATUS_FIFO_EMPTY BIT0
556 #define TXSTATUS_ALL 0x00fa
557 #define usc_UnlatchTxstatusBits(a,b) usc_OutReg( (a), TCSR, (u16)((a)->tcsr_value + ((b) & 0x00FF)) )
560 #define MISCSTATUS_RXC_LATCHED BIT15
561 #define MISCSTATUS_RXC BIT14
562 #define MISCSTATUS_TXC_LATCHED BIT13
563 #define MISCSTATUS_TXC BIT12
564 #define MISCSTATUS_RI_LATCHED BIT11
565 #define MISCSTATUS_RI BIT10
566 #define MISCSTATUS_DSR_LATCHED BIT9
567 #define MISCSTATUS_DSR BIT8
568 #define MISCSTATUS_DCD_LATCHED BIT7
569 #define MISCSTATUS_DCD BIT6
570 #define MISCSTATUS_CTS_LATCHED BIT5
571 #define MISCSTATUS_CTS BIT4
572 #define MISCSTATUS_RCC_UNDERRUN BIT3
573 #define MISCSTATUS_DPLL_NO_SYNC BIT2
574 #define MISCSTATUS_BRG1_ZERO BIT1
575 #define MISCSTATUS_BRG0_ZERO BIT0
577 #define usc_UnlatchIostatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0xaaa0))
578 #define usc_UnlatchMiscstatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0x000f))
580 #define SICR_RXC_ACTIVE BIT15
581 #define SICR_RXC_INACTIVE BIT14
582 #define SICR_RXC (BIT15+BIT14)
583 #define SICR_TXC_ACTIVE BIT13
584 #define SICR_TXC_INACTIVE BIT12
585 #define SICR_TXC (BIT13+BIT12)
586 #define SICR_RI_ACTIVE BIT11
587 #define SICR_RI_INACTIVE BIT10
588 #define SICR_RI (BIT11+BIT10)
589 #define SICR_DSR_ACTIVE BIT9
590 #define SICR_DSR_INACTIVE BIT8
591 #define SICR_DSR (BIT9+BIT8)
592 #define SICR_DCD_ACTIVE BIT7
593 #define SICR_DCD_INACTIVE BIT6
594 #define SICR_DCD (BIT7+BIT6)
595 #define SICR_CTS_ACTIVE BIT5
596 #define SICR_CTS_INACTIVE BIT4
597 #define SICR_CTS (BIT5+BIT4)
598 #define SICR_RCC_UNDERFLOW BIT3
599 #define SICR_DPLL_NO_SYNC BIT2
600 #define SICR_BRG1_ZERO BIT1
601 #define SICR_BRG0_ZERO BIT0
603 void usc_DisableMasterIrqBit( struct mgsl_struct *info );
604 void usc_EnableMasterIrqBit( struct mgsl_struct *info );
605 void usc_EnableInterrupts( struct mgsl_struct *info, u16 IrqMask );
606 void usc_DisableInterrupts( struct mgsl_struct *info, u16 IrqMask );
607 void usc_ClearIrqPendingBits( struct mgsl_struct *info, u16 IrqMask );
609 #define usc_EnableInterrupts( a, b ) \
610 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0xc0 + (b)) )
612 #define usc_DisableInterrupts( a, b ) \
613 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0x80 + (b)) )
615 #define usc_EnableMasterIrqBit(a) \
616 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0x0f00) + 0xb000) )
618 #define usc_DisableMasterIrqBit(a) \
619 usc_OutReg( (a), ICR, (u16)(usc_InReg((a),ICR) & 0x7f00) )
621 #define usc_ClearIrqPendingBits( a, b ) usc_OutReg( (a), DCCR, 0x40 + (b) )
624 * Transmit status Bits in Transmit Control status Register (TCSR)
625 * and Transmit Interrupt Control Register (TICR) (except BIT2, BIT0)
628 #define TXSTATUS_PREAMBLE_SENT BIT7
629 #define TXSTATUS_IDLE_SENT BIT6
630 #define TXSTATUS_ABORT_SENT BIT5
631 #define TXSTATUS_EOF BIT4
632 #define TXSTATUS_CRC_SENT BIT3
633 #define TXSTATUS_ALL_SENT BIT2
634 #define TXSTATUS_UNDERRUN BIT1
635 #define TXSTATUS_FIFO_EMPTY BIT0
637 #define DICR_MASTER BIT15
638 #define DICR_TRANSMIT BIT0
639 #define DICR_RECEIVE BIT1
641 #define usc_EnableDmaInterrupts(a,b) \
642 usc_OutDmaReg( (a), DICR, (u16)(usc_InDmaReg((a),DICR) | (b)) )
644 #define usc_DisableDmaInterrupts(a,b) \
645 usc_OutDmaReg( (a), DICR, (u16)(usc_InDmaReg((a),DICR) & ~(b)) )
647 #define usc_EnableStatusIrqs(a,b) \
648 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) | (b)) )
650 #define usc_DisablestatusIrqs(a,b) \
651 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) & ~(b)) )
653 /* Transmit status Bits in Transmit Control status Register (TCSR) */
654 /* and Transmit Interrupt Control Register (TICR) (except BIT2, BIT0) */
657 #define DISABLE_UNCONDITIONAL 0
658 #define DISABLE_END_OF_FRAME 1
659 #define ENABLE_UNCONDITIONAL 2
660 #define ENABLE_AUTO_CTS 3
661 #define ENABLE_AUTO_DCD 3
662 #define usc_EnableTransmitter(a,b) \
663 usc_OutReg( (a), TMR, (u16)((usc_InReg((a),TMR) & 0xfffc) | (b)) )
664 #define usc_EnableReceiver(a,b) \
665 usc_OutReg( (a), RMR, (u16)((usc_InReg((a),RMR) & 0xfffc) | (b)) )
667 static u16 usc_InDmaReg( struct mgsl_struct *info, u16 Port );
668 static void usc_OutDmaReg( struct mgsl_struct *info, u16 Port, u16 Value );
669 static void usc_DmaCmd( struct mgsl_struct *info, u16 Cmd );
671 static u16 usc_InReg( struct mgsl_struct *info, u16 Port );
672 static void usc_OutReg( struct mgsl_struct *info, u16 Port, u16 Value );
673 static void usc_RTCmd( struct mgsl_struct *info, u16 Cmd );
674 void usc_RCmd( struct mgsl_struct *info, u16 Cmd );
675 void usc_TCmd( struct mgsl_struct *info, u16 Cmd );
677 #define usc_TCmd(a,b) usc_OutReg((a), TCSR, (u16)((a)->tcsr_value + (b)))
678 #define usc_RCmd(a,b) usc_OutReg((a), RCSR, (b))
680 #define usc_SetTransmitSyncChars(a,s0,s1) usc_OutReg((a), TSR, (u16)(((u16)s0<<8)|(u16)s1))
682 static void usc_process_rxoverrun_sync( struct mgsl_struct *info );
683 static void usc_start_receiver( struct mgsl_struct *info );
684 static void usc_stop_receiver( struct mgsl_struct *info );
686 static void usc_start_transmitter( struct mgsl_struct *info );
687 static void usc_stop_transmitter( struct mgsl_struct *info );
688 static void usc_set_txidle( struct mgsl_struct *info );
689 static void usc_load_txfifo( struct mgsl_struct *info );
691 static void usc_enable_aux_clock( struct mgsl_struct *info, u32 DataRate );
692 static void usc_enable_loopback( struct mgsl_struct *info, int enable );
694 static void usc_get_serial_signals( struct mgsl_struct *info );
695 static void usc_set_serial_signals( struct mgsl_struct *info );
697 static void usc_reset( struct mgsl_struct *info );
699 static void usc_set_sync_mode( struct mgsl_struct *info );
700 static void usc_set_sdlc_mode( struct mgsl_struct *info );
701 static void usc_set_async_mode( struct mgsl_struct *info );
702 static void usc_enable_async_clock( struct mgsl_struct *info, u32 DataRate );
704 static void usc_loopback_frame( struct mgsl_struct *info );
706 static void mgsl_tx_timeout(unsigned long context);
709 static void usc_loopmode_cancel_transmit( struct mgsl_struct * info );
710 static void usc_loopmode_insert_request( struct mgsl_struct * info );
711 static int usc_loopmode_active( struct mgsl_struct * info);
712 static void usc_loopmode_send_done( struct mgsl_struct * info );
714 static int mgsl_ioctl_common(struct mgsl_struct *info, unsigned int cmd, unsigned long arg);
716 #if SYNCLINK_GENERIC_HDLC
717 #define dev_to_port(D) (dev_to_hdlc(D)->priv)
718 static void hdlcdev_tx_done(struct mgsl_struct *info);
719 static void hdlcdev_rx(struct mgsl_struct *info, char *buf, int size);
720 static int hdlcdev_init(struct mgsl_struct *info);
721 static void hdlcdev_exit(struct mgsl_struct *info);
722 #endif
725 * Defines a BUS descriptor value for the PCI adapter
726 * local bus address ranges.
729 #define BUS_DESCRIPTOR( WrHold, WrDly, RdDly, Nwdd, Nwad, Nxda, Nrdd, Nrad ) \
730 (0x00400020 + \
731 ((WrHold) << 30) + \
732 ((WrDly) << 28) + \
733 ((RdDly) << 26) + \
734 ((Nwdd) << 20) + \
735 ((Nwad) << 15) + \
736 ((Nxda) << 13) + \
737 ((Nrdd) << 11) + \
738 ((Nrad) << 6) )
740 static void mgsl_trace_block(struct mgsl_struct *info,const char* data, int count, int xmit);
743 * Adapter diagnostic routines
745 static bool mgsl_register_test( struct mgsl_struct *info );
746 static bool mgsl_irq_test( struct mgsl_struct *info );
747 static bool mgsl_dma_test( struct mgsl_struct *info );
748 static bool mgsl_memory_test( struct mgsl_struct *info );
749 static int mgsl_adapter_test( struct mgsl_struct *info );
752 * device and resource management routines
754 static int mgsl_claim_resources(struct mgsl_struct *info);
755 static void mgsl_release_resources(struct mgsl_struct *info);
756 static void mgsl_add_device(struct mgsl_struct *info);
757 static struct mgsl_struct* mgsl_allocate_device(void);
760 * DMA buffer manupulation functions.
762 static void mgsl_free_rx_frame_buffers( struct mgsl_struct *info, unsigned int StartIndex, unsigned int EndIndex );
763 static bool mgsl_get_rx_frame( struct mgsl_struct *info );
764 static bool mgsl_get_raw_rx_frame( struct mgsl_struct *info );
765 static void mgsl_reset_rx_dma_buffers( struct mgsl_struct *info );
766 static void mgsl_reset_tx_dma_buffers( struct mgsl_struct *info );
767 static int num_free_tx_dma_buffers(struct mgsl_struct *info);
768 static void mgsl_load_tx_dma_buffer( struct mgsl_struct *info, const char *Buffer, unsigned int BufferSize);
769 static void mgsl_load_pci_memory(char* TargetPtr, const char* SourcePtr, unsigned short count);
772 * DMA and Shared Memory buffer allocation and formatting
774 static int mgsl_allocate_dma_buffers(struct mgsl_struct *info);
775 static void mgsl_free_dma_buffers(struct mgsl_struct *info);
776 static int mgsl_alloc_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList,int Buffercount);
777 static void mgsl_free_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList,int Buffercount);
778 static int mgsl_alloc_buffer_list_memory(struct mgsl_struct *info);
779 static void mgsl_free_buffer_list_memory(struct mgsl_struct *info);
780 static int mgsl_alloc_intermediate_rxbuffer_memory(struct mgsl_struct *info);
781 static void mgsl_free_intermediate_rxbuffer_memory(struct mgsl_struct *info);
782 static int mgsl_alloc_intermediate_txbuffer_memory(struct mgsl_struct *info);
783 static void mgsl_free_intermediate_txbuffer_memory(struct mgsl_struct *info);
784 static bool load_next_tx_holding_buffer(struct mgsl_struct *info);
785 static int save_tx_buffer_request(struct mgsl_struct *info,const char *Buffer, unsigned int BufferSize);
788 * Bottom half interrupt handlers
790 static void mgsl_bh_handler(struct work_struct *work);
791 static void mgsl_bh_receive(struct mgsl_struct *info);
792 static void mgsl_bh_transmit(struct mgsl_struct *info);
793 static void mgsl_bh_status(struct mgsl_struct *info);
796 * Interrupt handler routines and dispatch table.
798 static void mgsl_isr_null( struct mgsl_struct *info );
799 static void mgsl_isr_transmit_data( struct mgsl_struct *info );
800 static void mgsl_isr_receive_data( struct mgsl_struct *info );
801 static void mgsl_isr_receive_status( struct mgsl_struct *info );
802 static void mgsl_isr_transmit_status( struct mgsl_struct *info );
803 static void mgsl_isr_io_pin( struct mgsl_struct *info );
804 static void mgsl_isr_misc( struct mgsl_struct *info );
805 static void mgsl_isr_receive_dma( struct mgsl_struct *info );
806 static void mgsl_isr_transmit_dma( struct mgsl_struct *info );
808 typedef void (*isr_dispatch_func)(struct mgsl_struct *);
810 static isr_dispatch_func UscIsrTable[7] =
812 mgsl_isr_null,
813 mgsl_isr_misc,
814 mgsl_isr_io_pin,
815 mgsl_isr_transmit_data,
816 mgsl_isr_transmit_status,
817 mgsl_isr_receive_data,
818 mgsl_isr_receive_status
822 * ioctl call handlers
824 static int tiocmget(struct tty_struct *tty);
825 static int tiocmset(struct tty_struct *tty,
826 unsigned int set, unsigned int clear);
827 static int mgsl_get_stats(struct mgsl_struct * info, struct mgsl_icount
828 __user *user_icount);
829 static int mgsl_get_params(struct mgsl_struct * info, MGSL_PARAMS __user *user_params);
830 static int mgsl_set_params(struct mgsl_struct * info, MGSL_PARAMS __user *new_params);
831 static int mgsl_get_txidle(struct mgsl_struct * info, int __user *idle_mode);
832 static int mgsl_set_txidle(struct mgsl_struct * info, int idle_mode);
833 static int mgsl_txenable(struct mgsl_struct * info, int enable);
834 static int mgsl_txabort(struct mgsl_struct * info);
835 static int mgsl_rxenable(struct mgsl_struct * info, int enable);
836 static int mgsl_wait_event(struct mgsl_struct * info, int __user *mask);
837 static int mgsl_loopmode_send_done( struct mgsl_struct * info );
839 /* set non-zero on successful registration with PCI subsystem */
840 static bool pci_registered;
843 * Global linked list of SyncLink devices
845 static struct mgsl_struct *mgsl_device_list;
846 static int mgsl_device_count;
849 * Set this param to non-zero to load eax with the
850 * .text section address and breakpoint on module load.
851 * This is useful for use with gdb and add-symbol-file command.
853 static int break_on_load;
856 * Driver major number, defaults to zero to get auto
857 * assigned major number. May be forced as module parameter.
859 static int ttymajor;
862 * Array of user specified options for ISA adapters.
864 static int io[MAX_ISA_DEVICES];
865 static int irq[MAX_ISA_DEVICES];
866 static int dma[MAX_ISA_DEVICES];
867 static int debug_level;
868 static int maxframe[MAX_TOTAL_DEVICES];
869 static int txdmabufs[MAX_TOTAL_DEVICES];
870 static int txholdbufs[MAX_TOTAL_DEVICES];
872 module_param(break_on_load, bool, 0);
873 module_param(ttymajor, int, 0);
874 module_param_array(io, int, NULL, 0);
875 module_param_array(irq, int, NULL, 0);
876 module_param_array(dma, int, NULL, 0);
877 module_param(debug_level, int, 0);
878 module_param_array(maxframe, int, NULL, 0);
879 module_param_array(txdmabufs, int, NULL, 0);
880 module_param_array(txholdbufs, int, NULL, 0);
882 static char *driver_name = "SyncLink serial driver";
883 static char *driver_version = "$Revision: 4.38 $";
885 static int synclink_init_one (struct pci_dev *dev,
886 const struct pci_device_id *ent);
887 static void synclink_remove_one (struct pci_dev *dev);
889 static struct pci_device_id synclink_pci_tbl[] = {
890 { PCI_VENDOR_ID_MICROGATE, PCI_DEVICE_ID_MICROGATE_USC, PCI_ANY_ID, PCI_ANY_ID, },
891 { PCI_VENDOR_ID_MICROGATE, 0x0210, PCI_ANY_ID, PCI_ANY_ID, },
892 { 0, }, /* terminate list */
894 MODULE_DEVICE_TABLE(pci, synclink_pci_tbl);
896 MODULE_LICENSE("GPL");
898 static struct pci_driver synclink_pci_driver = {
899 .name = "synclink",
900 .id_table = synclink_pci_tbl,
901 .probe = synclink_init_one,
902 .remove = __devexit_p(synclink_remove_one),
905 static struct tty_driver *serial_driver;
907 /* number of characters left in xmit buffer before we ask for more */
908 #define WAKEUP_CHARS 256
911 static void mgsl_change_params(struct mgsl_struct *info);
912 static void mgsl_wait_until_sent(struct tty_struct *tty, int timeout);
915 * 1st function defined in .text section. Calling this function in
916 * init_module() followed by a breakpoint allows a remote debugger
917 * (gdb) to get the .text address for the add-symbol-file command.
918 * This allows remote debugging of dynamically loadable modules.
920 static void* mgsl_get_text_ptr(void)
922 return mgsl_get_text_ptr;
925 static inline int mgsl_paranoia_check(struct mgsl_struct *info,
926 char *name, const char *routine)
928 #ifdef MGSL_PARANOIA_CHECK
929 static const char *badmagic =
930 "Warning: bad magic number for mgsl struct (%s) in %s\n";
931 static const char *badinfo =
932 "Warning: null mgsl_struct for (%s) in %s\n";
934 if (!info) {
935 printk(badinfo, name, routine);
936 return 1;
938 if (info->magic != MGSL_MAGIC) {
939 printk(badmagic, name, routine);
940 return 1;
942 #else
943 if (!info)
944 return 1;
945 #endif
946 return 0;
950 * line discipline callback wrappers
952 * The wrappers maintain line discipline references
953 * while calling into the line discipline.
955 * ldisc_receive_buf - pass receive data to line discipline
958 static void ldisc_receive_buf(struct tty_struct *tty,
959 const __u8 *data, char *flags, int count)
961 struct tty_ldisc *ld;
962 if (!tty)
963 return;
964 ld = tty_ldisc_ref(tty);
965 if (ld) {
966 if (ld->ops->receive_buf)
967 ld->ops->receive_buf(tty, data, flags, count);
968 tty_ldisc_deref(ld);
972 /* mgsl_stop() throttle (stop) transmitter
974 * Arguments: tty pointer to tty info structure
975 * Return Value: None
977 static void mgsl_stop(struct tty_struct *tty)
979 struct mgsl_struct *info = tty->driver_data;
980 unsigned long flags;
982 if (mgsl_paranoia_check(info, tty->name, "mgsl_stop"))
983 return;
985 if ( debug_level >= DEBUG_LEVEL_INFO )
986 printk("mgsl_stop(%s)\n",info->device_name);
988 spin_lock_irqsave(&info->irq_spinlock,flags);
989 if (info->tx_enabled)
990 usc_stop_transmitter(info);
991 spin_unlock_irqrestore(&info->irq_spinlock,flags);
993 } /* end of mgsl_stop() */
995 /* mgsl_start() release (start) transmitter
997 * Arguments: tty pointer to tty info structure
998 * Return Value: None
1000 static void mgsl_start(struct tty_struct *tty)
1002 struct mgsl_struct *info = tty->driver_data;
1003 unsigned long flags;
1005 if (mgsl_paranoia_check(info, tty->name, "mgsl_start"))
1006 return;
1008 if ( debug_level >= DEBUG_LEVEL_INFO )
1009 printk("mgsl_start(%s)\n",info->device_name);
1011 spin_lock_irqsave(&info->irq_spinlock,flags);
1012 if (!info->tx_enabled)
1013 usc_start_transmitter(info);
1014 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1016 } /* end of mgsl_start() */
1019 * Bottom half work queue access functions
1022 /* mgsl_bh_action() Return next bottom half action to perform.
1023 * Return Value: BH action code or 0 if nothing to do.
1025 static int mgsl_bh_action(struct mgsl_struct *info)
1027 unsigned long flags;
1028 int rc = 0;
1030 spin_lock_irqsave(&info->irq_spinlock,flags);
1032 if (info->pending_bh & BH_RECEIVE) {
1033 info->pending_bh &= ~BH_RECEIVE;
1034 rc = BH_RECEIVE;
1035 } else if (info->pending_bh & BH_TRANSMIT) {
1036 info->pending_bh &= ~BH_TRANSMIT;
1037 rc = BH_TRANSMIT;
1038 } else if (info->pending_bh & BH_STATUS) {
1039 info->pending_bh &= ~BH_STATUS;
1040 rc = BH_STATUS;
1043 if (!rc) {
1044 /* Mark BH routine as complete */
1045 info->bh_running = false;
1046 info->bh_requested = false;
1049 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1051 return rc;
1055 * Perform bottom half processing of work items queued by ISR.
1057 static void mgsl_bh_handler(struct work_struct *work)
1059 struct mgsl_struct *info =
1060 container_of(work, struct mgsl_struct, task);
1061 int action;
1063 if (!info)
1064 return;
1066 if ( debug_level >= DEBUG_LEVEL_BH )
1067 printk( "%s(%d):mgsl_bh_handler(%s) entry\n",
1068 __FILE__,__LINE__,info->device_name);
1070 info->bh_running = true;
1072 while((action = mgsl_bh_action(info)) != 0) {
1074 /* Process work item */
1075 if ( debug_level >= DEBUG_LEVEL_BH )
1076 printk( "%s(%d):mgsl_bh_handler() work item action=%d\n",
1077 __FILE__,__LINE__,action);
1079 switch (action) {
1081 case BH_RECEIVE:
1082 mgsl_bh_receive(info);
1083 break;
1084 case BH_TRANSMIT:
1085 mgsl_bh_transmit(info);
1086 break;
1087 case BH_STATUS:
1088 mgsl_bh_status(info);
1089 break;
1090 default:
1091 /* unknown work item ID */
1092 printk("Unknown work item ID=%08X!\n", action);
1093 break;
1097 if ( debug_level >= DEBUG_LEVEL_BH )
1098 printk( "%s(%d):mgsl_bh_handler(%s) exit\n",
1099 __FILE__,__LINE__,info->device_name);
1102 static void mgsl_bh_receive(struct mgsl_struct *info)
1104 bool (*get_rx_frame)(struct mgsl_struct *info) =
1105 (info->params.mode == MGSL_MODE_HDLC ? mgsl_get_rx_frame : mgsl_get_raw_rx_frame);
1107 if ( debug_level >= DEBUG_LEVEL_BH )
1108 printk( "%s(%d):mgsl_bh_receive(%s)\n",
1109 __FILE__,__LINE__,info->device_name);
1113 if (info->rx_rcc_underrun) {
1114 unsigned long flags;
1115 spin_lock_irqsave(&info->irq_spinlock,flags);
1116 usc_start_receiver(info);
1117 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1118 return;
1120 } while(get_rx_frame(info));
1123 static void mgsl_bh_transmit(struct mgsl_struct *info)
1125 struct tty_struct *tty = info->port.tty;
1126 unsigned long flags;
1128 if ( debug_level >= DEBUG_LEVEL_BH )
1129 printk( "%s(%d):mgsl_bh_transmit() entry on %s\n",
1130 __FILE__,__LINE__,info->device_name);
1132 if (tty)
1133 tty_wakeup(tty);
1135 /* if transmitter idle and loopmode_send_done_requested
1136 * then start echoing RxD to TxD
1138 spin_lock_irqsave(&info->irq_spinlock,flags);
1139 if ( !info->tx_active && info->loopmode_send_done_requested )
1140 usc_loopmode_send_done( info );
1141 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1144 static void mgsl_bh_status(struct mgsl_struct *info)
1146 if ( debug_level >= DEBUG_LEVEL_BH )
1147 printk( "%s(%d):mgsl_bh_status() entry on %s\n",
1148 __FILE__,__LINE__,info->device_name);
1150 info->ri_chkcount = 0;
1151 info->dsr_chkcount = 0;
1152 info->dcd_chkcount = 0;
1153 info->cts_chkcount = 0;
1156 /* mgsl_isr_receive_status()
1158 * Service a receive status interrupt. The type of status
1159 * interrupt is indicated by the state of the RCSR.
1160 * This is only used for HDLC mode.
1162 * Arguments: info pointer to device instance data
1163 * Return Value: None
1165 static void mgsl_isr_receive_status( struct mgsl_struct *info )
1167 u16 status = usc_InReg( info, RCSR );
1169 if ( debug_level >= DEBUG_LEVEL_ISR )
1170 printk("%s(%d):mgsl_isr_receive_status status=%04X\n",
1171 __FILE__,__LINE__,status);
1173 if ( (status & RXSTATUS_ABORT_RECEIVED) &&
1174 info->loopmode_insert_requested &&
1175 usc_loopmode_active(info) )
1177 ++info->icount.rxabort;
1178 info->loopmode_insert_requested = false;
1180 /* clear CMR:13 to start echoing RxD to TxD */
1181 info->cmr_value &= ~BIT13;
1182 usc_OutReg(info, CMR, info->cmr_value);
1184 /* disable received abort irq (no longer required) */
1185 usc_OutReg(info, RICR,
1186 (usc_InReg(info, RICR) & ~RXSTATUS_ABORT_RECEIVED));
1189 if (status & (RXSTATUS_EXITED_HUNT + RXSTATUS_IDLE_RECEIVED)) {
1190 if (status & RXSTATUS_EXITED_HUNT)
1191 info->icount.exithunt++;
1192 if (status & RXSTATUS_IDLE_RECEIVED)
1193 info->icount.rxidle++;
1194 wake_up_interruptible(&info->event_wait_q);
1197 if (status & RXSTATUS_OVERRUN){
1198 info->icount.rxover++;
1199 usc_process_rxoverrun_sync( info );
1202 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
1203 usc_UnlatchRxstatusBits( info, status );
1205 } /* end of mgsl_isr_receive_status() */
1207 /* mgsl_isr_transmit_status()
1209 * Service a transmit status interrupt
1210 * HDLC mode :end of transmit frame
1211 * Async mode:all data is sent
1212 * transmit status is indicated by bits in the TCSR.
1214 * Arguments: info pointer to device instance data
1215 * Return Value: None
1217 static void mgsl_isr_transmit_status( struct mgsl_struct *info )
1219 u16 status = usc_InReg( info, TCSR );
1221 if ( debug_level >= DEBUG_LEVEL_ISR )
1222 printk("%s(%d):mgsl_isr_transmit_status status=%04X\n",
1223 __FILE__,__LINE__,status);
1225 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
1226 usc_UnlatchTxstatusBits( info, status );
1228 if ( status & (TXSTATUS_UNDERRUN | TXSTATUS_ABORT_SENT) )
1230 /* finished sending HDLC abort. This may leave */
1231 /* the TxFifo with data from the aborted frame */
1232 /* so purge the TxFifo. Also shutdown the DMA */
1233 /* channel in case there is data remaining in */
1234 /* the DMA buffer */
1235 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
1236 usc_RTCmd( info, RTCmd_PurgeTxFifo );
1239 if ( status & TXSTATUS_EOF_SENT )
1240 info->icount.txok++;
1241 else if ( status & TXSTATUS_UNDERRUN )
1242 info->icount.txunder++;
1243 else if ( status & TXSTATUS_ABORT_SENT )
1244 info->icount.txabort++;
1245 else
1246 info->icount.txunder++;
1248 info->tx_active = false;
1249 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
1250 del_timer(&info->tx_timer);
1252 if ( info->drop_rts_on_tx_done ) {
1253 usc_get_serial_signals( info );
1254 if ( info->serial_signals & SerialSignal_RTS ) {
1255 info->serial_signals &= ~SerialSignal_RTS;
1256 usc_set_serial_signals( info );
1258 info->drop_rts_on_tx_done = false;
1261 #if SYNCLINK_GENERIC_HDLC
1262 if (info->netcount)
1263 hdlcdev_tx_done(info);
1264 else
1265 #endif
1267 if (info->port.tty->stopped || info->port.tty->hw_stopped) {
1268 usc_stop_transmitter(info);
1269 return;
1271 info->pending_bh |= BH_TRANSMIT;
1274 } /* end of mgsl_isr_transmit_status() */
1276 /* mgsl_isr_io_pin()
1278 * Service an Input/Output pin interrupt. The type of
1279 * interrupt is indicated by bits in the MISR
1281 * Arguments: info pointer to device instance data
1282 * Return Value: None
1284 static void mgsl_isr_io_pin( struct mgsl_struct *info )
1286 struct mgsl_icount *icount;
1287 u16 status = usc_InReg( info, MISR );
1289 if ( debug_level >= DEBUG_LEVEL_ISR )
1290 printk("%s(%d):mgsl_isr_io_pin status=%04X\n",
1291 __FILE__,__LINE__,status);
1293 usc_ClearIrqPendingBits( info, IO_PIN );
1294 usc_UnlatchIostatusBits( info, status );
1296 if (status & (MISCSTATUS_CTS_LATCHED | MISCSTATUS_DCD_LATCHED |
1297 MISCSTATUS_DSR_LATCHED | MISCSTATUS_RI_LATCHED) ) {
1298 icount = &info->icount;
1299 /* update input line counters */
1300 if (status & MISCSTATUS_RI_LATCHED) {
1301 if ((info->ri_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1302 usc_DisablestatusIrqs(info,SICR_RI);
1303 icount->rng++;
1304 if ( status & MISCSTATUS_RI )
1305 info->input_signal_events.ri_up++;
1306 else
1307 info->input_signal_events.ri_down++;
1309 if (status & MISCSTATUS_DSR_LATCHED) {
1310 if ((info->dsr_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1311 usc_DisablestatusIrqs(info,SICR_DSR);
1312 icount->dsr++;
1313 if ( status & MISCSTATUS_DSR )
1314 info->input_signal_events.dsr_up++;
1315 else
1316 info->input_signal_events.dsr_down++;
1318 if (status & MISCSTATUS_DCD_LATCHED) {
1319 if ((info->dcd_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1320 usc_DisablestatusIrqs(info,SICR_DCD);
1321 icount->dcd++;
1322 if (status & MISCSTATUS_DCD) {
1323 info->input_signal_events.dcd_up++;
1324 } else
1325 info->input_signal_events.dcd_down++;
1326 #if SYNCLINK_GENERIC_HDLC
1327 if (info->netcount) {
1328 if (status & MISCSTATUS_DCD)
1329 netif_carrier_on(info->netdev);
1330 else
1331 netif_carrier_off(info->netdev);
1333 #endif
1335 if (status & MISCSTATUS_CTS_LATCHED)
1337 if ((info->cts_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1338 usc_DisablestatusIrqs(info,SICR_CTS);
1339 icount->cts++;
1340 if ( status & MISCSTATUS_CTS )
1341 info->input_signal_events.cts_up++;
1342 else
1343 info->input_signal_events.cts_down++;
1345 wake_up_interruptible(&info->status_event_wait_q);
1346 wake_up_interruptible(&info->event_wait_q);
1348 if ( (info->port.flags & ASYNC_CHECK_CD) &&
1349 (status & MISCSTATUS_DCD_LATCHED) ) {
1350 if ( debug_level >= DEBUG_LEVEL_ISR )
1351 printk("%s CD now %s...", info->device_name,
1352 (status & MISCSTATUS_DCD) ? "on" : "off");
1353 if (status & MISCSTATUS_DCD)
1354 wake_up_interruptible(&info->port.open_wait);
1355 else {
1356 if ( debug_level >= DEBUG_LEVEL_ISR )
1357 printk("doing serial hangup...");
1358 if (info->port.tty)
1359 tty_hangup(info->port.tty);
1363 if ( (info->port.flags & ASYNC_CTS_FLOW) &&
1364 (status & MISCSTATUS_CTS_LATCHED) ) {
1365 if (info->port.tty->hw_stopped) {
1366 if (status & MISCSTATUS_CTS) {
1367 if ( debug_level >= DEBUG_LEVEL_ISR )
1368 printk("CTS tx start...");
1369 if (info->port.tty)
1370 info->port.tty->hw_stopped = 0;
1371 usc_start_transmitter(info);
1372 info->pending_bh |= BH_TRANSMIT;
1373 return;
1375 } else {
1376 if (!(status & MISCSTATUS_CTS)) {
1377 if ( debug_level >= DEBUG_LEVEL_ISR )
1378 printk("CTS tx stop...");
1379 if (info->port.tty)
1380 info->port.tty->hw_stopped = 1;
1381 usc_stop_transmitter(info);
1387 info->pending_bh |= BH_STATUS;
1389 /* for diagnostics set IRQ flag */
1390 if ( status & MISCSTATUS_TXC_LATCHED ){
1391 usc_OutReg( info, SICR,
1392 (unsigned short)(usc_InReg(info,SICR) & ~(SICR_TXC_ACTIVE+SICR_TXC_INACTIVE)) );
1393 usc_UnlatchIostatusBits( info, MISCSTATUS_TXC_LATCHED );
1394 info->irq_occurred = true;
1397 } /* end of mgsl_isr_io_pin() */
1399 /* mgsl_isr_transmit_data()
1401 * Service a transmit data interrupt (async mode only).
1403 * Arguments: info pointer to device instance data
1404 * Return Value: None
1406 static void mgsl_isr_transmit_data( struct mgsl_struct *info )
1408 if ( debug_level >= DEBUG_LEVEL_ISR )
1409 printk("%s(%d):mgsl_isr_transmit_data xmit_cnt=%d\n",
1410 __FILE__,__LINE__,info->xmit_cnt);
1412 usc_ClearIrqPendingBits( info, TRANSMIT_DATA );
1414 if (info->port.tty->stopped || info->port.tty->hw_stopped) {
1415 usc_stop_transmitter(info);
1416 return;
1419 if ( info->xmit_cnt )
1420 usc_load_txfifo( info );
1421 else
1422 info->tx_active = false;
1424 if (info->xmit_cnt < WAKEUP_CHARS)
1425 info->pending_bh |= BH_TRANSMIT;
1427 } /* end of mgsl_isr_transmit_data() */
1429 /* mgsl_isr_receive_data()
1431 * Service a receive data interrupt. This occurs
1432 * when operating in asynchronous interrupt transfer mode.
1433 * The receive data FIFO is flushed to the receive data buffers.
1435 * Arguments: info pointer to device instance data
1436 * Return Value: None
1438 static void mgsl_isr_receive_data( struct mgsl_struct *info )
1440 int Fifocount;
1441 u16 status;
1442 int work = 0;
1443 unsigned char DataByte;
1444 struct tty_struct *tty = info->port.tty;
1445 struct mgsl_icount *icount = &info->icount;
1447 if ( debug_level >= DEBUG_LEVEL_ISR )
1448 printk("%s(%d):mgsl_isr_receive_data\n",
1449 __FILE__,__LINE__);
1451 usc_ClearIrqPendingBits( info, RECEIVE_DATA );
1453 /* select FIFO status for RICR readback */
1454 usc_RCmd( info, RCmd_SelectRicrRxFifostatus );
1456 /* clear the Wordstatus bit so that status readback */
1457 /* only reflects the status of this byte */
1458 usc_OutReg( info, RICR+LSBONLY, (u16)(usc_InReg(info, RICR+LSBONLY) & ~BIT3 ));
1460 /* flush the receive FIFO */
1462 while( (Fifocount = (usc_InReg(info,RICR) >> 8)) ) {
1463 int flag;
1465 /* read one byte from RxFIFO */
1466 outw( (inw(info->io_base + CCAR) & 0x0780) | (RDR+LSBONLY),
1467 info->io_base + CCAR );
1468 DataByte = inb( info->io_base + CCAR );
1470 /* get the status of the received byte */
1471 status = usc_InReg(info, RCSR);
1472 if ( status & (RXSTATUS_FRAMING_ERROR + RXSTATUS_PARITY_ERROR +
1473 RXSTATUS_OVERRUN + RXSTATUS_BREAK_RECEIVED) )
1474 usc_UnlatchRxstatusBits(info,RXSTATUS_ALL);
1476 icount->rx++;
1478 flag = 0;
1479 if ( status & (RXSTATUS_FRAMING_ERROR + RXSTATUS_PARITY_ERROR +
1480 RXSTATUS_OVERRUN + RXSTATUS_BREAK_RECEIVED) ) {
1481 printk("rxerr=%04X\n",status);
1482 /* update error statistics */
1483 if ( status & RXSTATUS_BREAK_RECEIVED ) {
1484 status &= ~(RXSTATUS_FRAMING_ERROR + RXSTATUS_PARITY_ERROR);
1485 icount->brk++;
1486 } else if (status & RXSTATUS_PARITY_ERROR)
1487 icount->parity++;
1488 else if (status & RXSTATUS_FRAMING_ERROR)
1489 icount->frame++;
1490 else if (status & RXSTATUS_OVERRUN) {
1491 /* must issue purge fifo cmd before */
1492 /* 16C32 accepts more receive chars */
1493 usc_RTCmd(info,RTCmd_PurgeRxFifo);
1494 icount->overrun++;
1497 /* discard char if tty control flags say so */
1498 if (status & info->ignore_status_mask)
1499 continue;
1501 status &= info->read_status_mask;
1503 if (status & RXSTATUS_BREAK_RECEIVED) {
1504 flag = TTY_BREAK;
1505 if (info->port.flags & ASYNC_SAK)
1506 do_SAK(tty);
1507 } else if (status & RXSTATUS_PARITY_ERROR)
1508 flag = TTY_PARITY;
1509 else if (status & RXSTATUS_FRAMING_ERROR)
1510 flag = TTY_FRAME;
1511 } /* end of if (error) */
1512 tty_insert_flip_char(tty, DataByte, flag);
1513 if (status & RXSTATUS_OVERRUN) {
1514 /* Overrun is special, since it's
1515 * reported immediately, and doesn't
1516 * affect the current character
1518 work += tty_insert_flip_char(tty, 0, TTY_OVERRUN);
1522 if ( debug_level >= DEBUG_LEVEL_ISR ) {
1523 printk("%s(%d):rx=%d brk=%d parity=%d frame=%d overrun=%d\n",
1524 __FILE__,__LINE__,icount->rx,icount->brk,
1525 icount->parity,icount->frame,icount->overrun);
1528 if(work)
1529 tty_flip_buffer_push(tty);
1532 /* mgsl_isr_misc()
1534 * Service a miscellaneous interrupt source.
1536 * Arguments: info pointer to device extension (instance data)
1537 * Return Value: None
1539 static void mgsl_isr_misc( struct mgsl_struct *info )
1541 u16 status = usc_InReg( info, MISR );
1543 if ( debug_level >= DEBUG_LEVEL_ISR )
1544 printk("%s(%d):mgsl_isr_misc status=%04X\n",
1545 __FILE__,__LINE__,status);
1547 if ((status & MISCSTATUS_RCC_UNDERRUN) &&
1548 (info->params.mode == MGSL_MODE_HDLC)) {
1550 /* turn off receiver and rx DMA */
1551 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
1552 usc_DmaCmd(info, DmaCmd_ResetRxChannel);
1553 usc_UnlatchRxstatusBits(info, RXSTATUS_ALL);
1554 usc_ClearIrqPendingBits(info, RECEIVE_DATA + RECEIVE_STATUS);
1555 usc_DisableInterrupts(info, RECEIVE_DATA + RECEIVE_STATUS);
1557 /* schedule BH handler to restart receiver */
1558 info->pending_bh |= BH_RECEIVE;
1559 info->rx_rcc_underrun = true;
1562 usc_ClearIrqPendingBits( info, MISC );
1563 usc_UnlatchMiscstatusBits( info, status );
1565 } /* end of mgsl_isr_misc() */
1567 /* mgsl_isr_null()
1569 * Services undefined interrupt vectors from the
1570 * USC. (hence this function SHOULD never be called)
1572 * Arguments: info pointer to device extension (instance data)
1573 * Return Value: None
1575 static void mgsl_isr_null( struct mgsl_struct *info )
1578 } /* end of mgsl_isr_null() */
1580 /* mgsl_isr_receive_dma()
1582 * Service a receive DMA channel interrupt.
1583 * For this driver there are two sources of receive DMA interrupts
1584 * as identified in the Receive DMA mode Register (RDMR):
1586 * BIT3 EOA/EOL End of List, all receive buffers in receive
1587 * buffer list have been filled (no more free buffers
1588 * available). The DMA controller has shut down.
1590 * BIT2 EOB End of Buffer. This interrupt occurs when a receive
1591 * DMA buffer is terminated in response to completion
1592 * of a good frame or a frame with errors. The status
1593 * of the frame is stored in the buffer entry in the
1594 * list of receive buffer entries.
1596 * Arguments: info pointer to device instance data
1597 * Return Value: None
1599 static void mgsl_isr_receive_dma( struct mgsl_struct *info )
1601 u16 status;
1603 /* clear interrupt pending and IUS bit for Rx DMA IRQ */
1604 usc_OutDmaReg( info, CDIR, BIT9+BIT1 );
1606 /* Read the receive DMA status to identify interrupt type. */
1607 /* This also clears the status bits. */
1608 status = usc_InDmaReg( info, RDMR );
1610 if ( debug_level >= DEBUG_LEVEL_ISR )
1611 printk("%s(%d):mgsl_isr_receive_dma(%s) status=%04X\n",
1612 __FILE__,__LINE__,info->device_name,status);
1614 info->pending_bh |= BH_RECEIVE;
1616 if ( status & BIT3 ) {
1617 info->rx_overflow = true;
1618 info->icount.buf_overrun++;
1621 } /* end of mgsl_isr_receive_dma() */
1623 /* mgsl_isr_transmit_dma()
1625 * This function services a transmit DMA channel interrupt.
1627 * For this driver there is one source of transmit DMA interrupts
1628 * as identified in the Transmit DMA Mode Register (TDMR):
1630 * BIT2 EOB End of Buffer. This interrupt occurs when a
1631 * transmit DMA buffer has been emptied.
1633 * The driver maintains enough transmit DMA buffers to hold at least
1634 * one max frame size transmit frame. When operating in a buffered
1635 * transmit mode, there may be enough transmit DMA buffers to hold at
1636 * least two or more max frame size frames. On an EOB condition,
1637 * determine if there are any queued transmit buffers and copy into
1638 * transmit DMA buffers if we have room.
1640 * Arguments: info pointer to device instance data
1641 * Return Value: None
1643 static void mgsl_isr_transmit_dma( struct mgsl_struct *info )
1645 u16 status;
1647 /* clear interrupt pending and IUS bit for Tx DMA IRQ */
1648 usc_OutDmaReg(info, CDIR, BIT8+BIT0 );
1650 /* Read the transmit DMA status to identify interrupt type. */
1651 /* This also clears the status bits. */
1653 status = usc_InDmaReg( info, TDMR );
1655 if ( debug_level >= DEBUG_LEVEL_ISR )
1656 printk("%s(%d):mgsl_isr_transmit_dma(%s) status=%04X\n",
1657 __FILE__,__LINE__,info->device_name,status);
1659 if ( status & BIT2 ) {
1660 --info->tx_dma_buffers_used;
1662 /* if there are transmit frames queued,
1663 * try to load the next one
1665 if ( load_next_tx_holding_buffer(info) ) {
1666 /* if call returns non-zero value, we have
1667 * at least one free tx holding buffer
1669 info->pending_bh |= BH_TRANSMIT;
1673 } /* end of mgsl_isr_transmit_dma() */
1675 /* mgsl_interrupt()
1677 * Interrupt service routine entry point.
1679 * Arguments:
1681 * irq interrupt number that caused interrupt
1682 * dev_id device ID supplied during interrupt registration
1684 * Return Value: None
1686 static irqreturn_t mgsl_interrupt(int dummy, void *dev_id)
1688 struct mgsl_struct *info = dev_id;
1689 u16 UscVector;
1690 u16 DmaVector;
1692 if ( debug_level >= DEBUG_LEVEL_ISR )
1693 printk(KERN_DEBUG "%s(%d):mgsl_interrupt(%d)entry.\n",
1694 __FILE__, __LINE__, info->irq_level);
1696 spin_lock(&info->irq_spinlock);
1698 for(;;) {
1699 /* Read the interrupt vectors from hardware. */
1700 UscVector = usc_InReg(info, IVR) >> 9;
1701 DmaVector = usc_InDmaReg(info, DIVR);
1703 if ( debug_level >= DEBUG_LEVEL_ISR )
1704 printk("%s(%d):%s UscVector=%08X DmaVector=%08X\n",
1705 __FILE__,__LINE__,info->device_name,UscVector,DmaVector);
1707 if ( !UscVector && !DmaVector )
1708 break;
1710 /* Dispatch interrupt vector */
1711 if ( UscVector )
1712 (*UscIsrTable[UscVector])(info);
1713 else if ( (DmaVector&(BIT10|BIT9)) == BIT10)
1714 mgsl_isr_transmit_dma(info);
1715 else
1716 mgsl_isr_receive_dma(info);
1718 if ( info->isr_overflow ) {
1719 printk(KERN_ERR "%s(%d):%s isr overflow irq=%d\n",
1720 __FILE__, __LINE__, info->device_name, info->irq_level);
1721 usc_DisableMasterIrqBit(info);
1722 usc_DisableDmaInterrupts(info,DICR_MASTER);
1723 break;
1727 /* Request bottom half processing if there's something
1728 * for it to do and the bh is not already running
1731 if ( info->pending_bh && !info->bh_running && !info->bh_requested ) {
1732 if ( debug_level >= DEBUG_LEVEL_ISR )
1733 printk("%s(%d):%s queueing bh task.\n",
1734 __FILE__,__LINE__,info->device_name);
1735 schedule_work(&info->task);
1736 info->bh_requested = true;
1739 spin_unlock(&info->irq_spinlock);
1741 if ( debug_level >= DEBUG_LEVEL_ISR )
1742 printk(KERN_DEBUG "%s(%d):mgsl_interrupt(%d)exit.\n",
1743 __FILE__, __LINE__, info->irq_level);
1745 return IRQ_HANDLED;
1746 } /* end of mgsl_interrupt() */
1748 /* startup()
1750 * Initialize and start device.
1752 * Arguments: info pointer to device instance data
1753 * Return Value: 0 if success, otherwise error code
1755 static int startup(struct mgsl_struct * info)
1757 int retval = 0;
1759 if ( debug_level >= DEBUG_LEVEL_INFO )
1760 printk("%s(%d):mgsl_startup(%s)\n",__FILE__,__LINE__,info->device_name);
1762 if (info->port.flags & ASYNC_INITIALIZED)
1763 return 0;
1765 if (!info->xmit_buf) {
1766 /* allocate a page of memory for a transmit buffer */
1767 info->xmit_buf = (unsigned char *)get_zeroed_page(GFP_KERNEL);
1768 if (!info->xmit_buf) {
1769 printk(KERN_ERR"%s(%d):%s can't allocate transmit buffer\n",
1770 __FILE__,__LINE__,info->device_name);
1771 return -ENOMEM;
1775 info->pending_bh = 0;
1777 memset(&info->icount, 0, sizeof(info->icount));
1779 setup_timer(&info->tx_timer, mgsl_tx_timeout, (unsigned long)info);
1781 /* Allocate and claim adapter resources */
1782 retval = mgsl_claim_resources(info);
1784 /* perform existence check and diagnostics */
1785 if ( !retval )
1786 retval = mgsl_adapter_test(info);
1788 if ( retval ) {
1789 if (capable(CAP_SYS_ADMIN) && info->port.tty)
1790 set_bit(TTY_IO_ERROR, &info->port.tty->flags);
1791 mgsl_release_resources(info);
1792 return retval;
1795 /* program hardware for current parameters */
1796 mgsl_change_params(info);
1798 if (info->port.tty)
1799 clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
1801 info->port.flags |= ASYNC_INITIALIZED;
1803 return 0;
1805 } /* end of startup() */
1807 /* shutdown()
1809 * Called by mgsl_close() and mgsl_hangup() to shutdown hardware
1811 * Arguments: info pointer to device instance data
1812 * Return Value: None
1814 static void shutdown(struct mgsl_struct * info)
1816 unsigned long flags;
1818 if (!(info->port.flags & ASYNC_INITIALIZED))
1819 return;
1821 if (debug_level >= DEBUG_LEVEL_INFO)
1822 printk("%s(%d):mgsl_shutdown(%s)\n",
1823 __FILE__,__LINE__, info->device_name );
1825 /* clear status wait queue because status changes */
1826 /* can't happen after shutting down the hardware */
1827 wake_up_interruptible(&info->status_event_wait_q);
1828 wake_up_interruptible(&info->event_wait_q);
1830 del_timer_sync(&info->tx_timer);
1832 if (info->xmit_buf) {
1833 free_page((unsigned long) info->xmit_buf);
1834 info->xmit_buf = NULL;
1837 spin_lock_irqsave(&info->irq_spinlock,flags);
1838 usc_DisableMasterIrqBit(info);
1839 usc_stop_receiver(info);
1840 usc_stop_transmitter(info);
1841 usc_DisableInterrupts(info,RECEIVE_DATA + RECEIVE_STATUS +
1842 TRANSMIT_DATA + TRANSMIT_STATUS + IO_PIN + MISC );
1843 usc_DisableDmaInterrupts(info,DICR_MASTER + DICR_TRANSMIT + DICR_RECEIVE);
1845 /* Disable DMAEN (Port 7, Bit 14) */
1846 /* This disconnects the DMA request signal from the ISA bus */
1847 /* on the ISA adapter. This has no effect for the PCI adapter */
1848 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) | BIT14));
1850 /* Disable INTEN (Port 6, Bit12) */
1851 /* This disconnects the IRQ request signal to the ISA bus */
1852 /* on the ISA adapter. This has no effect for the PCI adapter */
1853 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) | BIT12));
1855 if (!info->port.tty || info->port.tty->termios->c_cflag & HUPCL) {
1856 info->serial_signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
1857 usc_set_serial_signals(info);
1860 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1862 mgsl_release_resources(info);
1864 if (info->port.tty)
1865 set_bit(TTY_IO_ERROR, &info->port.tty->flags);
1867 info->port.flags &= ~ASYNC_INITIALIZED;
1869 } /* end of shutdown() */
1871 static void mgsl_program_hw(struct mgsl_struct *info)
1873 unsigned long flags;
1875 spin_lock_irqsave(&info->irq_spinlock,flags);
1877 usc_stop_receiver(info);
1878 usc_stop_transmitter(info);
1879 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
1881 if (info->params.mode == MGSL_MODE_HDLC ||
1882 info->params.mode == MGSL_MODE_RAW ||
1883 info->netcount)
1884 usc_set_sync_mode(info);
1885 else
1886 usc_set_async_mode(info);
1888 usc_set_serial_signals(info);
1890 info->dcd_chkcount = 0;
1891 info->cts_chkcount = 0;
1892 info->ri_chkcount = 0;
1893 info->dsr_chkcount = 0;
1895 usc_EnableStatusIrqs(info,SICR_CTS+SICR_DSR+SICR_DCD+SICR_RI);
1896 usc_EnableInterrupts(info, IO_PIN);
1897 usc_get_serial_signals(info);
1899 if (info->netcount || info->port.tty->termios->c_cflag & CREAD)
1900 usc_start_receiver(info);
1902 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1905 /* Reconfigure adapter based on new parameters
1907 static void mgsl_change_params(struct mgsl_struct *info)
1909 unsigned cflag;
1910 int bits_per_char;
1912 if (!info->port.tty || !info->port.tty->termios)
1913 return;
1915 if (debug_level >= DEBUG_LEVEL_INFO)
1916 printk("%s(%d):mgsl_change_params(%s)\n",
1917 __FILE__,__LINE__, info->device_name );
1919 cflag = info->port.tty->termios->c_cflag;
1921 /* if B0 rate (hangup) specified then negate DTR and RTS */
1922 /* otherwise assert DTR and RTS */
1923 if (cflag & CBAUD)
1924 info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
1925 else
1926 info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
1928 /* byte size and parity */
1930 switch (cflag & CSIZE) {
1931 case CS5: info->params.data_bits = 5; break;
1932 case CS6: info->params.data_bits = 6; break;
1933 case CS7: info->params.data_bits = 7; break;
1934 case CS8: info->params.data_bits = 8; break;
1935 /* Never happens, but GCC is too dumb to figure it out */
1936 default: info->params.data_bits = 7; break;
1939 if (cflag & CSTOPB)
1940 info->params.stop_bits = 2;
1941 else
1942 info->params.stop_bits = 1;
1944 info->params.parity = ASYNC_PARITY_NONE;
1945 if (cflag & PARENB) {
1946 if (cflag & PARODD)
1947 info->params.parity = ASYNC_PARITY_ODD;
1948 else
1949 info->params.parity = ASYNC_PARITY_EVEN;
1950 #ifdef CMSPAR
1951 if (cflag & CMSPAR)
1952 info->params.parity = ASYNC_PARITY_SPACE;
1953 #endif
1956 /* calculate number of jiffies to transmit a full
1957 * FIFO (32 bytes) at specified data rate
1959 bits_per_char = info->params.data_bits +
1960 info->params.stop_bits + 1;
1962 /* if port data rate is set to 460800 or less then
1963 * allow tty settings to override, otherwise keep the
1964 * current data rate.
1966 if (info->params.data_rate <= 460800)
1967 info->params.data_rate = tty_get_baud_rate(info->port.tty);
1969 if ( info->params.data_rate ) {
1970 info->timeout = (32*HZ*bits_per_char) /
1971 info->params.data_rate;
1973 info->timeout += HZ/50; /* Add .02 seconds of slop */
1975 if (cflag & CRTSCTS)
1976 info->port.flags |= ASYNC_CTS_FLOW;
1977 else
1978 info->port.flags &= ~ASYNC_CTS_FLOW;
1980 if (cflag & CLOCAL)
1981 info->port.flags &= ~ASYNC_CHECK_CD;
1982 else
1983 info->port.flags |= ASYNC_CHECK_CD;
1985 /* process tty input control flags */
1987 info->read_status_mask = RXSTATUS_OVERRUN;
1988 if (I_INPCK(info->port.tty))
1989 info->read_status_mask |= RXSTATUS_PARITY_ERROR | RXSTATUS_FRAMING_ERROR;
1990 if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
1991 info->read_status_mask |= RXSTATUS_BREAK_RECEIVED;
1993 if (I_IGNPAR(info->port.tty))
1994 info->ignore_status_mask |= RXSTATUS_PARITY_ERROR | RXSTATUS_FRAMING_ERROR;
1995 if (I_IGNBRK(info->port.tty)) {
1996 info->ignore_status_mask |= RXSTATUS_BREAK_RECEIVED;
1997 /* If ignoring parity and break indicators, ignore
1998 * overruns too. (For real raw support).
2000 if (I_IGNPAR(info->port.tty))
2001 info->ignore_status_mask |= RXSTATUS_OVERRUN;
2004 mgsl_program_hw(info);
2006 } /* end of mgsl_change_params() */
2008 /* mgsl_put_char()
2010 * Add a character to the transmit buffer.
2012 * Arguments: tty pointer to tty information structure
2013 * ch character to add to transmit buffer
2015 * Return Value: None
2017 static int mgsl_put_char(struct tty_struct *tty, unsigned char ch)
2019 struct mgsl_struct *info = tty->driver_data;
2020 unsigned long flags;
2021 int ret = 0;
2023 if (debug_level >= DEBUG_LEVEL_INFO) {
2024 printk(KERN_DEBUG "%s(%d):mgsl_put_char(%d) on %s\n",
2025 __FILE__, __LINE__, ch, info->device_name);
2028 if (mgsl_paranoia_check(info, tty->name, "mgsl_put_char"))
2029 return 0;
2031 if (!info->xmit_buf)
2032 return 0;
2034 spin_lock_irqsave(&info->irq_spinlock, flags);
2036 if ((info->params.mode == MGSL_MODE_ASYNC ) || !info->tx_active) {
2037 if (info->xmit_cnt < SERIAL_XMIT_SIZE - 1) {
2038 info->xmit_buf[info->xmit_head++] = ch;
2039 info->xmit_head &= SERIAL_XMIT_SIZE-1;
2040 info->xmit_cnt++;
2041 ret = 1;
2044 spin_unlock_irqrestore(&info->irq_spinlock, flags);
2045 return ret;
2047 } /* end of mgsl_put_char() */
2049 /* mgsl_flush_chars()
2051 * Enable transmitter so remaining characters in the
2052 * transmit buffer are sent.
2054 * Arguments: tty pointer to tty information structure
2055 * Return Value: None
2057 static void mgsl_flush_chars(struct tty_struct *tty)
2059 struct mgsl_struct *info = tty->driver_data;
2060 unsigned long flags;
2062 if ( debug_level >= DEBUG_LEVEL_INFO )
2063 printk( "%s(%d):mgsl_flush_chars() entry on %s xmit_cnt=%d\n",
2064 __FILE__,__LINE__,info->device_name,info->xmit_cnt);
2066 if (mgsl_paranoia_check(info, tty->name, "mgsl_flush_chars"))
2067 return;
2069 if (info->xmit_cnt <= 0 || tty->stopped || tty->hw_stopped ||
2070 !info->xmit_buf)
2071 return;
2073 if ( debug_level >= DEBUG_LEVEL_INFO )
2074 printk( "%s(%d):mgsl_flush_chars() entry on %s starting transmitter\n",
2075 __FILE__,__LINE__,info->device_name );
2077 spin_lock_irqsave(&info->irq_spinlock,flags);
2079 if (!info->tx_active) {
2080 if ( (info->params.mode == MGSL_MODE_HDLC ||
2081 info->params.mode == MGSL_MODE_RAW) && info->xmit_cnt ) {
2082 /* operating in synchronous (frame oriented) mode */
2083 /* copy data from circular xmit_buf to */
2084 /* transmit DMA buffer. */
2085 mgsl_load_tx_dma_buffer(info,
2086 info->xmit_buf,info->xmit_cnt);
2088 usc_start_transmitter(info);
2091 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2093 } /* end of mgsl_flush_chars() */
2095 /* mgsl_write()
2097 * Send a block of data
2099 * Arguments:
2101 * tty pointer to tty information structure
2102 * buf pointer to buffer containing send data
2103 * count size of send data in bytes
2105 * Return Value: number of characters written
2107 static int mgsl_write(struct tty_struct * tty,
2108 const unsigned char *buf, int count)
2110 int c, ret = 0;
2111 struct mgsl_struct *info = tty->driver_data;
2112 unsigned long flags;
2114 if ( debug_level >= DEBUG_LEVEL_INFO )
2115 printk( "%s(%d):mgsl_write(%s) count=%d\n",
2116 __FILE__,__LINE__,info->device_name,count);
2118 if (mgsl_paranoia_check(info, tty->name, "mgsl_write"))
2119 goto cleanup;
2121 if (!info->xmit_buf)
2122 goto cleanup;
2124 if ( info->params.mode == MGSL_MODE_HDLC ||
2125 info->params.mode == MGSL_MODE_RAW ) {
2126 /* operating in synchronous (frame oriented) mode */
2127 if (info->tx_active) {
2129 if ( info->params.mode == MGSL_MODE_HDLC ) {
2130 ret = 0;
2131 goto cleanup;
2133 /* transmitter is actively sending data -
2134 * if we have multiple transmit dma and
2135 * holding buffers, attempt to queue this
2136 * frame for transmission at a later time.
2138 if (info->tx_holding_count >= info->num_tx_holding_buffers ) {
2139 /* no tx holding buffers available */
2140 ret = 0;
2141 goto cleanup;
2144 /* queue transmit frame request */
2145 ret = count;
2146 save_tx_buffer_request(info,buf,count);
2148 /* if we have sufficient tx dma buffers,
2149 * load the next buffered tx request
2151 spin_lock_irqsave(&info->irq_spinlock,flags);
2152 load_next_tx_holding_buffer(info);
2153 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2154 goto cleanup;
2157 /* if operating in HDLC LoopMode and the adapter */
2158 /* has yet to be inserted into the loop, we can't */
2159 /* transmit */
2161 if ( (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) &&
2162 !usc_loopmode_active(info) )
2164 ret = 0;
2165 goto cleanup;
2168 if ( info->xmit_cnt ) {
2169 /* Send accumulated from send_char() calls */
2170 /* as frame and wait before accepting more data. */
2171 ret = 0;
2173 /* copy data from circular xmit_buf to */
2174 /* transmit DMA buffer. */
2175 mgsl_load_tx_dma_buffer(info,
2176 info->xmit_buf,info->xmit_cnt);
2177 if ( debug_level >= DEBUG_LEVEL_INFO )
2178 printk( "%s(%d):mgsl_write(%s) sync xmit_cnt flushing\n",
2179 __FILE__,__LINE__,info->device_name);
2180 } else {
2181 if ( debug_level >= DEBUG_LEVEL_INFO )
2182 printk( "%s(%d):mgsl_write(%s) sync transmit accepted\n",
2183 __FILE__,__LINE__,info->device_name);
2184 ret = count;
2185 info->xmit_cnt = count;
2186 mgsl_load_tx_dma_buffer(info,buf,count);
2188 } else {
2189 while (1) {
2190 spin_lock_irqsave(&info->irq_spinlock,flags);
2191 c = min_t(int, count,
2192 min(SERIAL_XMIT_SIZE - info->xmit_cnt - 1,
2193 SERIAL_XMIT_SIZE - info->xmit_head));
2194 if (c <= 0) {
2195 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2196 break;
2198 memcpy(info->xmit_buf + info->xmit_head, buf, c);
2199 info->xmit_head = ((info->xmit_head + c) &
2200 (SERIAL_XMIT_SIZE-1));
2201 info->xmit_cnt += c;
2202 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2203 buf += c;
2204 count -= c;
2205 ret += c;
2209 if (info->xmit_cnt && !tty->stopped && !tty->hw_stopped) {
2210 spin_lock_irqsave(&info->irq_spinlock,flags);
2211 if (!info->tx_active)
2212 usc_start_transmitter(info);
2213 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2215 cleanup:
2216 if ( debug_level >= DEBUG_LEVEL_INFO )
2217 printk( "%s(%d):mgsl_write(%s) returning=%d\n",
2218 __FILE__,__LINE__,info->device_name,ret);
2220 return ret;
2222 } /* end of mgsl_write() */
2224 /* mgsl_write_room()
2226 * Return the count of free bytes in transmit buffer
2228 * Arguments: tty pointer to tty info structure
2229 * Return Value: None
2231 static int mgsl_write_room(struct tty_struct *tty)
2233 struct mgsl_struct *info = tty->driver_data;
2234 int ret;
2236 if (mgsl_paranoia_check(info, tty->name, "mgsl_write_room"))
2237 return 0;
2238 ret = SERIAL_XMIT_SIZE - info->xmit_cnt - 1;
2239 if (ret < 0)
2240 ret = 0;
2242 if (debug_level >= DEBUG_LEVEL_INFO)
2243 printk("%s(%d):mgsl_write_room(%s)=%d\n",
2244 __FILE__,__LINE__, info->device_name,ret );
2246 if ( info->params.mode == MGSL_MODE_HDLC ||
2247 info->params.mode == MGSL_MODE_RAW ) {
2248 /* operating in synchronous (frame oriented) mode */
2249 if ( info->tx_active )
2250 return 0;
2251 else
2252 return HDLC_MAX_FRAME_SIZE;
2255 return ret;
2257 } /* end of mgsl_write_room() */
2259 /* mgsl_chars_in_buffer()
2261 * Return the count of bytes in transmit buffer
2263 * Arguments: tty pointer to tty info structure
2264 * Return Value: None
2266 static int mgsl_chars_in_buffer(struct tty_struct *tty)
2268 struct mgsl_struct *info = tty->driver_data;
2270 if (debug_level >= DEBUG_LEVEL_INFO)
2271 printk("%s(%d):mgsl_chars_in_buffer(%s)\n",
2272 __FILE__,__LINE__, info->device_name );
2274 if (mgsl_paranoia_check(info, tty->name, "mgsl_chars_in_buffer"))
2275 return 0;
2277 if (debug_level >= DEBUG_LEVEL_INFO)
2278 printk("%s(%d):mgsl_chars_in_buffer(%s)=%d\n",
2279 __FILE__,__LINE__, info->device_name,info->xmit_cnt );
2281 if ( info->params.mode == MGSL_MODE_HDLC ||
2282 info->params.mode == MGSL_MODE_RAW ) {
2283 /* operating in synchronous (frame oriented) mode */
2284 if ( info->tx_active )
2285 return info->max_frame_size;
2286 else
2287 return 0;
2290 return info->xmit_cnt;
2291 } /* end of mgsl_chars_in_buffer() */
2293 /* mgsl_flush_buffer()
2295 * Discard all data in the send buffer
2297 * Arguments: tty pointer to tty info structure
2298 * Return Value: None
2300 static void mgsl_flush_buffer(struct tty_struct *tty)
2302 struct mgsl_struct *info = tty->driver_data;
2303 unsigned long flags;
2305 if (debug_level >= DEBUG_LEVEL_INFO)
2306 printk("%s(%d):mgsl_flush_buffer(%s) entry\n",
2307 __FILE__,__LINE__, info->device_name );
2309 if (mgsl_paranoia_check(info, tty->name, "mgsl_flush_buffer"))
2310 return;
2312 spin_lock_irqsave(&info->irq_spinlock,flags);
2313 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
2314 del_timer(&info->tx_timer);
2315 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2317 tty_wakeup(tty);
2320 /* mgsl_send_xchar()
2322 * Send a high-priority XON/XOFF character
2324 * Arguments: tty pointer to tty info structure
2325 * ch character to send
2326 * Return Value: None
2328 static void mgsl_send_xchar(struct tty_struct *tty, char ch)
2330 struct mgsl_struct *info = tty->driver_data;
2331 unsigned long flags;
2333 if (debug_level >= DEBUG_LEVEL_INFO)
2334 printk("%s(%d):mgsl_send_xchar(%s,%d)\n",
2335 __FILE__,__LINE__, info->device_name, ch );
2337 if (mgsl_paranoia_check(info, tty->name, "mgsl_send_xchar"))
2338 return;
2340 info->x_char = ch;
2341 if (ch) {
2342 /* Make sure transmit interrupts are on */
2343 spin_lock_irqsave(&info->irq_spinlock,flags);
2344 if (!info->tx_enabled)
2345 usc_start_transmitter(info);
2346 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2348 } /* end of mgsl_send_xchar() */
2350 /* mgsl_throttle()
2352 * Signal remote device to throttle send data (our receive data)
2354 * Arguments: tty pointer to tty info structure
2355 * Return Value: None
2357 static void mgsl_throttle(struct tty_struct * tty)
2359 struct mgsl_struct *info = tty->driver_data;
2360 unsigned long flags;
2362 if (debug_level >= DEBUG_LEVEL_INFO)
2363 printk("%s(%d):mgsl_throttle(%s) entry\n",
2364 __FILE__,__LINE__, info->device_name );
2366 if (mgsl_paranoia_check(info, tty->name, "mgsl_throttle"))
2367 return;
2369 if (I_IXOFF(tty))
2370 mgsl_send_xchar(tty, STOP_CHAR(tty));
2372 if (tty->termios->c_cflag & CRTSCTS) {
2373 spin_lock_irqsave(&info->irq_spinlock,flags);
2374 info->serial_signals &= ~SerialSignal_RTS;
2375 usc_set_serial_signals(info);
2376 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2378 } /* end of mgsl_throttle() */
2380 /* mgsl_unthrottle()
2382 * Signal remote device to stop throttling send data (our receive data)
2384 * Arguments: tty pointer to tty info structure
2385 * Return Value: None
2387 static void mgsl_unthrottle(struct tty_struct * tty)
2389 struct mgsl_struct *info = tty->driver_data;
2390 unsigned long flags;
2392 if (debug_level >= DEBUG_LEVEL_INFO)
2393 printk("%s(%d):mgsl_unthrottle(%s) entry\n",
2394 __FILE__,__LINE__, info->device_name );
2396 if (mgsl_paranoia_check(info, tty->name, "mgsl_unthrottle"))
2397 return;
2399 if (I_IXOFF(tty)) {
2400 if (info->x_char)
2401 info->x_char = 0;
2402 else
2403 mgsl_send_xchar(tty, START_CHAR(tty));
2406 if (tty->termios->c_cflag & CRTSCTS) {
2407 spin_lock_irqsave(&info->irq_spinlock,flags);
2408 info->serial_signals |= SerialSignal_RTS;
2409 usc_set_serial_signals(info);
2410 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2413 } /* end of mgsl_unthrottle() */
2415 /* mgsl_get_stats()
2417 * get the current serial parameters information
2419 * Arguments: info pointer to device instance data
2420 * user_icount pointer to buffer to hold returned stats
2422 * Return Value: 0 if success, otherwise error code
2424 static int mgsl_get_stats(struct mgsl_struct * info, struct mgsl_icount __user *user_icount)
2426 int err;
2428 if (debug_level >= DEBUG_LEVEL_INFO)
2429 printk("%s(%d):mgsl_get_params(%s)\n",
2430 __FILE__,__LINE__, info->device_name);
2432 if (!user_icount) {
2433 memset(&info->icount, 0, sizeof(info->icount));
2434 } else {
2435 mutex_lock(&info->port.mutex);
2436 COPY_TO_USER(err, user_icount, &info->icount, sizeof(struct mgsl_icount));
2437 mutex_unlock(&info->port.mutex);
2438 if (err)
2439 return -EFAULT;
2442 return 0;
2444 } /* end of mgsl_get_stats() */
2446 /* mgsl_get_params()
2448 * get the current serial parameters information
2450 * Arguments: info pointer to device instance data
2451 * user_params pointer to buffer to hold returned params
2453 * Return Value: 0 if success, otherwise error code
2455 static int mgsl_get_params(struct mgsl_struct * info, MGSL_PARAMS __user *user_params)
2457 int err;
2458 if (debug_level >= DEBUG_LEVEL_INFO)
2459 printk("%s(%d):mgsl_get_params(%s)\n",
2460 __FILE__,__LINE__, info->device_name);
2462 mutex_lock(&info->port.mutex);
2463 COPY_TO_USER(err,user_params, &info->params, sizeof(MGSL_PARAMS));
2464 mutex_unlock(&info->port.mutex);
2465 if (err) {
2466 if ( debug_level >= DEBUG_LEVEL_INFO )
2467 printk( "%s(%d):mgsl_get_params(%s) user buffer copy failed\n",
2468 __FILE__,__LINE__,info->device_name);
2469 return -EFAULT;
2472 return 0;
2474 } /* end of mgsl_get_params() */
2476 /* mgsl_set_params()
2478 * set the serial parameters
2480 * Arguments:
2482 * info pointer to device instance data
2483 * new_params user buffer containing new serial params
2485 * Return Value: 0 if success, otherwise error code
2487 static int mgsl_set_params(struct mgsl_struct * info, MGSL_PARAMS __user *new_params)
2489 unsigned long flags;
2490 MGSL_PARAMS tmp_params;
2491 int err;
2493 if (debug_level >= DEBUG_LEVEL_INFO)
2494 printk("%s(%d):mgsl_set_params %s\n", __FILE__,__LINE__,
2495 info->device_name );
2496 COPY_FROM_USER(err,&tmp_params, new_params, sizeof(MGSL_PARAMS));
2497 if (err) {
2498 if ( debug_level >= DEBUG_LEVEL_INFO )
2499 printk( "%s(%d):mgsl_set_params(%s) user buffer copy failed\n",
2500 __FILE__,__LINE__,info->device_name);
2501 return -EFAULT;
2504 mutex_lock(&info->port.mutex);
2505 spin_lock_irqsave(&info->irq_spinlock,flags);
2506 memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
2507 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2509 mgsl_change_params(info);
2510 mutex_unlock(&info->port.mutex);
2512 return 0;
2514 } /* end of mgsl_set_params() */
2516 /* mgsl_get_txidle()
2518 * get the current transmit idle mode
2520 * Arguments: info pointer to device instance data
2521 * idle_mode pointer to buffer to hold returned idle mode
2523 * Return Value: 0 if success, otherwise error code
2525 static int mgsl_get_txidle(struct mgsl_struct * info, int __user *idle_mode)
2527 int err;
2529 if (debug_level >= DEBUG_LEVEL_INFO)
2530 printk("%s(%d):mgsl_get_txidle(%s)=%d\n",
2531 __FILE__,__LINE__, info->device_name, info->idle_mode);
2533 COPY_TO_USER(err,idle_mode, &info->idle_mode, sizeof(int));
2534 if (err) {
2535 if ( debug_level >= DEBUG_LEVEL_INFO )
2536 printk( "%s(%d):mgsl_get_txidle(%s) user buffer copy failed\n",
2537 __FILE__,__LINE__,info->device_name);
2538 return -EFAULT;
2541 return 0;
2543 } /* end of mgsl_get_txidle() */
2545 /* mgsl_set_txidle() service ioctl to set transmit idle mode
2547 * Arguments: info pointer to device instance data
2548 * idle_mode new idle mode
2550 * Return Value: 0 if success, otherwise error code
2552 static int mgsl_set_txidle(struct mgsl_struct * info, int idle_mode)
2554 unsigned long flags;
2556 if (debug_level >= DEBUG_LEVEL_INFO)
2557 printk("%s(%d):mgsl_set_txidle(%s,%d)\n", __FILE__,__LINE__,
2558 info->device_name, idle_mode );
2560 spin_lock_irqsave(&info->irq_spinlock,flags);
2561 info->idle_mode = idle_mode;
2562 usc_set_txidle( info );
2563 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2564 return 0;
2566 } /* end of mgsl_set_txidle() */
2568 /* mgsl_txenable()
2570 * enable or disable the transmitter
2572 * Arguments:
2574 * info pointer to device instance data
2575 * enable 1 = enable, 0 = disable
2577 * Return Value: 0 if success, otherwise error code
2579 static int mgsl_txenable(struct mgsl_struct * info, int enable)
2581 unsigned long flags;
2583 if (debug_level >= DEBUG_LEVEL_INFO)
2584 printk("%s(%d):mgsl_txenable(%s,%d)\n", __FILE__,__LINE__,
2585 info->device_name, enable);
2587 spin_lock_irqsave(&info->irq_spinlock,flags);
2588 if ( enable ) {
2589 if ( !info->tx_enabled ) {
2591 usc_start_transmitter(info);
2592 /*--------------------------------------------------
2593 * if HDLC/SDLC Loop mode, attempt to insert the
2594 * station in the 'loop' by setting CMR:13. Upon
2595 * receipt of the next GoAhead (RxAbort) sequence,
2596 * the OnLoop indicator (CCSR:7) should go active
2597 * to indicate that we are on the loop
2598 *--------------------------------------------------*/
2599 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
2600 usc_loopmode_insert_request( info );
2602 } else {
2603 if ( info->tx_enabled )
2604 usc_stop_transmitter(info);
2606 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2607 return 0;
2609 } /* end of mgsl_txenable() */
2611 /* mgsl_txabort() abort send HDLC frame
2613 * Arguments: info pointer to device instance data
2614 * Return Value: 0 if success, otherwise error code
2616 static int mgsl_txabort(struct mgsl_struct * info)
2618 unsigned long flags;
2620 if (debug_level >= DEBUG_LEVEL_INFO)
2621 printk("%s(%d):mgsl_txabort(%s)\n", __FILE__,__LINE__,
2622 info->device_name);
2624 spin_lock_irqsave(&info->irq_spinlock,flags);
2625 if ( info->tx_active && info->params.mode == MGSL_MODE_HDLC )
2627 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
2628 usc_loopmode_cancel_transmit( info );
2629 else
2630 usc_TCmd(info,TCmd_SendAbort);
2632 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2633 return 0;
2635 } /* end of mgsl_txabort() */
2637 /* mgsl_rxenable() enable or disable the receiver
2639 * Arguments: info pointer to device instance data
2640 * enable 1 = enable, 0 = disable
2641 * Return Value: 0 if success, otherwise error code
2643 static int mgsl_rxenable(struct mgsl_struct * info, int enable)
2645 unsigned long flags;
2647 if (debug_level >= DEBUG_LEVEL_INFO)
2648 printk("%s(%d):mgsl_rxenable(%s,%d)\n", __FILE__,__LINE__,
2649 info->device_name, enable);
2651 spin_lock_irqsave(&info->irq_spinlock,flags);
2652 if ( enable ) {
2653 if ( !info->rx_enabled )
2654 usc_start_receiver(info);
2655 } else {
2656 if ( info->rx_enabled )
2657 usc_stop_receiver(info);
2659 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2660 return 0;
2662 } /* end of mgsl_rxenable() */
2664 /* mgsl_wait_event() wait for specified event to occur
2666 * Arguments: info pointer to device instance data
2667 * mask pointer to bitmask of events to wait for
2668 * Return Value: 0 if successful and bit mask updated with
2669 * of events triggerred,
2670 * otherwise error code
2672 static int mgsl_wait_event(struct mgsl_struct * info, int __user * mask_ptr)
2674 unsigned long flags;
2675 int s;
2676 int rc=0;
2677 struct mgsl_icount cprev, cnow;
2678 int events;
2679 int mask;
2680 struct _input_signal_events oldsigs, newsigs;
2681 DECLARE_WAITQUEUE(wait, current);
2683 COPY_FROM_USER(rc,&mask, mask_ptr, sizeof(int));
2684 if (rc) {
2685 return -EFAULT;
2688 if (debug_level >= DEBUG_LEVEL_INFO)
2689 printk("%s(%d):mgsl_wait_event(%s,%d)\n", __FILE__,__LINE__,
2690 info->device_name, mask);
2692 spin_lock_irqsave(&info->irq_spinlock,flags);
2694 /* return immediately if state matches requested events */
2695 usc_get_serial_signals(info);
2696 s = info->serial_signals;
2697 events = mask &
2698 ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
2699 ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
2700 ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
2701 ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
2702 if (events) {
2703 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2704 goto exit;
2707 /* save current irq counts */
2708 cprev = info->icount;
2709 oldsigs = info->input_signal_events;
2711 /* enable hunt and idle irqs if needed */
2712 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2713 u16 oldreg = usc_InReg(info,RICR);
2714 u16 newreg = oldreg +
2715 (mask & MgslEvent_ExitHuntMode ? RXSTATUS_EXITED_HUNT:0) +
2716 (mask & MgslEvent_IdleReceived ? RXSTATUS_IDLE_RECEIVED:0);
2717 if (oldreg != newreg)
2718 usc_OutReg(info, RICR, newreg);
2721 set_current_state(TASK_INTERRUPTIBLE);
2722 add_wait_queue(&info->event_wait_q, &wait);
2724 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2727 for(;;) {
2728 schedule();
2729 if (signal_pending(current)) {
2730 rc = -ERESTARTSYS;
2731 break;
2734 /* get current irq counts */
2735 spin_lock_irqsave(&info->irq_spinlock,flags);
2736 cnow = info->icount;
2737 newsigs = info->input_signal_events;
2738 set_current_state(TASK_INTERRUPTIBLE);
2739 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2741 /* if no change, wait aborted for some reason */
2742 if (newsigs.dsr_up == oldsigs.dsr_up &&
2743 newsigs.dsr_down == oldsigs.dsr_down &&
2744 newsigs.dcd_up == oldsigs.dcd_up &&
2745 newsigs.dcd_down == oldsigs.dcd_down &&
2746 newsigs.cts_up == oldsigs.cts_up &&
2747 newsigs.cts_down == oldsigs.cts_down &&
2748 newsigs.ri_up == oldsigs.ri_up &&
2749 newsigs.ri_down == oldsigs.ri_down &&
2750 cnow.exithunt == cprev.exithunt &&
2751 cnow.rxidle == cprev.rxidle) {
2752 rc = -EIO;
2753 break;
2756 events = mask &
2757 ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
2758 (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
2759 (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
2760 (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
2761 (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
2762 (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
2763 (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
2764 (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
2765 (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
2766 (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
2767 if (events)
2768 break;
2770 cprev = cnow;
2771 oldsigs = newsigs;
2774 remove_wait_queue(&info->event_wait_q, &wait);
2775 set_current_state(TASK_RUNNING);
2777 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2778 spin_lock_irqsave(&info->irq_spinlock,flags);
2779 if (!waitqueue_active(&info->event_wait_q)) {
2780 /* disable enable exit hunt mode/idle rcvd IRQs */
2781 usc_OutReg(info, RICR, usc_InReg(info,RICR) &
2782 ~(RXSTATUS_EXITED_HUNT + RXSTATUS_IDLE_RECEIVED));
2784 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2786 exit:
2787 if ( rc == 0 )
2788 PUT_USER(rc, events, mask_ptr);
2790 return rc;
2792 } /* end of mgsl_wait_event() */
2794 static int modem_input_wait(struct mgsl_struct *info,int arg)
2796 unsigned long flags;
2797 int rc;
2798 struct mgsl_icount cprev, cnow;
2799 DECLARE_WAITQUEUE(wait, current);
2801 /* save current irq counts */
2802 spin_lock_irqsave(&info->irq_spinlock,flags);
2803 cprev = info->icount;
2804 add_wait_queue(&info->status_event_wait_q, &wait);
2805 set_current_state(TASK_INTERRUPTIBLE);
2806 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2808 for(;;) {
2809 schedule();
2810 if (signal_pending(current)) {
2811 rc = -ERESTARTSYS;
2812 break;
2815 /* get new irq counts */
2816 spin_lock_irqsave(&info->irq_spinlock,flags);
2817 cnow = info->icount;
2818 set_current_state(TASK_INTERRUPTIBLE);
2819 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2821 /* if no change, wait aborted for some reason */
2822 if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
2823 cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
2824 rc = -EIO;
2825 break;
2828 /* check for change in caller specified modem input */
2829 if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
2830 (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
2831 (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
2832 (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
2833 rc = 0;
2834 break;
2837 cprev = cnow;
2839 remove_wait_queue(&info->status_event_wait_q, &wait);
2840 set_current_state(TASK_RUNNING);
2841 return rc;
2844 /* return the state of the serial control and status signals
2846 static int tiocmget(struct tty_struct *tty)
2848 struct mgsl_struct *info = tty->driver_data;
2849 unsigned int result;
2850 unsigned long flags;
2852 spin_lock_irqsave(&info->irq_spinlock,flags);
2853 usc_get_serial_signals(info);
2854 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2856 result = ((info->serial_signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
2857 ((info->serial_signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
2858 ((info->serial_signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
2859 ((info->serial_signals & SerialSignal_RI) ? TIOCM_RNG:0) +
2860 ((info->serial_signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
2861 ((info->serial_signals & SerialSignal_CTS) ? TIOCM_CTS:0);
2863 if (debug_level >= DEBUG_LEVEL_INFO)
2864 printk("%s(%d):%s tiocmget() value=%08X\n",
2865 __FILE__,__LINE__, info->device_name, result );
2866 return result;
2869 /* set modem control signals (DTR/RTS)
2871 static int tiocmset(struct tty_struct *tty,
2872 unsigned int set, unsigned int clear)
2874 struct mgsl_struct *info = tty->driver_data;
2875 unsigned long flags;
2877 if (debug_level >= DEBUG_LEVEL_INFO)
2878 printk("%s(%d):%s tiocmset(%x,%x)\n",
2879 __FILE__,__LINE__,info->device_name, set, clear);
2881 if (set & TIOCM_RTS)
2882 info->serial_signals |= SerialSignal_RTS;
2883 if (set & TIOCM_DTR)
2884 info->serial_signals |= SerialSignal_DTR;
2885 if (clear & TIOCM_RTS)
2886 info->serial_signals &= ~SerialSignal_RTS;
2887 if (clear & TIOCM_DTR)
2888 info->serial_signals &= ~SerialSignal_DTR;
2890 spin_lock_irqsave(&info->irq_spinlock,flags);
2891 usc_set_serial_signals(info);
2892 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2894 return 0;
2897 /* mgsl_break() Set or clear transmit break condition
2899 * Arguments: tty pointer to tty instance data
2900 * break_state -1=set break condition, 0=clear
2901 * Return Value: error code
2903 static int mgsl_break(struct tty_struct *tty, int break_state)
2905 struct mgsl_struct * info = tty->driver_data;
2906 unsigned long flags;
2908 if (debug_level >= DEBUG_LEVEL_INFO)
2909 printk("%s(%d):mgsl_break(%s,%d)\n",
2910 __FILE__,__LINE__, info->device_name, break_state);
2912 if (mgsl_paranoia_check(info, tty->name, "mgsl_break"))
2913 return -EINVAL;
2915 spin_lock_irqsave(&info->irq_spinlock,flags);
2916 if (break_state == -1)
2917 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) | BIT7));
2918 else
2919 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) & ~BIT7));
2920 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2921 return 0;
2923 } /* end of mgsl_break() */
2926 * Get counter of input serial line interrupts (DCD,RI,DSR,CTS)
2927 * Return: write counters to the user passed counter struct
2928 * NB: both 1->0 and 0->1 transitions are counted except for
2929 * RI where only 0->1 is counted.
2931 static int msgl_get_icount(struct tty_struct *tty,
2932 struct serial_icounter_struct *icount)
2935 struct mgsl_struct * info = tty->driver_data;
2936 struct mgsl_icount cnow; /* kernel counter temps */
2937 unsigned long flags;
2939 spin_lock_irqsave(&info->irq_spinlock,flags);
2940 cnow = info->icount;
2941 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2943 icount->cts = cnow.cts;
2944 icount->dsr = cnow.dsr;
2945 icount->rng = cnow.rng;
2946 icount->dcd = cnow.dcd;
2947 icount->rx = cnow.rx;
2948 icount->tx = cnow.tx;
2949 icount->frame = cnow.frame;
2950 icount->overrun = cnow.overrun;
2951 icount->parity = cnow.parity;
2952 icount->brk = cnow.brk;
2953 icount->buf_overrun = cnow.buf_overrun;
2954 return 0;
2957 /* mgsl_ioctl() Service an IOCTL request
2959 * Arguments:
2961 * tty pointer to tty instance data
2962 * cmd IOCTL command code
2963 * arg command argument/context
2965 * Return Value: 0 if success, otherwise error code
2967 static int mgsl_ioctl(struct tty_struct *tty,
2968 unsigned int cmd, unsigned long arg)
2970 struct mgsl_struct * info = tty->driver_data;
2972 if (debug_level >= DEBUG_LEVEL_INFO)
2973 printk("%s(%d):mgsl_ioctl %s cmd=%08X\n", __FILE__,__LINE__,
2974 info->device_name, cmd );
2976 if (mgsl_paranoia_check(info, tty->name, "mgsl_ioctl"))
2977 return -ENODEV;
2979 if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
2980 (cmd != TIOCMIWAIT)) {
2981 if (tty->flags & (1 << TTY_IO_ERROR))
2982 return -EIO;
2985 return mgsl_ioctl_common(info, cmd, arg);
2988 static int mgsl_ioctl_common(struct mgsl_struct *info, unsigned int cmd, unsigned long arg)
2990 void __user *argp = (void __user *)arg;
2992 switch (cmd) {
2993 case MGSL_IOCGPARAMS:
2994 return mgsl_get_params(info, argp);
2995 case MGSL_IOCSPARAMS:
2996 return mgsl_set_params(info, argp);
2997 case MGSL_IOCGTXIDLE:
2998 return mgsl_get_txidle(info, argp);
2999 case MGSL_IOCSTXIDLE:
3000 return mgsl_set_txidle(info,(int)arg);
3001 case MGSL_IOCTXENABLE:
3002 return mgsl_txenable(info,(int)arg);
3003 case MGSL_IOCRXENABLE:
3004 return mgsl_rxenable(info,(int)arg);
3005 case MGSL_IOCTXABORT:
3006 return mgsl_txabort(info);
3007 case MGSL_IOCGSTATS:
3008 return mgsl_get_stats(info, argp);
3009 case MGSL_IOCWAITEVENT:
3010 return mgsl_wait_event(info, argp);
3011 case MGSL_IOCLOOPTXDONE:
3012 return mgsl_loopmode_send_done(info);
3013 /* Wait for modem input (DCD,RI,DSR,CTS) change
3014 * as specified by mask in arg (TIOCM_RNG/DSR/CD/CTS)
3016 case TIOCMIWAIT:
3017 return modem_input_wait(info,(int)arg);
3019 default:
3020 return -ENOIOCTLCMD;
3022 return 0;
3025 /* mgsl_set_termios()
3027 * Set new termios settings
3029 * Arguments:
3031 * tty pointer to tty structure
3032 * termios pointer to buffer to hold returned old termios
3034 * Return Value: None
3036 static void mgsl_set_termios(struct tty_struct *tty, struct ktermios *old_termios)
3038 struct mgsl_struct *info = tty->driver_data;
3039 unsigned long flags;
3041 if (debug_level >= DEBUG_LEVEL_INFO)
3042 printk("%s(%d):mgsl_set_termios %s\n", __FILE__,__LINE__,
3043 tty->driver->name );
3045 mgsl_change_params(info);
3047 /* Handle transition to B0 status */
3048 if (old_termios->c_cflag & CBAUD &&
3049 !(tty->termios->c_cflag & CBAUD)) {
3050 info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
3051 spin_lock_irqsave(&info->irq_spinlock,flags);
3052 usc_set_serial_signals(info);
3053 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3056 /* Handle transition away from B0 status */
3057 if (!(old_termios->c_cflag & CBAUD) &&
3058 tty->termios->c_cflag & CBAUD) {
3059 info->serial_signals |= SerialSignal_DTR;
3060 if (!(tty->termios->c_cflag & CRTSCTS) ||
3061 !test_bit(TTY_THROTTLED, &tty->flags)) {
3062 info->serial_signals |= SerialSignal_RTS;
3064 spin_lock_irqsave(&info->irq_spinlock,flags);
3065 usc_set_serial_signals(info);
3066 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3069 /* Handle turning off CRTSCTS */
3070 if (old_termios->c_cflag & CRTSCTS &&
3071 !(tty->termios->c_cflag & CRTSCTS)) {
3072 tty->hw_stopped = 0;
3073 mgsl_start(tty);
3076 } /* end of mgsl_set_termios() */
3078 /* mgsl_close()
3080 * Called when port is closed. Wait for remaining data to be
3081 * sent. Disable port and free resources.
3083 * Arguments:
3085 * tty pointer to open tty structure
3086 * filp pointer to open file object
3088 * Return Value: None
3090 static void mgsl_close(struct tty_struct *tty, struct file * filp)
3092 struct mgsl_struct * info = tty->driver_data;
3094 if (mgsl_paranoia_check(info, tty->name, "mgsl_close"))
3095 return;
3097 if (debug_level >= DEBUG_LEVEL_INFO)
3098 printk("%s(%d):mgsl_close(%s) entry, count=%d\n",
3099 __FILE__,__LINE__, info->device_name, info->port.count);
3101 if (tty_port_close_start(&info->port, tty, filp) == 0)
3102 goto cleanup;
3104 mutex_lock(&info->port.mutex);
3105 if (info->port.flags & ASYNC_INITIALIZED)
3106 mgsl_wait_until_sent(tty, info->timeout);
3107 mgsl_flush_buffer(tty);
3108 tty_ldisc_flush(tty);
3109 shutdown(info);
3110 mutex_unlock(&info->port.mutex);
3112 tty_port_close_end(&info->port, tty);
3113 info->port.tty = NULL;
3114 cleanup:
3115 if (debug_level >= DEBUG_LEVEL_INFO)
3116 printk("%s(%d):mgsl_close(%s) exit, count=%d\n", __FILE__,__LINE__,
3117 tty->driver->name, info->port.count);
3119 } /* end of mgsl_close() */
3121 /* mgsl_wait_until_sent()
3123 * Wait until the transmitter is empty.
3125 * Arguments:
3127 * tty pointer to tty info structure
3128 * timeout time to wait for send completion
3130 * Return Value: None
3132 static void mgsl_wait_until_sent(struct tty_struct *tty, int timeout)
3134 struct mgsl_struct * info = tty->driver_data;
3135 unsigned long orig_jiffies, char_time;
3137 if (!info )
3138 return;
3140 if (debug_level >= DEBUG_LEVEL_INFO)
3141 printk("%s(%d):mgsl_wait_until_sent(%s) entry\n",
3142 __FILE__,__LINE__, info->device_name );
3144 if (mgsl_paranoia_check(info, tty->name, "mgsl_wait_until_sent"))
3145 return;
3147 if (!(info->port.flags & ASYNC_INITIALIZED))
3148 goto exit;
3150 orig_jiffies = jiffies;
3152 /* Set check interval to 1/5 of estimated time to
3153 * send a character, and make it at least 1. The check
3154 * interval should also be less than the timeout.
3155 * Note: use tight timings here to satisfy the NIST-PCTS.
3158 if ( info->params.data_rate ) {
3159 char_time = info->timeout/(32 * 5);
3160 if (!char_time)
3161 char_time++;
3162 } else
3163 char_time = 1;
3165 if (timeout)
3166 char_time = min_t(unsigned long, char_time, timeout);
3168 if ( info->params.mode == MGSL_MODE_HDLC ||
3169 info->params.mode == MGSL_MODE_RAW ) {
3170 while (info->tx_active) {
3171 msleep_interruptible(jiffies_to_msecs(char_time));
3172 if (signal_pending(current))
3173 break;
3174 if (timeout && time_after(jiffies, orig_jiffies + timeout))
3175 break;
3177 } else {
3178 while (!(usc_InReg(info,TCSR) & TXSTATUS_ALL_SENT) &&
3179 info->tx_enabled) {
3180 msleep_interruptible(jiffies_to_msecs(char_time));
3181 if (signal_pending(current))
3182 break;
3183 if (timeout && time_after(jiffies, orig_jiffies + timeout))
3184 break;
3188 exit:
3189 if (debug_level >= DEBUG_LEVEL_INFO)
3190 printk("%s(%d):mgsl_wait_until_sent(%s) exit\n",
3191 __FILE__,__LINE__, info->device_name );
3193 } /* end of mgsl_wait_until_sent() */
3195 /* mgsl_hangup()
3197 * Called by tty_hangup() when a hangup is signaled.
3198 * This is the same as to closing all open files for the port.
3200 * Arguments: tty pointer to associated tty object
3201 * Return Value: None
3203 static void mgsl_hangup(struct tty_struct *tty)
3205 struct mgsl_struct * info = tty->driver_data;
3207 if (debug_level >= DEBUG_LEVEL_INFO)
3208 printk("%s(%d):mgsl_hangup(%s)\n",
3209 __FILE__,__LINE__, info->device_name );
3211 if (mgsl_paranoia_check(info, tty->name, "mgsl_hangup"))
3212 return;
3214 mgsl_flush_buffer(tty);
3215 shutdown(info);
3217 info->port.count = 0;
3218 info->port.flags &= ~ASYNC_NORMAL_ACTIVE;
3219 info->port.tty = NULL;
3221 wake_up_interruptible(&info->port.open_wait);
3223 } /* end of mgsl_hangup() */
3226 * carrier_raised()
3228 * Return true if carrier is raised
3231 static int carrier_raised(struct tty_port *port)
3233 unsigned long flags;
3234 struct mgsl_struct *info = container_of(port, struct mgsl_struct, port);
3236 spin_lock_irqsave(&info->irq_spinlock, flags);
3237 usc_get_serial_signals(info);
3238 spin_unlock_irqrestore(&info->irq_spinlock, flags);
3239 return (info->serial_signals & SerialSignal_DCD) ? 1 : 0;
3242 static void dtr_rts(struct tty_port *port, int on)
3244 struct mgsl_struct *info = container_of(port, struct mgsl_struct, port);
3245 unsigned long flags;
3247 spin_lock_irqsave(&info->irq_spinlock,flags);
3248 if (on)
3249 info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
3250 else
3251 info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
3252 usc_set_serial_signals(info);
3253 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3257 /* block_til_ready()
3259 * Block the current process until the specified port
3260 * is ready to be opened.
3262 * Arguments:
3264 * tty pointer to tty info structure
3265 * filp pointer to open file object
3266 * info pointer to device instance data
3268 * Return Value: 0 if success, otherwise error code
3270 static int block_til_ready(struct tty_struct *tty, struct file * filp,
3271 struct mgsl_struct *info)
3273 DECLARE_WAITQUEUE(wait, current);
3274 int retval;
3275 bool do_clocal = false;
3276 bool extra_count = false;
3277 unsigned long flags;
3278 int dcd;
3279 struct tty_port *port = &info->port;
3281 if (debug_level >= DEBUG_LEVEL_INFO)
3282 printk("%s(%d):block_til_ready on %s\n",
3283 __FILE__,__LINE__, tty->driver->name );
3285 if (filp->f_flags & O_NONBLOCK || tty->flags & (1 << TTY_IO_ERROR)){
3286 /* nonblock mode is set or port is not enabled */
3287 port->flags |= ASYNC_NORMAL_ACTIVE;
3288 return 0;
3291 if (tty->termios->c_cflag & CLOCAL)
3292 do_clocal = true;
3294 /* Wait for carrier detect and the line to become
3295 * free (i.e., not in use by the callout). While we are in
3296 * this loop, port->count is dropped by one, so that
3297 * mgsl_close() knows when to free things. We restore it upon
3298 * exit, either normal or abnormal.
3301 retval = 0;
3302 add_wait_queue(&port->open_wait, &wait);
3304 if (debug_level >= DEBUG_LEVEL_INFO)
3305 printk("%s(%d):block_til_ready before block on %s count=%d\n",
3306 __FILE__,__LINE__, tty->driver->name, port->count );
3308 spin_lock_irqsave(&info->irq_spinlock, flags);
3309 if (!tty_hung_up_p(filp)) {
3310 extra_count = true;
3311 port->count--;
3313 spin_unlock_irqrestore(&info->irq_spinlock, flags);
3314 port->blocked_open++;
3316 while (1) {
3317 if (tty->termios->c_cflag & CBAUD)
3318 tty_port_raise_dtr_rts(port);
3320 set_current_state(TASK_INTERRUPTIBLE);
3322 if (tty_hung_up_p(filp) || !(port->flags & ASYNC_INITIALIZED)){
3323 retval = (port->flags & ASYNC_HUP_NOTIFY) ?
3324 -EAGAIN : -ERESTARTSYS;
3325 break;
3328 dcd = tty_port_carrier_raised(&info->port);
3330 if (!(port->flags & ASYNC_CLOSING) && (do_clocal || dcd))
3331 break;
3333 if (signal_pending(current)) {
3334 retval = -ERESTARTSYS;
3335 break;
3338 if (debug_level >= DEBUG_LEVEL_INFO)
3339 printk("%s(%d):block_til_ready blocking on %s count=%d\n",
3340 __FILE__,__LINE__, tty->driver->name, port->count );
3342 tty_unlock();
3343 schedule();
3344 tty_lock();
3347 set_current_state(TASK_RUNNING);
3348 remove_wait_queue(&port->open_wait, &wait);
3350 /* FIXME: Racy on hangup during close wait */
3351 if (extra_count)
3352 port->count++;
3353 port->blocked_open--;
3355 if (debug_level >= DEBUG_LEVEL_INFO)
3356 printk("%s(%d):block_til_ready after blocking on %s count=%d\n",
3357 __FILE__,__LINE__, tty->driver->name, port->count );
3359 if (!retval)
3360 port->flags |= ASYNC_NORMAL_ACTIVE;
3362 return retval;
3364 } /* end of block_til_ready() */
3366 /* mgsl_open()
3368 * Called when a port is opened. Init and enable port.
3369 * Perform serial-specific initialization for the tty structure.
3371 * Arguments: tty pointer to tty info structure
3372 * filp associated file pointer
3374 * Return Value: 0 if success, otherwise error code
3376 static int mgsl_open(struct tty_struct *tty, struct file * filp)
3378 struct mgsl_struct *info;
3379 int retval, line;
3380 unsigned long flags;
3382 /* verify range of specified line number */
3383 line = tty->index;
3384 if ((line < 0) || (line >= mgsl_device_count)) {
3385 printk("%s(%d):mgsl_open with invalid line #%d.\n",
3386 __FILE__,__LINE__,line);
3387 return -ENODEV;
3390 /* find the info structure for the specified line */
3391 info = mgsl_device_list;
3392 while(info && info->line != line)
3393 info = info->next_device;
3394 if (mgsl_paranoia_check(info, tty->name, "mgsl_open"))
3395 return -ENODEV;
3397 tty->driver_data = info;
3398 info->port.tty = tty;
3400 if (debug_level >= DEBUG_LEVEL_INFO)
3401 printk("%s(%d):mgsl_open(%s), old ref count = %d\n",
3402 __FILE__,__LINE__,tty->driver->name, info->port.count);
3404 /* If port is closing, signal caller to try again */
3405 if (tty_hung_up_p(filp) || info->port.flags & ASYNC_CLOSING){
3406 if (info->port.flags & ASYNC_CLOSING)
3407 interruptible_sleep_on(&info->port.close_wait);
3408 retval = ((info->port.flags & ASYNC_HUP_NOTIFY) ?
3409 -EAGAIN : -ERESTARTSYS);
3410 goto cleanup;
3413 info->port.tty->low_latency = (info->port.flags & ASYNC_LOW_LATENCY) ? 1 : 0;
3415 spin_lock_irqsave(&info->netlock, flags);
3416 if (info->netcount) {
3417 retval = -EBUSY;
3418 spin_unlock_irqrestore(&info->netlock, flags);
3419 goto cleanup;
3421 info->port.count++;
3422 spin_unlock_irqrestore(&info->netlock, flags);
3424 if (info->port.count == 1) {
3425 /* 1st open on this device, init hardware */
3426 retval = startup(info);
3427 if (retval < 0)
3428 goto cleanup;
3431 retval = block_til_ready(tty, filp, info);
3432 if (retval) {
3433 if (debug_level >= DEBUG_LEVEL_INFO)
3434 printk("%s(%d):block_til_ready(%s) returned %d\n",
3435 __FILE__,__LINE__, info->device_name, retval);
3436 goto cleanup;
3439 if (debug_level >= DEBUG_LEVEL_INFO)
3440 printk("%s(%d):mgsl_open(%s) success\n",
3441 __FILE__,__LINE__, info->device_name);
3442 retval = 0;
3444 cleanup:
3445 if (retval) {
3446 if (tty->count == 1)
3447 info->port.tty = NULL; /* tty layer will release tty struct */
3448 if(info->port.count)
3449 info->port.count--;
3452 return retval;
3454 } /* end of mgsl_open() */
3457 * /proc fs routines....
3460 static inline void line_info(struct seq_file *m, struct mgsl_struct *info)
3462 char stat_buf[30];
3463 unsigned long flags;
3465 if (info->bus_type == MGSL_BUS_TYPE_PCI) {
3466 seq_printf(m, "%s:PCI io:%04X irq:%d mem:%08X lcr:%08X",
3467 info->device_name, info->io_base, info->irq_level,
3468 info->phys_memory_base, info->phys_lcr_base);
3469 } else {
3470 seq_printf(m, "%s:(E)ISA io:%04X irq:%d dma:%d",
3471 info->device_name, info->io_base,
3472 info->irq_level, info->dma_level);
3475 /* output current serial signal states */
3476 spin_lock_irqsave(&info->irq_spinlock,flags);
3477 usc_get_serial_signals(info);
3478 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3480 stat_buf[0] = 0;
3481 stat_buf[1] = 0;
3482 if (info->serial_signals & SerialSignal_RTS)
3483 strcat(stat_buf, "|RTS");
3484 if (info->serial_signals & SerialSignal_CTS)
3485 strcat(stat_buf, "|CTS");
3486 if (info->serial_signals & SerialSignal_DTR)
3487 strcat(stat_buf, "|DTR");
3488 if (info->serial_signals & SerialSignal_DSR)
3489 strcat(stat_buf, "|DSR");
3490 if (info->serial_signals & SerialSignal_DCD)
3491 strcat(stat_buf, "|CD");
3492 if (info->serial_signals & SerialSignal_RI)
3493 strcat(stat_buf, "|RI");
3495 if (info->params.mode == MGSL_MODE_HDLC ||
3496 info->params.mode == MGSL_MODE_RAW ) {
3497 seq_printf(m, " HDLC txok:%d rxok:%d",
3498 info->icount.txok, info->icount.rxok);
3499 if (info->icount.txunder)
3500 seq_printf(m, " txunder:%d", info->icount.txunder);
3501 if (info->icount.txabort)
3502 seq_printf(m, " txabort:%d", info->icount.txabort);
3503 if (info->icount.rxshort)
3504 seq_printf(m, " rxshort:%d", info->icount.rxshort);
3505 if (info->icount.rxlong)
3506 seq_printf(m, " rxlong:%d", info->icount.rxlong);
3507 if (info->icount.rxover)
3508 seq_printf(m, " rxover:%d", info->icount.rxover);
3509 if (info->icount.rxcrc)
3510 seq_printf(m, " rxcrc:%d", info->icount.rxcrc);
3511 } else {
3512 seq_printf(m, " ASYNC tx:%d rx:%d",
3513 info->icount.tx, info->icount.rx);
3514 if (info->icount.frame)
3515 seq_printf(m, " fe:%d", info->icount.frame);
3516 if (info->icount.parity)
3517 seq_printf(m, " pe:%d", info->icount.parity);
3518 if (info->icount.brk)
3519 seq_printf(m, " brk:%d", info->icount.brk);
3520 if (info->icount.overrun)
3521 seq_printf(m, " oe:%d", info->icount.overrun);
3524 /* Append serial signal status to end */
3525 seq_printf(m, " %s\n", stat_buf+1);
3527 seq_printf(m, "txactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
3528 info->tx_active,info->bh_requested,info->bh_running,
3529 info->pending_bh);
3531 spin_lock_irqsave(&info->irq_spinlock,flags);
3533 u16 Tcsr = usc_InReg( info, TCSR );
3534 u16 Tdmr = usc_InDmaReg( info, TDMR );
3535 u16 Ticr = usc_InReg( info, TICR );
3536 u16 Rscr = usc_InReg( info, RCSR );
3537 u16 Rdmr = usc_InDmaReg( info, RDMR );
3538 u16 Ricr = usc_InReg( info, RICR );
3539 u16 Icr = usc_InReg( info, ICR );
3540 u16 Dccr = usc_InReg( info, DCCR );
3541 u16 Tmr = usc_InReg( info, TMR );
3542 u16 Tccr = usc_InReg( info, TCCR );
3543 u16 Ccar = inw( info->io_base + CCAR );
3544 seq_printf(m, "tcsr=%04X tdmr=%04X ticr=%04X rcsr=%04X rdmr=%04X\n"
3545 "ricr=%04X icr =%04X dccr=%04X tmr=%04X tccr=%04X ccar=%04X\n",
3546 Tcsr,Tdmr,Ticr,Rscr,Rdmr,Ricr,Icr,Dccr,Tmr,Tccr,Ccar );
3548 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3551 /* Called to print information about devices */
3552 static int mgsl_proc_show(struct seq_file *m, void *v)
3554 struct mgsl_struct *info;
3556 seq_printf(m, "synclink driver:%s\n", driver_version);
3558 info = mgsl_device_list;
3559 while( info ) {
3560 line_info(m, info);
3561 info = info->next_device;
3563 return 0;
3566 static int mgsl_proc_open(struct inode *inode, struct file *file)
3568 return single_open(file, mgsl_proc_show, NULL);
3571 static const struct file_operations mgsl_proc_fops = {
3572 .owner = THIS_MODULE,
3573 .open = mgsl_proc_open,
3574 .read = seq_read,
3575 .llseek = seq_lseek,
3576 .release = single_release,
3579 /* mgsl_allocate_dma_buffers()
3581 * Allocate and format DMA buffers (ISA adapter)
3582 * or format shared memory buffers (PCI adapter).
3584 * Arguments: info pointer to device instance data
3585 * Return Value: 0 if success, otherwise error
3587 static int mgsl_allocate_dma_buffers(struct mgsl_struct *info)
3589 unsigned short BuffersPerFrame;
3591 info->last_mem_alloc = 0;
3593 /* Calculate the number of DMA buffers necessary to hold the */
3594 /* largest allowable frame size. Note: If the max frame size is */
3595 /* not an even multiple of the DMA buffer size then we need to */
3596 /* round the buffer count per frame up one. */
3598 BuffersPerFrame = (unsigned short)(info->max_frame_size/DMABUFFERSIZE);
3599 if ( info->max_frame_size % DMABUFFERSIZE )
3600 BuffersPerFrame++;
3602 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
3604 * The PCI adapter has 256KBytes of shared memory to use.
3605 * This is 64 PAGE_SIZE buffers.
3607 * The first page is used for padding at this time so the
3608 * buffer list does not begin at offset 0 of the PCI
3609 * adapter's shared memory.
3611 * The 2nd page is used for the buffer list. A 4K buffer
3612 * list can hold 128 DMA_BUFFER structures at 32 bytes
3613 * each.
3615 * This leaves 62 4K pages.
3617 * The next N pages are used for transmit frame(s). We
3618 * reserve enough 4K page blocks to hold the required
3619 * number of transmit dma buffers (num_tx_dma_buffers),
3620 * each of MaxFrameSize size.
3622 * Of the remaining pages (62-N), determine how many can
3623 * be used to receive full MaxFrameSize inbound frames
3625 info->tx_buffer_count = info->num_tx_dma_buffers * BuffersPerFrame;
3626 info->rx_buffer_count = 62 - info->tx_buffer_count;
3627 } else {
3628 /* Calculate the number of PAGE_SIZE buffers needed for */
3629 /* receive and transmit DMA buffers. */
3632 /* Calculate the number of DMA buffers necessary to */
3633 /* hold 7 max size receive frames and one max size transmit frame. */
3634 /* The receive buffer count is bumped by one so we avoid an */
3635 /* End of List condition if all receive buffers are used when */
3636 /* using linked list DMA buffers. */
3638 info->tx_buffer_count = info->num_tx_dma_buffers * BuffersPerFrame;
3639 info->rx_buffer_count = (BuffersPerFrame * MAXRXFRAMES) + 6;
3642 * limit total TxBuffers & RxBuffers to 62 4K total
3643 * (ala PCI Allocation)
3646 if ( (info->tx_buffer_count + info->rx_buffer_count) > 62 )
3647 info->rx_buffer_count = 62 - info->tx_buffer_count;
3651 if ( debug_level >= DEBUG_LEVEL_INFO )
3652 printk("%s(%d):Allocating %d TX and %d RX DMA buffers.\n",
3653 __FILE__,__LINE__, info->tx_buffer_count,info->rx_buffer_count);
3655 if ( mgsl_alloc_buffer_list_memory( info ) < 0 ||
3656 mgsl_alloc_frame_memory(info, info->rx_buffer_list, info->rx_buffer_count) < 0 ||
3657 mgsl_alloc_frame_memory(info, info->tx_buffer_list, info->tx_buffer_count) < 0 ||
3658 mgsl_alloc_intermediate_rxbuffer_memory(info) < 0 ||
3659 mgsl_alloc_intermediate_txbuffer_memory(info) < 0 ) {
3660 printk("%s(%d):Can't allocate DMA buffer memory\n",__FILE__,__LINE__);
3661 return -ENOMEM;
3664 mgsl_reset_rx_dma_buffers( info );
3665 mgsl_reset_tx_dma_buffers( info );
3667 return 0;
3669 } /* end of mgsl_allocate_dma_buffers() */
3672 * mgsl_alloc_buffer_list_memory()
3674 * Allocate a common DMA buffer for use as the
3675 * receive and transmit buffer lists.
3677 * A buffer list is a set of buffer entries where each entry contains
3678 * a pointer to an actual buffer and a pointer to the next buffer entry
3679 * (plus some other info about the buffer).
3681 * The buffer entries for a list are built to form a circular list so
3682 * that when the entire list has been traversed you start back at the
3683 * beginning.
3685 * This function allocates memory for just the buffer entries.
3686 * The links (pointer to next entry) are filled in with the physical
3687 * address of the next entry so the adapter can navigate the list
3688 * using bus master DMA. The pointers to the actual buffers are filled
3689 * out later when the actual buffers are allocated.
3691 * Arguments: info pointer to device instance data
3692 * Return Value: 0 if success, otherwise error
3694 static int mgsl_alloc_buffer_list_memory( struct mgsl_struct *info )
3696 unsigned int i;
3698 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
3699 /* PCI adapter uses shared memory. */
3700 info->buffer_list = info->memory_base + info->last_mem_alloc;
3701 info->buffer_list_phys = info->last_mem_alloc;
3702 info->last_mem_alloc += BUFFERLISTSIZE;
3703 } else {
3704 /* ISA adapter uses system memory. */
3705 /* The buffer lists are allocated as a common buffer that both */
3706 /* the processor and adapter can access. This allows the driver to */
3707 /* inspect portions of the buffer while other portions are being */
3708 /* updated by the adapter using Bus Master DMA. */
3710 info->buffer_list = dma_alloc_coherent(NULL, BUFFERLISTSIZE, &info->buffer_list_dma_addr, GFP_KERNEL);
3711 if (info->buffer_list == NULL)
3712 return -ENOMEM;
3713 info->buffer_list_phys = (u32)(info->buffer_list_dma_addr);
3716 /* We got the memory for the buffer entry lists. */
3717 /* Initialize the memory block to all zeros. */
3718 memset( info->buffer_list, 0, BUFFERLISTSIZE );
3720 /* Save virtual address pointers to the receive and */
3721 /* transmit buffer lists. (Receive 1st). These pointers will */
3722 /* be used by the processor to access the lists. */
3723 info->rx_buffer_list = (DMABUFFERENTRY *)info->buffer_list;
3724 info->tx_buffer_list = (DMABUFFERENTRY *)info->buffer_list;
3725 info->tx_buffer_list += info->rx_buffer_count;
3728 * Build the links for the buffer entry lists such that
3729 * two circular lists are built. (Transmit and Receive).
3731 * Note: the links are physical addresses
3732 * which are read by the adapter to determine the next
3733 * buffer entry to use.
3736 for ( i = 0; i < info->rx_buffer_count; i++ ) {
3737 /* calculate and store physical address of this buffer entry */
3738 info->rx_buffer_list[i].phys_entry =
3739 info->buffer_list_phys + (i * sizeof(DMABUFFERENTRY));
3741 /* calculate and store physical address of */
3742 /* next entry in cirular list of entries */
3744 info->rx_buffer_list[i].link = info->buffer_list_phys;
3746 if ( i < info->rx_buffer_count - 1 )
3747 info->rx_buffer_list[i].link += (i + 1) * sizeof(DMABUFFERENTRY);
3750 for ( i = 0; i < info->tx_buffer_count; i++ ) {
3751 /* calculate and store physical address of this buffer entry */
3752 info->tx_buffer_list[i].phys_entry = info->buffer_list_phys +
3753 ((info->rx_buffer_count + i) * sizeof(DMABUFFERENTRY));
3755 /* calculate and store physical address of */
3756 /* next entry in cirular list of entries */
3758 info->tx_buffer_list[i].link = info->buffer_list_phys +
3759 info->rx_buffer_count * sizeof(DMABUFFERENTRY);
3761 if ( i < info->tx_buffer_count - 1 )
3762 info->tx_buffer_list[i].link += (i + 1) * sizeof(DMABUFFERENTRY);
3765 return 0;
3767 } /* end of mgsl_alloc_buffer_list_memory() */
3769 /* Free DMA buffers allocated for use as the
3770 * receive and transmit buffer lists.
3771 * Warning:
3773 * The data transfer buffers associated with the buffer list
3774 * MUST be freed before freeing the buffer list itself because
3775 * the buffer list contains the information necessary to free
3776 * the individual buffers!
3778 static void mgsl_free_buffer_list_memory( struct mgsl_struct *info )
3780 if (info->buffer_list && info->bus_type != MGSL_BUS_TYPE_PCI)
3781 dma_free_coherent(NULL, BUFFERLISTSIZE, info->buffer_list, info->buffer_list_dma_addr);
3783 info->buffer_list = NULL;
3784 info->rx_buffer_list = NULL;
3785 info->tx_buffer_list = NULL;
3787 } /* end of mgsl_free_buffer_list_memory() */
3790 * mgsl_alloc_frame_memory()
3792 * Allocate the frame DMA buffers used by the specified buffer list.
3793 * Each DMA buffer will be one memory page in size. This is necessary
3794 * because memory can fragment enough that it may be impossible
3795 * contiguous pages.
3797 * Arguments:
3799 * info pointer to device instance data
3800 * BufferList pointer to list of buffer entries
3801 * Buffercount count of buffer entries in buffer list
3803 * Return Value: 0 if success, otherwise -ENOMEM
3805 static int mgsl_alloc_frame_memory(struct mgsl_struct *info,DMABUFFERENTRY *BufferList,int Buffercount)
3807 int i;
3808 u32 phys_addr;
3810 /* Allocate page sized buffers for the receive buffer list */
3812 for ( i = 0; i < Buffercount; i++ ) {
3813 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
3814 /* PCI adapter uses shared memory buffers. */
3815 BufferList[i].virt_addr = info->memory_base + info->last_mem_alloc;
3816 phys_addr = info->last_mem_alloc;
3817 info->last_mem_alloc += DMABUFFERSIZE;
3818 } else {
3819 /* ISA adapter uses system memory. */
3820 BufferList[i].virt_addr = dma_alloc_coherent(NULL, DMABUFFERSIZE, &BufferList[i].dma_addr, GFP_KERNEL);
3821 if (BufferList[i].virt_addr == NULL)
3822 return -ENOMEM;
3823 phys_addr = (u32)(BufferList[i].dma_addr);
3825 BufferList[i].phys_addr = phys_addr;
3828 return 0;
3830 } /* end of mgsl_alloc_frame_memory() */
3833 * mgsl_free_frame_memory()
3835 * Free the buffers associated with
3836 * each buffer entry of a buffer list.
3838 * Arguments:
3840 * info pointer to device instance data
3841 * BufferList pointer to list of buffer entries
3842 * Buffercount count of buffer entries in buffer list
3844 * Return Value: None
3846 static void mgsl_free_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList, int Buffercount)
3848 int i;
3850 if ( BufferList ) {
3851 for ( i = 0 ; i < Buffercount ; i++ ) {
3852 if ( BufferList[i].virt_addr ) {
3853 if ( info->bus_type != MGSL_BUS_TYPE_PCI )
3854 dma_free_coherent(NULL, DMABUFFERSIZE, BufferList[i].virt_addr, BufferList[i].dma_addr);
3855 BufferList[i].virt_addr = NULL;
3860 } /* end of mgsl_free_frame_memory() */
3862 /* mgsl_free_dma_buffers()
3864 * Free DMA buffers
3866 * Arguments: info pointer to device instance data
3867 * Return Value: None
3869 static void mgsl_free_dma_buffers( struct mgsl_struct *info )
3871 mgsl_free_frame_memory( info, info->rx_buffer_list, info->rx_buffer_count );
3872 mgsl_free_frame_memory( info, info->tx_buffer_list, info->tx_buffer_count );
3873 mgsl_free_buffer_list_memory( info );
3875 } /* end of mgsl_free_dma_buffers() */
3879 * mgsl_alloc_intermediate_rxbuffer_memory()
3881 * Allocate a buffer large enough to hold max_frame_size. This buffer
3882 * is used to pass an assembled frame to the line discipline.
3884 * Arguments:
3886 * info pointer to device instance data
3888 * Return Value: 0 if success, otherwise -ENOMEM
3890 static int mgsl_alloc_intermediate_rxbuffer_memory(struct mgsl_struct *info)
3892 info->intermediate_rxbuffer = kmalloc(info->max_frame_size, GFP_KERNEL | GFP_DMA);
3893 if ( info->intermediate_rxbuffer == NULL )
3894 return -ENOMEM;
3896 return 0;
3898 } /* end of mgsl_alloc_intermediate_rxbuffer_memory() */
3901 * mgsl_free_intermediate_rxbuffer_memory()
3904 * Arguments:
3906 * info pointer to device instance data
3908 * Return Value: None
3910 static void mgsl_free_intermediate_rxbuffer_memory(struct mgsl_struct *info)
3912 kfree(info->intermediate_rxbuffer);
3913 info->intermediate_rxbuffer = NULL;
3915 } /* end of mgsl_free_intermediate_rxbuffer_memory() */
3918 * mgsl_alloc_intermediate_txbuffer_memory()
3920 * Allocate intermdiate transmit buffer(s) large enough to hold max_frame_size.
3921 * This buffer is used to load transmit frames into the adapter's dma transfer
3922 * buffers when there is sufficient space.
3924 * Arguments:
3926 * info pointer to device instance data
3928 * Return Value: 0 if success, otherwise -ENOMEM
3930 static int mgsl_alloc_intermediate_txbuffer_memory(struct mgsl_struct *info)
3932 int i;
3934 if ( debug_level >= DEBUG_LEVEL_INFO )
3935 printk("%s %s(%d) allocating %d tx holding buffers\n",
3936 info->device_name, __FILE__,__LINE__,info->num_tx_holding_buffers);
3938 memset(info->tx_holding_buffers,0,sizeof(info->tx_holding_buffers));
3940 for ( i=0; i<info->num_tx_holding_buffers; ++i) {
3941 info->tx_holding_buffers[i].buffer =
3942 kmalloc(info->max_frame_size, GFP_KERNEL);
3943 if (info->tx_holding_buffers[i].buffer == NULL) {
3944 for (--i; i >= 0; i--) {
3945 kfree(info->tx_holding_buffers[i].buffer);
3946 info->tx_holding_buffers[i].buffer = NULL;
3948 return -ENOMEM;
3952 return 0;
3954 } /* end of mgsl_alloc_intermediate_txbuffer_memory() */
3957 * mgsl_free_intermediate_txbuffer_memory()
3960 * Arguments:
3962 * info pointer to device instance data
3964 * Return Value: None
3966 static void mgsl_free_intermediate_txbuffer_memory(struct mgsl_struct *info)
3968 int i;
3970 for ( i=0; i<info->num_tx_holding_buffers; ++i ) {
3971 kfree(info->tx_holding_buffers[i].buffer);
3972 info->tx_holding_buffers[i].buffer = NULL;
3975 info->get_tx_holding_index = 0;
3976 info->put_tx_holding_index = 0;
3977 info->tx_holding_count = 0;
3979 } /* end of mgsl_free_intermediate_txbuffer_memory() */
3983 * load_next_tx_holding_buffer()
3985 * attempts to load the next buffered tx request into the
3986 * tx dma buffers
3988 * Arguments:
3990 * info pointer to device instance data
3992 * Return Value: true if next buffered tx request loaded
3993 * into adapter's tx dma buffer,
3994 * false otherwise
3996 static bool load_next_tx_holding_buffer(struct mgsl_struct *info)
3998 bool ret = false;
4000 if ( info->tx_holding_count ) {
4001 /* determine if we have enough tx dma buffers
4002 * to accommodate the next tx frame
4004 struct tx_holding_buffer *ptx =
4005 &info->tx_holding_buffers[info->get_tx_holding_index];
4006 int num_free = num_free_tx_dma_buffers(info);
4007 int num_needed = ptx->buffer_size / DMABUFFERSIZE;
4008 if ( ptx->buffer_size % DMABUFFERSIZE )
4009 ++num_needed;
4011 if (num_needed <= num_free) {
4012 info->xmit_cnt = ptx->buffer_size;
4013 mgsl_load_tx_dma_buffer(info,ptx->buffer,ptx->buffer_size);
4015 --info->tx_holding_count;
4016 if ( ++info->get_tx_holding_index >= info->num_tx_holding_buffers)
4017 info->get_tx_holding_index=0;
4019 /* restart transmit timer */
4020 mod_timer(&info->tx_timer, jiffies + msecs_to_jiffies(5000));
4022 ret = true;
4026 return ret;
4030 * save_tx_buffer_request()
4032 * attempt to store transmit frame request for later transmission
4034 * Arguments:
4036 * info pointer to device instance data
4037 * Buffer pointer to buffer containing frame to load
4038 * BufferSize size in bytes of frame in Buffer
4040 * Return Value: 1 if able to store, 0 otherwise
4042 static int save_tx_buffer_request(struct mgsl_struct *info,const char *Buffer, unsigned int BufferSize)
4044 struct tx_holding_buffer *ptx;
4046 if ( info->tx_holding_count >= info->num_tx_holding_buffers ) {
4047 return 0; /* all buffers in use */
4050 ptx = &info->tx_holding_buffers[info->put_tx_holding_index];
4051 ptx->buffer_size = BufferSize;
4052 memcpy( ptx->buffer, Buffer, BufferSize);
4054 ++info->tx_holding_count;
4055 if ( ++info->put_tx_holding_index >= info->num_tx_holding_buffers)
4056 info->put_tx_holding_index=0;
4058 return 1;
4061 static int mgsl_claim_resources(struct mgsl_struct *info)
4063 if (request_region(info->io_base,info->io_addr_size,"synclink") == NULL) {
4064 printk( "%s(%d):I/O address conflict on device %s Addr=%08X\n",
4065 __FILE__,__LINE__,info->device_name, info->io_base);
4066 return -ENODEV;
4068 info->io_addr_requested = true;
4070 if ( request_irq(info->irq_level,mgsl_interrupt,info->irq_flags,
4071 info->device_name, info ) < 0 ) {
4072 printk( "%s(%d):Can't request interrupt on device %s IRQ=%d\n",
4073 __FILE__,__LINE__,info->device_name, info->irq_level );
4074 goto errout;
4076 info->irq_requested = true;
4078 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
4079 if (request_mem_region(info->phys_memory_base,0x40000,"synclink") == NULL) {
4080 printk( "%s(%d):mem addr conflict device %s Addr=%08X\n",
4081 __FILE__,__LINE__,info->device_name, info->phys_memory_base);
4082 goto errout;
4084 info->shared_mem_requested = true;
4085 if (request_mem_region(info->phys_lcr_base + info->lcr_offset,128,"synclink") == NULL) {
4086 printk( "%s(%d):lcr mem addr conflict device %s Addr=%08X\n",
4087 __FILE__,__LINE__,info->device_name, info->phys_lcr_base + info->lcr_offset);
4088 goto errout;
4090 info->lcr_mem_requested = true;
4092 info->memory_base = ioremap_nocache(info->phys_memory_base,
4093 0x40000);
4094 if (!info->memory_base) {
4095 printk( "%s(%d):Can't map shared memory on device %s MemAddr=%08X\n",
4096 __FILE__,__LINE__,info->device_name, info->phys_memory_base );
4097 goto errout;
4100 if ( !mgsl_memory_test(info) ) {
4101 printk( "%s(%d):Failed shared memory test %s MemAddr=%08X\n",
4102 __FILE__,__LINE__,info->device_name, info->phys_memory_base );
4103 goto errout;
4106 info->lcr_base = ioremap_nocache(info->phys_lcr_base,
4107 PAGE_SIZE);
4108 if (!info->lcr_base) {
4109 printk( "%s(%d):Can't map LCR memory on device %s MemAddr=%08X\n",
4110 __FILE__,__LINE__,info->device_name, info->phys_lcr_base );
4111 goto errout;
4113 info->lcr_base += info->lcr_offset;
4115 } else {
4116 /* claim DMA channel */
4118 if (request_dma(info->dma_level,info->device_name) < 0){
4119 printk( "%s(%d):Can't request DMA channel on device %s DMA=%d\n",
4120 __FILE__,__LINE__,info->device_name, info->dma_level );
4121 mgsl_release_resources( info );
4122 return -ENODEV;
4124 info->dma_requested = true;
4126 /* ISA adapter uses bus master DMA */
4127 set_dma_mode(info->dma_level,DMA_MODE_CASCADE);
4128 enable_dma(info->dma_level);
4131 if ( mgsl_allocate_dma_buffers(info) < 0 ) {
4132 printk( "%s(%d):Can't allocate DMA buffers on device %s DMA=%d\n",
4133 __FILE__,__LINE__,info->device_name, info->dma_level );
4134 goto errout;
4137 return 0;
4138 errout:
4139 mgsl_release_resources(info);
4140 return -ENODEV;
4142 } /* end of mgsl_claim_resources() */
4144 static void mgsl_release_resources(struct mgsl_struct *info)
4146 if ( debug_level >= DEBUG_LEVEL_INFO )
4147 printk( "%s(%d):mgsl_release_resources(%s) entry\n",
4148 __FILE__,__LINE__,info->device_name );
4150 if ( info->irq_requested ) {
4151 free_irq(info->irq_level, info);
4152 info->irq_requested = false;
4154 if ( info->dma_requested ) {
4155 disable_dma(info->dma_level);
4156 free_dma(info->dma_level);
4157 info->dma_requested = false;
4159 mgsl_free_dma_buffers(info);
4160 mgsl_free_intermediate_rxbuffer_memory(info);
4161 mgsl_free_intermediate_txbuffer_memory(info);
4163 if ( info->io_addr_requested ) {
4164 release_region(info->io_base,info->io_addr_size);
4165 info->io_addr_requested = false;
4167 if ( info->shared_mem_requested ) {
4168 release_mem_region(info->phys_memory_base,0x40000);
4169 info->shared_mem_requested = false;
4171 if ( info->lcr_mem_requested ) {
4172 release_mem_region(info->phys_lcr_base + info->lcr_offset,128);
4173 info->lcr_mem_requested = false;
4175 if (info->memory_base){
4176 iounmap(info->memory_base);
4177 info->memory_base = NULL;
4179 if (info->lcr_base){
4180 iounmap(info->lcr_base - info->lcr_offset);
4181 info->lcr_base = NULL;
4184 if ( debug_level >= DEBUG_LEVEL_INFO )
4185 printk( "%s(%d):mgsl_release_resources(%s) exit\n",
4186 __FILE__,__LINE__,info->device_name );
4188 } /* end of mgsl_release_resources() */
4190 /* mgsl_add_device()
4192 * Add the specified device instance data structure to the
4193 * global linked list of devices and increment the device count.
4195 * Arguments: info pointer to device instance data
4196 * Return Value: None
4198 static void mgsl_add_device( struct mgsl_struct *info )
4200 info->next_device = NULL;
4201 info->line = mgsl_device_count;
4202 sprintf(info->device_name,"ttySL%d",info->line);
4204 if (info->line < MAX_TOTAL_DEVICES) {
4205 if (maxframe[info->line])
4206 info->max_frame_size = maxframe[info->line];
4208 if (txdmabufs[info->line]) {
4209 info->num_tx_dma_buffers = txdmabufs[info->line];
4210 if (info->num_tx_dma_buffers < 1)
4211 info->num_tx_dma_buffers = 1;
4214 if (txholdbufs[info->line]) {
4215 info->num_tx_holding_buffers = txholdbufs[info->line];
4216 if (info->num_tx_holding_buffers < 1)
4217 info->num_tx_holding_buffers = 1;
4218 else if (info->num_tx_holding_buffers > MAX_TX_HOLDING_BUFFERS)
4219 info->num_tx_holding_buffers = MAX_TX_HOLDING_BUFFERS;
4223 mgsl_device_count++;
4225 if ( !mgsl_device_list )
4226 mgsl_device_list = info;
4227 else {
4228 struct mgsl_struct *current_dev = mgsl_device_list;
4229 while( current_dev->next_device )
4230 current_dev = current_dev->next_device;
4231 current_dev->next_device = info;
4234 if ( info->max_frame_size < 4096 )
4235 info->max_frame_size = 4096;
4236 else if ( info->max_frame_size > 65535 )
4237 info->max_frame_size = 65535;
4239 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
4240 printk( "SyncLink PCI v%d %s: IO=%04X IRQ=%d Mem=%08X,%08X MaxFrameSize=%u\n",
4241 info->hw_version + 1, info->device_name, info->io_base, info->irq_level,
4242 info->phys_memory_base, info->phys_lcr_base,
4243 info->max_frame_size );
4244 } else {
4245 printk( "SyncLink ISA %s: IO=%04X IRQ=%d DMA=%d MaxFrameSize=%u\n",
4246 info->device_name, info->io_base, info->irq_level, info->dma_level,
4247 info->max_frame_size );
4250 #if SYNCLINK_GENERIC_HDLC
4251 hdlcdev_init(info);
4252 #endif
4254 } /* end of mgsl_add_device() */
4256 static const struct tty_port_operations mgsl_port_ops = {
4257 .carrier_raised = carrier_raised,
4258 .dtr_rts = dtr_rts,
4262 /* mgsl_allocate_device()
4264 * Allocate and initialize a device instance structure
4266 * Arguments: none
4267 * Return Value: pointer to mgsl_struct if success, otherwise NULL
4269 static struct mgsl_struct* mgsl_allocate_device(void)
4271 struct mgsl_struct *info;
4273 info = kzalloc(sizeof(struct mgsl_struct),
4274 GFP_KERNEL);
4276 if (!info) {
4277 printk("Error can't allocate device instance data\n");
4278 } else {
4279 tty_port_init(&info->port);
4280 info->port.ops = &mgsl_port_ops;
4281 info->magic = MGSL_MAGIC;
4282 INIT_WORK(&info->task, mgsl_bh_handler);
4283 info->max_frame_size = 4096;
4284 info->port.close_delay = 5*HZ/10;
4285 info->port.closing_wait = 30*HZ;
4286 init_waitqueue_head(&info->status_event_wait_q);
4287 init_waitqueue_head(&info->event_wait_q);
4288 spin_lock_init(&info->irq_spinlock);
4289 spin_lock_init(&info->netlock);
4290 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
4291 info->idle_mode = HDLC_TXIDLE_FLAGS;
4292 info->num_tx_dma_buffers = 1;
4293 info->num_tx_holding_buffers = 0;
4296 return info;
4298 } /* end of mgsl_allocate_device()*/
4300 static const struct tty_operations mgsl_ops = {
4301 .open = mgsl_open,
4302 .close = mgsl_close,
4303 .write = mgsl_write,
4304 .put_char = mgsl_put_char,
4305 .flush_chars = mgsl_flush_chars,
4306 .write_room = mgsl_write_room,
4307 .chars_in_buffer = mgsl_chars_in_buffer,
4308 .flush_buffer = mgsl_flush_buffer,
4309 .ioctl = mgsl_ioctl,
4310 .throttle = mgsl_throttle,
4311 .unthrottle = mgsl_unthrottle,
4312 .send_xchar = mgsl_send_xchar,
4313 .break_ctl = mgsl_break,
4314 .wait_until_sent = mgsl_wait_until_sent,
4315 .set_termios = mgsl_set_termios,
4316 .stop = mgsl_stop,
4317 .start = mgsl_start,
4318 .hangup = mgsl_hangup,
4319 .tiocmget = tiocmget,
4320 .tiocmset = tiocmset,
4321 .get_icount = msgl_get_icount,
4322 .proc_fops = &mgsl_proc_fops,
4326 * perform tty device initialization
4328 static int mgsl_init_tty(void)
4330 int rc;
4332 serial_driver = alloc_tty_driver(128);
4333 if (!serial_driver)
4334 return -ENOMEM;
4336 serial_driver->owner = THIS_MODULE;
4337 serial_driver->driver_name = "synclink";
4338 serial_driver->name = "ttySL";
4339 serial_driver->major = ttymajor;
4340 serial_driver->minor_start = 64;
4341 serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
4342 serial_driver->subtype = SERIAL_TYPE_NORMAL;
4343 serial_driver->init_termios = tty_std_termios;
4344 serial_driver->init_termios.c_cflag =
4345 B9600 | CS8 | CREAD | HUPCL | CLOCAL;
4346 serial_driver->init_termios.c_ispeed = 9600;
4347 serial_driver->init_termios.c_ospeed = 9600;
4348 serial_driver->flags = TTY_DRIVER_REAL_RAW;
4349 tty_set_operations(serial_driver, &mgsl_ops);
4350 if ((rc = tty_register_driver(serial_driver)) < 0) {
4351 printk("%s(%d):Couldn't register serial driver\n",
4352 __FILE__,__LINE__);
4353 put_tty_driver(serial_driver);
4354 serial_driver = NULL;
4355 return rc;
4358 printk("%s %s, tty major#%d\n",
4359 driver_name, driver_version,
4360 serial_driver->major);
4361 return 0;
4364 /* enumerate user specified ISA adapters
4366 static void mgsl_enum_isa_devices(void)
4368 struct mgsl_struct *info;
4369 int i;
4371 /* Check for user specified ISA devices */
4373 for (i=0 ;(i < MAX_ISA_DEVICES) && io[i] && irq[i]; i++){
4374 if ( debug_level >= DEBUG_LEVEL_INFO )
4375 printk("ISA device specified io=%04X,irq=%d,dma=%d\n",
4376 io[i], irq[i], dma[i] );
4378 info = mgsl_allocate_device();
4379 if ( !info ) {
4380 /* error allocating device instance data */
4381 if ( debug_level >= DEBUG_LEVEL_ERROR )
4382 printk( "can't allocate device instance data.\n");
4383 continue;
4386 /* Copy user configuration info to device instance data */
4387 info->io_base = (unsigned int)io[i];
4388 info->irq_level = (unsigned int)irq[i];
4389 info->irq_level = irq_canonicalize(info->irq_level);
4390 info->dma_level = (unsigned int)dma[i];
4391 info->bus_type = MGSL_BUS_TYPE_ISA;
4392 info->io_addr_size = 16;
4393 info->irq_flags = 0;
4395 mgsl_add_device( info );
4399 static void synclink_cleanup(void)
4401 int rc;
4402 struct mgsl_struct *info;
4403 struct mgsl_struct *tmp;
4405 printk("Unloading %s: %s\n", driver_name, driver_version);
4407 if (serial_driver) {
4408 if ((rc = tty_unregister_driver(serial_driver)))
4409 printk("%s(%d) failed to unregister tty driver err=%d\n",
4410 __FILE__,__LINE__,rc);
4411 put_tty_driver(serial_driver);
4414 info = mgsl_device_list;
4415 while(info) {
4416 #if SYNCLINK_GENERIC_HDLC
4417 hdlcdev_exit(info);
4418 #endif
4419 mgsl_release_resources(info);
4420 tmp = info;
4421 info = info->next_device;
4422 kfree(tmp);
4425 if (pci_registered)
4426 pci_unregister_driver(&synclink_pci_driver);
4429 static int __init synclink_init(void)
4431 int rc;
4433 if (break_on_load) {
4434 mgsl_get_text_ptr();
4435 BREAKPOINT();
4438 printk("%s %s\n", driver_name, driver_version);
4440 mgsl_enum_isa_devices();
4441 if ((rc = pci_register_driver(&synclink_pci_driver)) < 0)
4442 printk("%s:failed to register PCI driver, error=%d\n",__FILE__,rc);
4443 else
4444 pci_registered = true;
4446 if ((rc = mgsl_init_tty()) < 0)
4447 goto error;
4449 return 0;
4451 error:
4452 synclink_cleanup();
4453 return rc;
4456 static void __exit synclink_exit(void)
4458 synclink_cleanup();
4461 module_init(synclink_init);
4462 module_exit(synclink_exit);
4465 * usc_RTCmd()
4467 * Issue a USC Receive/Transmit command to the
4468 * Channel Command/Address Register (CCAR).
4470 * Notes:
4472 * The command is encoded in the most significant 5 bits <15..11>
4473 * of the CCAR value. Bits <10..7> of the CCAR must be preserved
4474 * and Bits <6..0> must be written as zeros.
4476 * Arguments:
4478 * info pointer to device information structure
4479 * Cmd command mask (use symbolic macros)
4481 * Return Value:
4483 * None
4485 static void usc_RTCmd( struct mgsl_struct *info, u16 Cmd )
4487 /* output command to CCAR in bits <15..11> */
4488 /* preserve bits <10..7>, bits <6..0> must be zero */
4490 outw( Cmd + info->loopback_bits, info->io_base + CCAR );
4492 /* Read to flush write to CCAR */
4493 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4494 inw( info->io_base + CCAR );
4496 } /* end of usc_RTCmd() */
4499 * usc_DmaCmd()
4501 * Issue a DMA command to the DMA Command/Address Register (DCAR).
4503 * Arguments:
4505 * info pointer to device information structure
4506 * Cmd DMA command mask (usc_DmaCmd_XX Macros)
4508 * Return Value:
4510 * None
4512 static void usc_DmaCmd( struct mgsl_struct *info, u16 Cmd )
4514 /* write command mask to DCAR */
4515 outw( Cmd + info->mbre_bit, info->io_base );
4517 /* Read to flush write to DCAR */
4518 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4519 inw( info->io_base );
4521 } /* end of usc_DmaCmd() */
4524 * usc_OutDmaReg()
4526 * Write a 16-bit value to a USC DMA register
4528 * Arguments:
4530 * info pointer to device info structure
4531 * RegAddr register address (number) for write
4532 * RegValue 16-bit value to write to register
4534 * Return Value:
4536 * None
4539 static void usc_OutDmaReg( struct mgsl_struct *info, u16 RegAddr, u16 RegValue )
4541 /* Note: The DCAR is located at the adapter base address */
4542 /* Note: must preserve state of BIT8 in DCAR */
4544 outw( RegAddr + info->mbre_bit, info->io_base );
4545 outw( RegValue, info->io_base );
4547 /* Read to flush write to DCAR */
4548 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4549 inw( info->io_base );
4551 } /* end of usc_OutDmaReg() */
4554 * usc_InDmaReg()
4556 * Read a 16-bit value from a DMA register
4558 * Arguments:
4560 * info pointer to device info structure
4561 * RegAddr register address (number) to read from
4563 * Return Value:
4565 * The 16-bit value read from register
4568 static u16 usc_InDmaReg( struct mgsl_struct *info, u16 RegAddr )
4570 /* Note: The DCAR is located at the adapter base address */
4571 /* Note: must preserve state of BIT8 in DCAR */
4573 outw( RegAddr + info->mbre_bit, info->io_base );
4574 return inw( info->io_base );
4576 } /* end of usc_InDmaReg() */
4580 * usc_OutReg()
4582 * Write a 16-bit value to a USC serial channel register
4584 * Arguments:
4586 * info pointer to device info structure
4587 * RegAddr register address (number) to write to
4588 * RegValue 16-bit value to write to register
4590 * Return Value:
4592 * None
4595 static void usc_OutReg( struct mgsl_struct *info, u16 RegAddr, u16 RegValue )
4597 outw( RegAddr + info->loopback_bits, info->io_base + CCAR );
4598 outw( RegValue, info->io_base + CCAR );
4600 /* Read to flush write to CCAR */
4601 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4602 inw( info->io_base + CCAR );
4604 } /* end of usc_OutReg() */
4607 * usc_InReg()
4609 * Reads a 16-bit value from a USC serial channel register
4611 * Arguments:
4613 * info pointer to device extension
4614 * RegAddr register address (number) to read from
4616 * Return Value:
4618 * 16-bit value read from register
4620 static u16 usc_InReg( struct mgsl_struct *info, u16 RegAddr )
4622 outw( RegAddr + info->loopback_bits, info->io_base + CCAR );
4623 return inw( info->io_base + CCAR );
4625 } /* end of usc_InReg() */
4627 /* usc_set_sdlc_mode()
4629 * Set up the adapter for SDLC DMA communications.
4631 * Arguments: info pointer to device instance data
4632 * Return Value: NONE
4634 static void usc_set_sdlc_mode( struct mgsl_struct *info )
4636 u16 RegValue;
4637 bool PreSL1660;
4640 * determine if the IUSC on the adapter is pre-SL1660. If
4641 * not, take advantage of the UnderWait feature of more
4642 * modern chips. If an underrun occurs and this bit is set,
4643 * the transmitter will idle the programmed idle pattern
4644 * until the driver has time to service the underrun. Otherwise,
4645 * the dma controller may get the cycles previously requested
4646 * and begin transmitting queued tx data.
4648 usc_OutReg(info,TMCR,0x1f);
4649 RegValue=usc_InReg(info,TMDR);
4650 PreSL1660 = (RegValue == IUSC_PRE_SL1660);
4652 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
4655 ** Channel Mode Register (CMR)
4657 ** <15..14> 10 Tx Sub Modes, Send Flag on Underrun
4658 ** <13> 0 0 = Transmit Disabled (initially)
4659 ** <12> 0 1 = Consecutive Idles share common 0
4660 ** <11..8> 1110 Transmitter Mode = HDLC/SDLC Loop
4661 ** <7..4> 0000 Rx Sub Modes, addr/ctrl field handling
4662 ** <3..0> 0110 Receiver Mode = HDLC/SDLC
4664 ** 1000 1110 0000 0110 = 0x8e06
4666 RegValue = 0x8e06;
4668 /*--------------------------------------------------
4669 * ignore user options for UnderRun Actions and
4670 * preambles
4671 *--------------------------------------------------*/
4673 else
4675 /* Channel mode Register (CMR)
4677 * <15..14> 00 Tx Sub modes, Underrun Action
4678 * <13> 0 1 = Send Preamble before opening flag
4679 * <12> 0 1 = Consecutive Idles share common 0
4680 * <11..8> 0110 Transmitter mode = HDLC/SDLC
4681 * <7..4> 0000 Rx Sub modes, addr/ctrl field handling
4682 * <3..0> 0110 Receiver mode = HDLC/SDLC
4684 * 0000 0110 0000 0110 = 0x0606
4686 if (info->params.mode == MGSL_MODE_RAW) {
4687 RegValue = 0x0001; /* Set Receive mode = external sync */
4689 usc_OutReg( info, IOCR, /* Set IOCR DCD is RxSync Detect Input */
4690 (unsigned short)((usc_InReg(info, IOCR) & ~(BIT13|BIT12)) | BIT12));
4693 * TxSubMode:
4694 * CMR <15> 0 Don't send CRC on Tx Underrun
4695 * CMR <14> x undefined
4696 * CMR <13> 0 Send preamble before openning sync
4697 * CMR <12> 0 Send 8-bit syncs, 1=send Syncs per TxLength
4699 * TxMode:
4700 * CMR <11-8) 0100 MonoSync
4702 * 0x00 0100 xxxx xxxx 04xx
4704 RegValue |= 0x0400;
4706 else {
4708 RegValue = 0x0606;
4710 if ( info->params.flags & HDLC_FLAG_UNDERRUN_ABORT15 )
4711 RegValue |= BIT14;
4712 else if ( info->params.flags & HDLC_FLAG_UNDERRUN_FLAG )
4713 RegValue |= BIT15;
4714 else if ( info->params.flags & HDLC_FLAG_UNDERRUN_CRC )
4715 RegValue |= BIT15 + BIT14;
4718 if ( info->params.preamble != HDLC_PREAMBLE_PATTERN_NONE )
4719 RegValue |= BIT13;
4722 if ( info->params.mode == MGSL_MODE_HDLC &&
4723 (info->params.flags & HDLC_FLAG_SHARE_ZERO) )
4724 RegValue |= BIT12;
4726 if ( info->params.addr_filter != 0xff )
4728 /* set up receive address filtering */
4729 usc_OutReg( info, RSR, info->params.addr_filter );
4730 RegValue |= BIT4;
4733 usc_OutReg( info, CMR, RegValue );
4734 info->cmr_value = RegValue;
4736 /* Receiver mode Register (RMR)
4738 * <15..13> 000 encoding
4739 * <12..11> 00 FCS = 16bit CRC CCITT (x15 + x12 + x5 + 1)
4740 * <10> 1 1 = Set CRC to all 1s (use for SDLC/HDLC)
4741 * <9> 0 1 = Include Receive chars in CRC
4742 * <8> 1 1 = Use Abort/PE bit as abort indicator
4743 * <7..6> 00 Even parity
4744 * <5> 0 parity disabled
4745 * <4..2> 000 Receive Char Length = 8 bits
4746 * <1..0> 00 Disable Receiver
4748 * 0000 0101 0000 0000 = 0x0500
4751 RegValue = 0x0500;
4753 switch ( info->params.encoding ) {
4754 case HDLC_ENCODING_NRZB: RegValue |= BIT13; break;
4755 case HDLC_ENCODING_NRZI_MARK: RegValue |= BIT14; break;
4756 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT14 + BIT13; break;
4757 case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT15; break;
4758 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 + BIT13; break;
4759 case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT15 + BIT14; break;
4760 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT15 + BIT14 + BIT13; break;
4763 if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_16_CCITT )
4764 RegValue |= BIT9;
4765 else if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_32_CCITT )
4766 RegValue |= ( BIT12 | BIT10 | BIT9 );
4768 usc_OutReg( info, RMR, RegValue );
4770 /* Set the Receive count Limit Register (RCLR) to 0xffff. */
4771 /* When an opening flag of an SDLC frame is recognized the */
4772 /* Receive Character count (RCC) is loaded with the value in */
4773 /* RCLR. The RCC is decremented for each received byte. The */
4774 /* value of RCC is stored after the closing flag of the frame */
4775 /* allowing the frame size to be computed. */
4777 usc_OutReg( info, RCLR, RCLRVALUE );
4779 usc_RCmd( info, RCmd_SelectRicrdma_level );
4781 /* Receive Interrupt Control Register (RICR)
4783 * <15..8> ? RxFIFO DMA Request Level
4784 * <7> 0 Exited Hunt IA (Interrupt Arm)
4785 * <6> 0 Idle Received IA
4786 * <5> 0 Break/Abort IA
4787 * <4> 0 Rx Bound IA
4788 * <3> 1 Queued status reflects oldest 2 bytes in FIFO
4789 * <2> 0 Abort/PE IA
4790 * <1> 1 Rx Overrun IA
4791 * <0> 0 Select TC0 value for readback
4793 * 0000 0000 0000 1000 = 0x000a
4796 /* Carry over the Exit Hunt and Idle Received bits */
4797 /* in case they have been armed by usc_ArmEvents. */
4799 RegValue = usc_InReg( info, RICR ) & 0xc0;
4801 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4802 usc_OutReg( info, RICR, (u16)(0x030a | RegValue) );
4803 else
4804 usc_OutReg( info, RICR, (u16)(0x140a | RegValue) );
4806 /* Unlatch all Rx status bits and clear Rx status IRQ Pending */
4808 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
4809 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
4811 /* Transmit mode Register (TMR)
4813 * <15..13> 000 encoding
4814 * <12..11> 00 FCS = 16bit CRC CCITT (x15 + x12 + x5 + 1)
4815 * <10> 1 1 = Start CRC as all 1s (use for SDLC/HDLC)
4816 * <9> 0 1 = Tx CRC Enabled
4817 * <8> 0 1 = Append CRC to end of transmit frame
4818 * <7..6> 00 Transmit parity Even
4819 * <5> 0 Transmit parity Disabled
4820 * <4..2> 000 Tx Char Length = 8 bits
4821 * <1..0> 00 Disable Transmitter
4823 * 0000 0100 0000 0000 = 0x0400
4826 RegValue = 0x0400;
4828 switch ( info->params.encoding ) {
4829 case HDLC_ENCODING_NRZB: RegValue |= BIT13; break;
4830 case HDLC_ENCODING_NRZI_MARK: RegValue |= BIT14; break;
4831 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT14 + BIT13; break;
4832 case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT15; break;
4833 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 + BIT13; break;
4834 case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT15 + BIT14; break;
4835 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT15 + BIT14 + BIT13; break;
4838 if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_16_CCITT )
4839 RegValue |= BIT9 + BIT8;
4840 else if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_32_CCITT )
4841 RegValue |= ( BIT12 | BIT10 | BIT9 | BIT8);
4843 usc_OutReg( info, TMR, RegValue );
4845 usc_set_txidle( info );
4848 usc_TCmd( info, TCmd_SelectTicrdma_level );
4850 /* Transmit Interrupt Control Register (TICR)
4852 * <15..8> ? Transmit FIFO DMA Level
4853 * <7> 0 Present IA (Interrupt Arm)
4854 * <6> 0 Idle Sent IA
4855 * <5> 1 Abort Sent IA
4856 * <4> 1 EOF/EOM Sent IA
4857 * <3> 0 CRC Sent IA
4858 * <2> 1 1 = Wait for SW Trigger to Start Frame
4859 * <1> 1 Tx Underrun IA
4860 * <0> 0 TC0 constant on read back
4862 * 0000 0000 0011 0110 = 0x0036
4865 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4866 usc_OutReg( info, TICR, 0x0736 );
4867 else
4868 usc_OutReg( info, TICR, 0x1436 );
4870 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
4871 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
4874 ** Transmit Command/Status Register (TCSR)
4876 ** <15..12> 0000 TCmd
4877 ** <11> 0/1 UnderWait
4878 ** <10..08> 000 TxIdle
4879 ** <7> x PreSent
4880 ** <6> x IdleSent
4881 ** <5> x AbortSent
4882 ** <4> x EOF/EOM Sent
4883 ** <3> x CRC Sent
4884 ** <2> x All Sent
4885 ** <1> x TxUnder
4886 ** <0> x TxEmpty
4888 ** 0000 0000 0000 0000 = 0x0000
4890 info->tcsr_value = 0;
4892 if ( !PreSL1660 )
4893 info->tcsr_value |= TCSR_UNDERWAIT;
4895 usc_OutReg( info, TCSR, info->tcsr_value );
4897 /* Clock mode Control Register (CMCR)
4899 * <15..14> 00 counter 1 Source = Disabled
4900 * <13..12> 00 counter 0 Source = Disabled
4901 * <11..10> 11 BRG1 Input is TxC Pin
4902 * <9..8> 11 BRG0 Input is TxC Pin
4903 * <7..6> 01 DPLL Input is BRG1 Output
4904 * <5..3> XXX TxCLK comes from Port 0
4905 * <2..0> XXX RxCLK comes from Port 1
4907 * 0000 1111 0111 0111 = 0x0f77
4910 RegValue = 0x0f40;
4912 if ( info->params.flags & HDLC_FLAG_RXC_DPLL )
4913 RegValue |= 0x0003; /* RxCLK from DPLL */
4914 else if ( info->params.flags & HDLC_FLAG_RXC_BRG )
4915 RegValue |= 0x0004; /* RxCLK from BRG0 */
4916 else if ( info->params.flags & HDLC_FLAG_RXC_TXCPIN)
4917 RegValue |= 0x0006; /* RxCLK from TXC Input */
4918 else
4919 RegValue |= 0x0007; /* RxCLK from Port1 */
4921 if ( info->params.flags & HDLC_FLAG_TXC_DPLL )
4922 RegValue |= 0x0018; /* TxCLK from DPLL */
4923 else if ( info->params.flags & HDLC_FLAG_TXC_BRG )
4924 RegValue |= 0x0020; /* TxCLK from BRG0 */
4925 else if ( info->params.flags & HDLC_FLAG_TXC_RXCPIN)
4926 RegValue |= 0x0038; /* RxCLK from TXC Input */
4927 else
4928 RegValue |= 0x0030; /* TxCLK from Port0 */
4930 usc_OutReg( info, CMCR, RegValue );
4933 /* Hardware Configuration Register (HCR)
4935 * <15..14> 00 CTR0 Divisor:00=32,01=16,10=8,11=4
4936 * <13> 0 CTR1DSel:0=CTR0Div determines CTR0Div
4937 * <12> 0 CVOK:0=report code violation in biphase
4938 * <11..10> 00 DPLL Divisor:00=32,01=16,10=8,11=4
4939 * <9..8> XX DPLL mode:00=disable,01=NRZ,10=Biphase,11=Biphase Level
4940 * <7..6> 00 reserved
4941 * <5> 0 BRG1 mode:0=continuous,1=single cycle
4942 * <4> X BRG1 Enable
4943 * <3..2> 00 reserved
4944 * <1> 0 BRG0 mode:0=continuous,1=single cycle
4945 * <0> 0 BRG0 Enable
4948 RegValue = 0x0000;
4950 if ( info->params.flags & (HDLC_FLAG_RXC_DPLL + HDLC_FLAG_TXC_DPLL) ) {
4951 u32 XtalSpeed;
4952 u32 DpllDivisor;
4953 u16 Tc;
4955 /* DPLL is enabled. Use BRG1 to provide continuous reference clock */
4956 /* for DPLL. DPLL mode in HCR is dependent on the encoding used. */
4958 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4959 XtalSpeed = 11059200;
4960 else
4961 XtalSpeed = 14745600;
4963 if ( info->params.flags & HDLC_FLAG_DPLL_DIV16 ) {
4964 DpllDivisor = 16;
4965 RegValue |= BIT10;
4967 else if ( info->params.flags & HDLC_FLAG_DPLL_DIV8 ) {
4968 DpllDivisor = 8;
4969 RegValue |= BIT11;
4971 else
4972 DpllDivisor = 32;
4974 /* Tc = (Xtal/Speed) - 1 */
4975 /* If twice the remainder of (Xtal/Speed) is greater than Speed */
4976 /* then rounding up gives a more precise time constant. Instead */
4977 /* of rounding up and then subtracting 1 we just don't subtract */
4978 /* the one in this case. */
4980 /*--------------------------------------------------
4981 * ejz: for DPLL mode, application should use the
4982 * same clock speed as the partner system, even
4983 * though clocking is derived from the input RxData.
4984 * In case the user uses a 0 for the clock speed,
4985 * default to 0xffffffff and don't try to divide by
4986 * zero
4987 *--------------------------------------------------*/
4988 if ( info->params.clock_speed )
4990 Tc = (u16)((XtalSpeed/DpllDivisor)/info->params.clock_speed);
4991 if ( !((((XtalSpeed/DpllDivisor) % info->params.clock_speed) * 2)
4992 / info->params.clock_speed) )
4993 Tc--;
4995 else
4996 Tc = -1;
4999 /* Write 16-bit Time Constant for BRG1 */
5000 usc_OutReg( info, TC1R, Tc );
5002 RegValue |= BIT4; /* enable BRG1 */
5004 switch ( info->params.encoding ) {
5005 case HDLC_ENCODING_NRZ:
5006 case HDLC_ENCODING_NRZB:
5007 case HDLC_ENCODING_NRZI_MARK:
5008 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT8; break;
5009 case HDLC_ENCODING_BIPHASE_MARK:
5010 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT9; break;
5011 case HDLC_ENCODING_BIPHASE_LEVEL:
5012 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT9 + BIT8; break;
5016 usc_OutReg( info, HCR, RegValue );
5019 /* Channel Control/status Register (CCSR)
5021 * <15> X RCC FIFO Overflow status (RO)
5022 * <14> X RCC FIFO Not Empty status (RO)
5023 * <13> 0 1 = Clear RCC FIFO (WO)
5024 * <12> X DPLL Sync (RW)
5025 * <11> X DPLL 2 Missed Clocks status (RO)
5026 * <10> X DPLL 1 Missed Clock status (RO)
5027 * <9..8> 00 DPLL Resync on rising and falling edges (RW)
5028 * <7> X SDLC Loop On status (RO)
5029 * <6> X SDLC Loop Send status (RO)
5030 * <5> 1 Bypass counters for TxClk and RxClk (RW)
5031 * <4..2> 000 Last Char of SDLC frame has 8 bits (RW)
5032 * <1..0> 00 reserved
5034 * 0000 0000 0010 0000 = 0x0020
5037 usc_OutReg( info, CCSR, 0x1020 );
5040 if ( info->params.flags & HDLC_FLAG_AUTO_CTS ) {
5041 usc_OutReg( info, SICR,
5042 (u16)(usc_InReg(info,SICR) | SICR_CTS_INACTIVE) );
5046 /* enable Master Interrupt Enable bit (MIE) */
5047 usc_EnableMasterIrqBit( info );
5049 usc_ClearIrqPendingBits( info, RECEIVE_STATUS + RECEIVE_DATA +
5050 TRANSMIT_STATUS + TRANSMIT_DATA + MISC);
5052 /* arm RCC underflow interrupt */
5053 usc_OutReg(info, SICR, (u16)(usc_InReg(info,SICR) | BIT3));
5054 usc_EnableInterrupts(info, MISC);
5056 info->mbre_bit = 0;
5057 outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */
5058 usc_DmaCmd( info, DmaCmd_ResetAllChannels ); /* disable both DMA channels */
5059 info->mbre_bit = BIT8;
5060 outw( BIT8, info->io_base ); /* set Master Bus Enable (DCAR) */
5062 if (info->bus_type == MGSL_BUS_TYPE_ISA) {
5063 /* Enable DMAEN (Port 7, Bit 14) */
5064 /* This connects the DMA request signal to the ISA bus */
5065 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) & ~BIT14));
5068 /* DMA Control Register (DCR)
5070 * <15..14> 10 Priority mode = Alternating Tx/Rx
5071 * 01 Rx has priority
5072 * 00 Tx has priority
5074 * <13> 1 Enable Priority Preempt per DCR<15..14>
5075 * (WARNING DCR<11..10> must be 00 when this is 1)
5076 * 0 Choose activate channel per DCR<11..10>
5078 * <12> 0 Little Endian for Array/List
5079 * <11..10> 00 Both Channels can use each bus grant
5080 * <9..6> 0000 reserved
5081 * <5> 0 7 CLK - Minimum Bus Re-request Interval
5082 * <4> 0 1 = drive D/C and S/D pins
5083 * <3> 1 1 = Add one wait state to all DMA cycles.
5084 * <2> 0 1 = Strobe /UAS on every transfer.
5085 * <1..0> 11 Addr incrementing only affects LS24 bits
5087 * 0110 0000 0000 1011 = 0x600b
5090 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
5091 /* PCI adapter does not need DMA wait state */
5092 usc_OutDmaReg( info, DCR, 0xa00b );
5094 else
5095 usc_OutDmaReg( info, DCR, 0x800b );
5098 /* Receive DMA mode Register (RDMR)
5100 * <15..14> 11 DMA mode = Linked List Buffer mode
5101 * <13> 1 RSBinA/L = store Rx status Block in Arrary/List entry
5102 * <12> 1 Clear count of List Entry after fetching
5103 * <11..10> 00 Address mode = Increment
5104 * <9> 1 Terminate Buffer on RxBound
5105 * <8> 0 Bus Width = 16bits
5106 * <7..0> ? status Bits (write as 0s)
5108 * 1111 0010 0000 0000 = 0xf200
5111 usc_OutDmaReg( info, RDMR, 0xf200 );
5114 /* Transmit DMA mode Register (TDMR)
5116 * <15..14> 11 DMA mode = Linked List Buffer mode
5117 * <13> 1 TCBinA/L = fetch Tx Control Block from List entry
5118 * <12> 1 Clear count of List Entry after fetching
5119 * <11..10> 00 Address mode = Increment
5120 * <9> 1 Terminate Buffer on end of frame
5121 * <8> 0 Bus Width = 16bits
5122 * <7..0> ? status Bits (Read Only so write as 0)
5124 * 1111 0010 0000 0000 = 0xf200
5127 usc_OutDmaReg( info, TDMR, 0xf200 );
5130 /* DMA Interrupt Control Register (DICR)
5132 * <15> 1 DMA Interrupt Enable
5133 * <14> 0 1 = Disable IEO from USC
5134 * <13> 0 1 = Don't provide vector during IntAck
5135 * <12> 1 1 = Include status in Vector
5136 * <10..2> 0 reserved, Must be 0s
5137 * <1> 0 1 = Rx DMA Interrupt Enabled
5138 * <0> 0 1 = Tx DMA Interrupt Enabled
5140 * 1001 0000 0000 0000 = 0x9000
5143 usc_OutDmaReg( info, DICR, 0x9000 );
5145 usc_InDmaReg( info, RDMR ); /* clear pending receive DMA IRQ bits */
5146 usc_InDmaReg( info, TDMR ); /* clear pending transmit DMA IRQ bits */
5147 usc_OutDmaReg( info, CDIR, 0x0303 ); /* clear IUS and Pending for Tx and Rx */
5149 /* Channel Control Register (CCR)
5151 * <15..14> 10 Use 32-bit Tx Control Blocks (TCBs)
5152 * <13> 0 Trigger Tx on SW Command Disabled
5153 * <12> 0 Flag Preamble Disabled
5154 * <11..10> 00 Preamble Length
5155 * <9..8> 00 Preamble Pattern
5156 * <7..6> 10 Use 32-bit Rx status Blocks (RSBs)
5157 * <5> 0 Trigger Rx on SW Command Disabled
5158 * <4..0> 0 reserved
5160 * 1000 0000 1000 0000 = 0x8080
5163 RegValue = 0x8080;
5165 switch ( info->params.preamble_length ) {
5166 case HDLC_PREAMBLE_LENGTH_16BITS: RegValue |= BIT10; break;
5167 case HDLC_PREAMBLE_LENGTH_32BITS: RegValue |= BIT11; break;
5168 case HDLC_PREAMBLE_LENGTH_64BITS: RegValue |= BIT11 + BIT10; break;
5171 switch ( info->params.preamble ) {
5172 case HDLC_PREAMBLE_PATTERN_FLAGS: RegValue |= BIT8 + BIT12; break;
5173 case HDLC_PREAMBLE_PATTERN_ONES: RegValue |= BIT8; break;
5174 case HDLC_PREAMBLE_PATTERN_10: RegValue |= BIT9; break;
5175 case HDLC_PREAMBLE_PATTERN_01: RegValue |= BIT9 + BIT8; break;
5178 usc_OutReg( info, CCR, RegValue );
5182 * Burst/Dwell Control Register
5184 * <15..8> 0x20 Maximum number of transfers per bus grant
5185 * <7..0> 0x00 Maximum number of clock cycles per bus grant
5188 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
5189 /* don't limit bus occupancy on PCI adapter */
5190 usc_OutDmaReg( info, BDCR, 0x0000 );
5192 else
5193 usc_OutDmaReg( info, BDCR, 0x2000 );
5195 usc_stop_transmitter(info);
5196 usc_stop_receiver(info);
5198 } /* end of usc_set_sdlc_mode() */
5200 /* usc_enable_loopback()
5202 * Set the 16C32 for internal loopback mode.
5203 * The TxCLK and RxCLK signals are generated from the BRG0 and
5204 * the TxD is looped back to the RxD internally.
5206 * Arguments: info pointer to device instance data
5207 * enable 1 = enable loopback, 0 = disable
5208 * Return Value: None
5210 static void usc_enable_loopback(struct mgsl_struct *info, int enable)
5212 if (enable) {
5213 /* blank external TXD output */
5214 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) | (BIT7+BIT6));
5216 /* Clock mode Control Register (CMCR)
5218 * <15..14> 00 counter 1 Disabled
5219 * <13..12> 00 counter 0 Disabled
5220 * <11..10> 11 BRG1 Input is TxC Pin
5221 * <9..8> 11 BRG0 Input is TxC Pin
5222 * <7..6> 01 DPLL Input is BRG1 Output
5223 * <5..3> 100 TxCLK comes from BRG0
5224 * <2..0> 100 RxCLK comes from BRG0
5226 * 0000 1111 0110 0100 = 0x0f64
5229 usc_OutReg( info, CMCR, 0x0f64 );
5231 /* Write 16-bit Time Constant for BRG0 */
5232 /* use clock speed if available, otherwise use 8 for diagnostics */
5233 if (info->params.clock_speed) {
5234 if (info->bus_type == MGSL_BUS_TYPE_PCI)
5235 usc_OutReg(info, TC0R, (u16)((11059200/info->params.clock_speed)-1));
5236 else
5237 usc_OutReg(info, TC0R, (u16)((14745600/info->params.clock_speed)-1));
5238 } else
5239 usc_OutReg(info, TC0R, (u16)8);
5241 /* Hardware Configuration Register (HCR) Clear Bit 1, BRG0
5242 mode = Continuous Set Bit 0 to enable BRG0. */
5243 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
5245 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
5246 usc_OutReg(info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004));
5248 /* set Internal Data loopback mode */
5249 info->loopback_bits = 0x300;
5250 outw( 0x0300, info->io_base + CCAR );
5251 } else {
5252 /* enable external TXD output */
5253 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) & ~(BIT7+BIT6));
5255 /* clear Internal Data loopback mode */
5256 info->loopback_bits = 0;
5257 outw( 0,info->io_base + CCAR );
5260 } /* end of usc_enable_loopback() */
5262 /* usc_enable_aux_clock()
5264 * Enabled the AUX clock output at the specified frequency.
5266 * Arguments:
5268 * info pointer to device extension
5269 * data_rate data rate of clock in bits per second
5270 * A data rate of 0 disables the AUX clock.
5272 * Return Value: None
5274 static void usc_enable_aux_clock( struct mgsl_struct *info, u32 data_rate )
5276 u32 XtalSpeed;
5277 u16 Tc;
5279 if ( data_rate ) {
5280 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
5281 XtalSpeed = 11059200;
5282 else
5283 XtalSpeed = 14745600;
5286 /* Tc = (Xtal/Speed) - 1 */
5287 /* If twice the remainder of (Xtal/Speed) is greater than Speed */
5288 /* then rounding up gives a more precise time constant. Instead */
5289 /* of rounding up and then subtracting 1 we just don't subtract */
5290 /* the one in this case. */
5293 Tc = (u16)(XtalSpeed/data_rate);
5294 if ( !(((XtalSpeed % data_rate) * 2) / data_rate) )
5295 Tc--;
5297 /* Write 16-bit Time Constant for BRG0 */
5298 usc_OutReg( info, TC0R, Tc );
5301 * Hardware Configuration Register (HCR)
5302 * Clear Bit 1, BRG0 mode = Continuous
5303 * Set Bit 0 to enable BRG0.
5306 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
5308 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
5309 usc_OutReg( info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) );
5310 } else {
5311 /* data rate == 0 so turn off BRG0 */
5312 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) );
5315 } /* end of usc_enable_aux_clock() */
5319 * usc_process_rxoverrun_sync()
5321 * This function processes a receive overrun by resetting the
5322 * receive DMA buffers and issuing a Purge Rx FIFO command
5323 * to allow the receiver to continue receiving.
5325 * Arguments:
5327 * info pointer to device extension
5329 * Return Value: None
5331 static void usc_process_rxoverrun_sync( struct mgsl_struct *info )
5333 int start_index;
5334 int end_index;
5335 int frame_start_index;
5336 bool start_of_frame_found = false;
5337 bool end_of_frame_found = false;
5338 bool reprogram_dma = false;
5340 DMABUFFERENTRY *buffer_list = info->rx_buffer_list;
5341 u32 phys_addr;
5343 usc_DmaCmd( info, DmaCmd_PauseRxChannel );
5344 usc_RCmd( info, RCmd_EnterHuntmode );
5345 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5347 /* CurrentRxBuffer points to the 1st buffer of the next */
5348 /* possibly available receive frame. */
5350 frame_start_index = start_index = end_index = info->current_rx_buffer;
5352 /* Search for an unfinished string of buffers. This means */
5353 /* that a receive frame started (at least one buffer with */
5354 /* count set to zero) but there is no terminiting buffer */
5355 /* (status set to non-zero). */
5357 while( !buffer_list[end_index].count )
5359 /* Count field has been reset to zero by 16C32. */
5360 /* This buffer is currently in use. */
5362 if ( !start_of_frame_found )
5364 start_of_frame_found = true;
5365 frame_start_index = end_index;
5366 end_of_frame_found = false;
5369 if ( buffer_list[end_index].status )
5371 /* Status field has been set by 16C32. */
5372 /* This is the last buffer of a received frame. */
5374 /* We want to leave the buffers for this frame intact. */
5375 /* Move on to next possible frame. */
5377 start_of_frame_found = false;
5378 end_of_frame_found = true;
5381 /* advance to next buffer entry in linked list */
5382 end_index++;
5383 if ( end_index == info->rx_buffer_count )
5384 end_index = 0;
5386 if ( start_index == end_index )
5388 /* The entire list has been searched with all Counts == 0 and */
5389 /* all Status == 0. The receive buffers are */
5390 /* completely screwed, reset all receive buffers! */
5391 mgsl_reset_rx_dma_buffers( info );
5392 frame_start_index = 0;
5393 start_of_frame_found = false;
5394 reprogram_dma = true;
5395 break;
5399 if ( start_of_frame_found && !end_of_frame_found )
5401 /* There is an unfinished string of receive DMA buffers */
5402 /* as a result of the receiver overrun. */
5404 /* Reset the buffers for the unfinished frame */
5405 /* and reprogram the receive DMA controller to start */
5406 /* at the 1st buffer of unfinished frame. */
5408 start_index = frame_start_index;
5412 *((unsigned long *)&(info->rx_buffer_list[start_index++].count)) = DMABUFFERSIZE;
5414 /* Adjust index for wrap around. */
5415 if ( start_index == info->rx_buffer_count )
5416 start_index = 0;
5418 } while( start_index != end_index );
5420 reprogram_dma = true;
5423 if ( reprogram_dma )
5425 usc_UnlatchRxstatusBits(info,RXSTATUS_ALL);
5426 usc_ClearIrqPendingBits(info, RECEIVE_DATA|RECEIVE_STATUS);
5427 usc_UnlatchRxstatusBits(info, RECEIVE_DATA|RECEIVE_STATUS);
5429 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
5431 /* This empties the receive FIFO and loads the RCC with RCLR */
5432 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5434 /* program 16C32 with physical address of 1st DMA buffer entry */
5435 phys_addr = info->rx_buffer_list[frame_start_index].phys_entry;
5436 usc_OutDmaReg( info, NRARL, (u16)phys_addr );
5437 usc_OutDmaReg( info, NRARU, (u16)(phys_addr >> 16) );
5439 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5440 usc_ClearIrqPendingBits( info, RECEIVE_DATA + RECEIVE_STATUS );
5441 usc_EnableInterrupts( info, RECEIVE_STATUS );
5443 /* 1. Arm End of Buffer (EOB) Receive DMA Interrupt (BIT2 of RDIAR) */
5444 /* 2. Enable Receive DMA Interrupts (BIT1 of DICR) */
5446 usc_OutDmaReg( info, RDIAR, BIT3 + BIT2 );
5447 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT1) );
5448 usc_DmaCmd( info, DmaCmd_InitRxChannel );
5449 if ( info->params.flags & HDLC_FLAG_AUTO_DCD )
5450 usc_EnableReceiver(info,ENABLE_AUTO_DCD);
5451 else
5452 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5454 else
5456 /* This empties the receive FIFO and loads the RCC with RCLR */
5457 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5458 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5461 } /* end of usc_process_rxoverrun_sync() */
5463 /* usc_stop_receiver()
5465 * Disable USC receiver
5467 * Arguments: info pointer to device instance data
5468 * Return Value: None
5470 static void usc_stop_receiver( struct mgsl_struct *info )
5472 if (debug_level >= DEBUG_LEVEL_ISR)
5473 printk("%s(%d):usc_stop_receiver(%s)\n",
5474 __FILE__,__LINE__, info->device_name );
5476 /* Disable receive DMA channel. */
5477 /* This also disables receive DMA channel interrupts */
5478 usc_DmaCmd( info, DmaCmd_ResetRxChannel );
5480 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5481 usc_ClearIrqPendingBits( info, RECEIVE_DATA + RECEIVE_STATUS );
5482 usc_DisableInterrupts( info, RECEIVE_DATA + RECEIVE_STATUS );
5484 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
5486 /* This empties the receive FIFO and loads the RCC with RCLR */
5487 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5488 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5490 info->rx_enabled = false;
5491 info->rx_overflow = false;
5492 info->rx_rcc_underrun = false;
5494 } /* end of stop_receiver() */
5496 /* usc_start_receiver()
5498 * Enable the USC receiver
5500 * Arguments: info pointer to device instance data
5501 * Return Value: None
5503 static void usc_start_receiver( struct mgsl_struct *info )
5505 u32 phys_addr;
5507 if (debug_level >= DEBUG_LEVEL_ISR)
5508 printk("%s(%d):usc_start_receiver(%s)\n",
5509 __FILE__,__LINE__, info->device_name );
5511 mgsl_reset_rx_dma_buffers( info );
5512 usc_stop_receiver( info );
5514 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5515 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5517 if ( info->params.mode == MGSL_MODE_HDLC ||
5518 info->params.mode == MGSL_MODE_RAW ) {
5519 /* DMA mode Transfers */
5520 /* Program the DMA controller. */
5521 /* Enable the DMA controller end of buffer interrupt. */
5523 /* program 16C32 with physical address of 1st DMA buffer entry */
5524 phys_addr = info->rx_buffer_list[0].phys_entry;
5525 usc_OutDmaReg( info, NRARL, (u16)phys_addr );
5526 usc_OutDmaReg( info, NRARU, (u16)(phys_addr >> 16) );
5528 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5529 usc_ClearIrqPendingBits( info, RECEIVE_DATA + RECEIVE_STATUS );
5530 usc_EnableInterrupts( info, RECEIVE_STATUS );
5532 /* 1. Arm End of Buffer (EOB) Receive DMA Interrupt (BIT2 of RDIAR) */
5533 /* 2. Enable Receive DMA Interrupts (BIT1 of DICR) */
5535 usc_OutDmaReg( info, RDIAR, BIT3 + BIT2 );
5536 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT1) );
5537 usc_DmaCmd( info, DmaCmd_InitRxChannel );
5538 if ( info->params.flags & HDLC_FLAG_AUTO_DCD )
5539 usc_EnableReceiver(info,ENABLE_AUTO_DCD);
5540 else
5541 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5542 } else {
5543 usc_UnlatchRxstatusBits(info, RXSTATUS_ALL);
5544 usc_ClearIrqPendingBits(info, RECEIVE_DATA + RECEIVE_STATUS);
5545 usc_EnableInterrupts(info, RECEIVE_DATA);
5547 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5548 usc_RCmd( info, RCmd_EnterHuntmode );
5550 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5553 usc_OutReg( info, CCSR, 0x1020 );
5555 info->rx_enabled = true;
5557 } /* end of usc_start_receiver() */
5559 /* usc_start_transmitter()
5561 * Enable the USC transmitter and send a transmit frame if
5562 * one is loaded in the DMA buffers.
5564 * Arguments: info pointer to device instance data
5565 * Return Value: None
5567 static void usc_start_transmitter( struct mgsl_struct *info )
5569 u32 phys_addr;
5570 unsigned int FrameSize;
5572 if (debug_level >= DEBUG_LEVEL_ISR)
5573 printk("%s(%d):usc_start_transmitter(%s)\n",
5574 __FILE__,__LINE__, info->device_name );
5576 if ( info->xmit_cnt ) {
5578 /* If auto RTS enabled and RTS is inactive, then assert */
5579 /* RTS and set a flag indicating that the driver should */
5580 /* negate RTS when the transmission completes. */
5582 info->drop_rts_on_tx_done = false;
5584 if ( info->params.flags & HDLC_FLAG_AUTO_RTS ) {
5585 usc_get_serial_signals( info );
5586 if ( !(info->serial_signals & SerialSignal_RTS) ) {
5587 info->serial_signals |= SerialSignal_RTS;
5588 usc_set_serial_signals( info );
5589 info->drop_rts_on_tx_done = true;
5594 if ( info->params.mode == MGSL_MODE_ASYNC ) {
5595 if ( !info->tx_active ) {
5596 usc_UnlatchTxstatusBits(info, TXSTATUS_ALL);
5597 usc_ClearIrqPendingBits(info, TRANSMIT_STATUS + TRANSMIT_DATA);
5598 usc_EnableInterrupts(info, TRANSMIT_DATA);
5599 usc_load_txfifo(info);
5601 } else {
5602 /* Disable transmit DMA controller while programming. */
5603 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
5605 /* Transmit DMA buffer is loaded, so program USC */
5606 /* to send the frame contained in the buffers. */
5608 FrameSize = info->tx_buffer_list[info->start_tx_dma_buffer].rcc;
5610 /* if operating in Raw sync mode, reset the rcc component
5611 * of the tx dma buffer entry, otherwise, the serial controller
5612 * will send a closing sync char after this count.
5614 if ( info->params.mode == MGSL_MODE_RAW )
5615 info->tx_buffer_list[info->start_tx_dma_buffer].rcc = 0;
5617 /* Program the Transmit Character Length Register (TCLR) */
5618 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
5619 usc_OutReg( info, TCLR, (u16)FrameSize );
5621 usc_RTCmd( info, RTCmd_PurgeTxFifo );
5623 /* Program the address of the 1st DMA Buffer Entry in linked list */
5624 phys_addr = info->tx_buffer_list[info->start_tx_dma_buffer].phys_entry;
5625 usc_OutDmaReg( info, NTARL, (u16)phys_addr );
5626 usc_OutDmaReg( info, NTARU, (u16)(phys_addr >> 16) );
5628 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
5629 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
5630 usc_EnableInterrupts( info, TRANSMIT_STATUS );
5632 if ( info->params.mode == MGSL_MODE_RAW &&
5633 info->num_tx_dma_buffers > 1 ) {
5634 /* When running external sync mode, attempt to 'stream' transmit */
5635 /* by filling tx dma buffers as they become available. To do this */
5636 /* we need to enable Tx DMA EOB Status interrupts : */
5637 /* */
5638 /* 1. Arm End of Buffer (EOB) Transmit DMA Interrupt (BIT2 of TDIAR) */
5639 /* 2. Enable Transmit DMA Interrupts (BIT0 of DICR) */
5641 usc_OutDmaReg( info, TDIAR, BIT2|BIT3 );
5642 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT0) );
5645 /* Initialize Transmit DMA Channel */
5646 usc_DmaCmd( info, DmaCmd_InitTxChannel );
5648 usc_TCmd( info, TCmd_SendFrame );
5650 mod_timer(&info->tx_timer, jiffies +
5651 msecs_to_jiffies(5000));
5653 info->tx_active = true;
5656 if ( !info->tx_enabled ) {
5657 info->tx_enabled = true;
5658 if ( info->params.flags & HDLC_FLAG_AUTO_CTS )
5659 usc_EnableTransmitter(info,ENABLE_AUTO_CTS);
5660 else
5661 usc_EnableTransmitter(info,ENABLE_UNCONDITIONAL);
5664 } /* end of usc_start_transmitter() */
5666 /* usc_stop_transmitter()
5668 * Stops the transmitter and DMA
5670 * Arguments: info pointer to device isntance data
5671 * Return Value: None
5673 static void usc_stop_transmitter( struct mgsl_struct *info )
5675 if (debug_level >= DEBUG_LEVEL_ISR)
5676 printk("%s(%d):usc_stop_transmitter(%s)\n",
5677 __FILE__,__LINE__, info->device_name );
5679 del_timer(&info->tx_timer);
5681 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
5682 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS + TRANSMIT_DATA );
5683 usc_DisableInterrupts( info, TRANSMIT_STATUS + TRANSMIT_DATA );
5685 usc_EnableTransmitter(info,DISABLE_UNCONDITIONAL);
5686 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
5687 usc_RTCmd( info, RTCmd_PurgeTxFifo );
5689 info->tx_enabled = false;
5690 info->tx_active = false;
5692 } /* end of usc_stop_transmitter() */
5694 /* usc_load_txfifo()
5696 * Fill the transmit FIFO until the FIFO is full or
5697 * there is no more data to load.
5699 * Arguments: info pointer to device extension (instance data)
5700 * Return Value: None
5702 static void usc_load_txfifo( struct mgsl_struct *info )
5704 int Fifocount;
5705 u8 TwoBytes[2];
5707 if ( !info->xmit_cnt && !info->x_char )
5708 return;
5710 /* Select transmit FIFO status readback in TICR */
5711 usc_TCmd( info, TCmd_SelectTicrTxFifostatus );
5713 /* load the Transmit FIFO until FIFOs full or all data sent */
5715 while( (Fifocount = usc_InReg(info, TICR) >> 8) && info->xmit_cnt ) {
5716 /* there is more space in the transmit FIFO and */
5717 /* there is more data in transmit buffer */
5719 if ( (info->xmit_cnt > 1) && (Fifocount > 1) && !info->x_char ) {
5720 /* write a 16-bit word from transmit buffer to 16C32 */
5722 TwoBytes[0] = info->xmit_buf[info->xmit_tail++];
5723 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5724 TwoBytes[1] = info->xmit_buf[info->xmit_tail++];
5725 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5727 outw( *((u16 *)TwoBytes), info->io_base + DATAREG);
5729 info->xmit_cnt -= 2;
5730 info->icount.tx += 2;
5731 } else {
5732 /* only 1 byte left to transmit or 1 FIFO slot left */
5734 outw( (inw( info->io_base + CCAR) & 0x0780) | (TDR+LSBONLY),
5735 info->io_base + CCAR );
5737 if (info->x_char) {
5738 /* transmit pending high priority char */
5739 outw( info->x_char,info->io_base + CCAR );
5740 info->x_char = 0;
5741 } else {
5742 outw( info->xmit_buf[info->xmit_tail++],info->io_base + CCAR );
5743 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5744 info->xmit_cnt--;
5746 info->icount.tx++;
5750 } /* end of usc_load_txfifo() */
5752 /* usc_reset()
5754 * Reset the adapter to a known state and prepare it for further use.
5756 * Arguments: info pointer to device instance data
5757 * Return Value: None
5759 static void usc_reset( struct mgsl_struct *info )
5761 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
5762 int i;
5763 u32 readval;
5765 /* Set BIT30 of Misc Control Register */
5766 /* (Local Control Register 0x50) to force reset of USC. */
5768 volatile u32 *MiscCtrl = (u32 *)(info->lcr_base + 0x50);
5769 u32 *LCR0BRDR = (u32 *)(info->lcr_base + 0x28);
5771 info->misc_ctrl_value |= BIT30;
5772 *MiscCtrl = info->misc_ctrl_value;
5775 * Force at least 170ns delay before clearing
5776 * reset bit. Each read from LCR takes at least
5777 * 30ns so 10 times for 300ns to be safe.
5779 for(i=0;i<10;i++)
5780 readval = *MiscCtrl;
5782 info->misc_ctrl_value &= ~BIT30;
5783 *MiscCtrl = info->misc_ctrl_value;
5785 *LCR0BRDR = BUS_DESCRIPTOR(
5786 1, // Write Strobe Hold (0-3)
5787 2, // Write Strobe Delay (0-3)
5788 2, // Read Strobe Delay (0-3)
5789 0, // NWDD (Write data-data) (0-3)
5790 4, // NWAD (Write Addr-data) (0-31)
5791 0, // NXDA (Read/Write Data-Addr) (0-3)
5792 0, // NRDD (Read Data-Data) (0-3)
5793 5 // NRAD (Read Addr-Data) (0-31)
5795 } else {
5796 /* do HW reset */
5797 outb( 0,info->io_base + 8 );
5800 info->mbre_bit = 0;
5801 info->loopback_bits = 0;
5802 info->usc_idle_mode = 0;
5805 * Program the Bus Configuration Register (BCR)
5807 * <15> 0 Don't use separate address
5808 * <14..6> 0 reserved
5809 * <5..4> 00 IAckmode = Default, don't care
5810 * <3> 1 Bus Request Totem Pole output
5811 * <2> 1 Use 16 Bit data bus
5812 * <1> 0 IRQ Totem Pole output
5813 * <0> 0 Don't Shift Right Addr
5815 * 0000 0000 0000 1100 = 0x000c
5817 * By writing to io_base + SDPIN the Wait/Ack pin is
5818 * programmed to work as a Wait pin.
5821 outw( 0x000c,info->io_base + SDPIN );
5824 outw( 0,info->io_base );
5825 outw( 0,info->io_base + CCAR );
5827 /* select little endian byte ordering */
5828 usc_RTCmd( info, RTCmd_SelectLittleEndian );
5831 /* Port Control Register (PCR)
5833 * <15..14> 11 Port 7 is Output (~DMAEN, Bit 14 : 0 = Enabled)
5834 * <13..12> 11 Port 6 is Output (~INTEN, Bit 12 : 0 = Enabled)
5835 * <11..10> 00 Port 5 is Input (No Connect, Don't Care)
5836 * <9..8> 00 Port 4 is Input (No Connect, Don't Care)
5837 * <7..6> 11 Port 3 is Output (~RTS, Bit 6 : 0 = Enabled )
5838 * <5..4> 11 Port 2 is Output (~DTR, Bit 4 : 0 = Enabled )
5839 * <3..2> 01 Port 1 is Input (Dedicated RxC)
5840 * <1..0> 01 Port 0 is Input (Dedicated TxC)
5842 * 1111 0000 1111 0101 = 0xf0f5
5845 usc_OutReg( info, PCR, 0xf0f5 );
5849 * Input/Output Control Register
5851 * <15..14> 00 CTS is active low input
5852 * <13..12> 00 DCD is active low input
5853 * <11..10> 00 TxREQ pin is input (DSR)
5854 * <9..8> 00 RxREQ pin is input (RI)
5855 * <7..6> 00 TxD is output (Transmit Data)
5856 * <5..3> 000 TxC Pin in Input (14.7456MHz Clock)
5857 * <2..0> 100 RxC is Output (drive with BRG0)
5859 * 0000 0000 0000 0100 = 0x0004
5862 usc_OutReg( info, IOCR, 0x0004 );
5864 } /* end of usc_reset() */
5866 /* usc_set_async_mode()
5868 * Program adapter for asynchronous communications.
5870 * Arguments: info pointer to device instance data
5871 * Return Value: None
5873 static void usc_set_async_mode( struct mgsl_struct *info )
5875 u16 RegValue;
5877 /* disable interrupts while programming USC */
5878 usc_DisableMasterIrqBit( info );
5880 outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */
5881 usc_DmaCmd( info, DmaCmd_ResetAllChannels ); /* disable both DMA channels */
5883 usc_loopback_frame( info );
5885 /* Channel mode Register (CMR)
5887 * <15..14> 00 Tx Sub modes, 00 = 1 Stop Bit
5888 * <13..12> 00 00 = 16X Clock
5889 * <11..8> 0000 Transmitter mode = Asynchronous
5890 * <7..6> 00 reserved?
5891 * <5..4> 00 Rx Sub modes, 00 = 16X Clock
5892 * <3..0> 0000 Receiver mode = Asynchronous
5894 * 0000 0000 0000 0000 = 0x0
5897 RegValue = 0;
5898 if ( info->params.stop_bits != 1 )
5899 RegValue |= BIT14;
5900 usc_OutReg( info, CMR, RegValue );
5903 /* Receiver mode Register (RMR)
5905 * <15..13> 000 encoding = None
5906 * <12..08> 00000 reserved (Sync Only)
5907 * <7..6> 00 Even parity
5908 * <5> 0 parity disabled
5909 * <4..2> 000 Receive Char Length = 8 bits
5910 * <1..0> 00 Disable Receiver
5912 * 0000 0000 0000 0000 = 0x0
5915 RegValue = 0;
5917 if ( info->params.data_bits != 8 )
5918 RegValue |= BIT4+BIT3+BIT2;
5920 if ( info->params.parity != ASYNC_PARITY_NONE ) {
5921 RegValue |= BIT5;
5922 if ( info->params.parity != ASYNC_PARITY_ODD )
5923 RegValue |= BIT6;
5926 usc_OutReg( info, RMR, RegValue );
5929 /* Set IRQ trigger level */
5931 usc_RCmd( info, RCmd_SelectRicrIntLevel );
5934 /* Receive Interrupt Control Register (RICR)
5936 * <15..8> ? RxFIFO IRQ Request Level
5938 * Note: For async mode the receive FIFO level must be set
5939 * to 0 to avoid the situation where the FIFO contains fewer bytes
5940 * than the trigger level and no more data is expected.
5942 * <7> 0 Exited Hunt IA (Interrupt Arm)
5943 * <6> 0 Idle Received IA
5944 * <5> 0 Break/Abort IA
5945 * <4> 0 Rx Bound IA
5946 * <3> 0 Queued status reflects oldest byte in FIFO
5947 * <2> 0 Abort/PE IA
5948 * <1> 0 Rx Overrun IA
5949 * <0> 0 Select TC0 value for readback
5951 * 0000 0000 0100 0000 = 0x0000 + (FIFOLEVEL in MSB)
5954 usc_OutReg( info, RICR, 0x0000 );
5956 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5957 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
5960 /* Transmit mode Register (TMR)
5962 * <15..13> 000 encoding = None
5963 * <12..08> 00000 reserved (Sync Only)
5964 * <7..6> 00 Transmit parity Even
5965 * <5> 0 Transmit parity Disabled
5966 * <4..2> 000 Tx Char Length = 8 bits
5967 * <1..0> 00 Disable Transmitter
5969 * 0000 0000 0000 0000 = 0x0
5972 RegValue = 0;
5974 if ( info->params.data_bits != 8 )
5975 RegValue |= BIT4+BIT3+BIT2;
5977 if ( info->params.parity != ASYNC_PARITY_NONE ) {
5978 RegValue |= BIT5;
5979 if ( info->params.parity != ASYNC_PARITY_ODD )
5980 RegValue |= BIT6;
5983 usc_OutReg( info, TMR, RegValue );
5985 usc_set_txidle( info );
5988 /* Set IRQ trigger level */
5990 usc_TCmd( info, TCmd_SelectTicrIntLevel );
5993 /* Transmit Interrupt Control Register (TICR)
5995 * <15..8> ? Transmit FIFO IRQ Level
5996 * <7> 0 Present IA (Interrupt Arm)
5997 * <6> 1 Idle Sent IA
5998 * <5> 0 Abort Sent IA
5999 * <4> 0 EOF/EOM Sent IA
6000 * <3> 0 CRC Sent IA
6001 * <2> 0 1 = Wait for SW Trigger to Start Frame
6002 * <1> 0 Tx Underrun IA
6003 * <0> 0 TC0 constant on read back
6005 * 0000 0000 0100 0000 = 0x0040
6008 usc_OutReg( info, TICR, 0x1f40 );
6010 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
6011 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
6013 usc_enable_async_clock( info, info->params.data_rate );
6016 /* Channel Control/status Register (CCSR)
6018 * <15> X RCC FIFO Overflow status (RO)
6019 * <14> X RCC FIFO Not Empty status (RO)
6020 * <13> 0 1 = Clear RCC FIFO (WO)
6021 * <12> X DPLL in Sync status (RO)
6022 * <11> X DPLL 2 Missed Clocks status (RO)
6023 * <10> X DPLL 1 Missed Clock status (RO)
6024 * <9..8> 00 DPLL Resync on rising and falling edges (RW)
6025 * <7> X SDLC Loop On status (RO)
6026 * <6> X SDLC Loop Send status (RO)
6027 * <5> 1 Bypass counters for TxClk and RxClk (RW)
6028 * <4..2> 000 Last Char of SDLC frame has 8 bits (RW)
6029 * <1..0> 00 reserved
6031 * 0000 0000 0010 0000 = 0x0020
6034 usc_OutReg( info, CCSR, 0x0020 );
6036 usc_DisableInterrupts( info, TRANSMIT_STATUS + TRANSMIT_DATA +
6037 RECEIVE_DATA + RECEIVE_STATUS );
6039 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS + TRANSMIT_DATA +
6040 RECEIVE_DATA + RECEIVE_STATUS );
6042 usc_EnableMasterIrqBit( info );
6044 if (info->bus_type == MGSL_BUS_TYPE_ISA) {
6045 /* Enable INTEN (Port 6, Bit12) */
6046 /* This connects the IRQ request signal to the ISA bus */
6047 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) & ~BIT12));
6050 if (info->params.loopback) {
6051 info->loopback_bits = 0x300;
6052 outw(0x0300, info->io_base + CCAR);
6055 } /* end of usc_set_async_mode() */
6057 /* usc_loopback_frame()
6059 * Loop back a small (2 byte) dummy SDLC frame.
6060 * Interrupts and DMA are NOT used. The purpose of this is to
6061 * clear any 'stale' status info left over from running in async mode.
6063 * The 16C32 shows the strange behaviour of marking the 1st
6064 * received SDLC frame with a CRC error even when there is no
6065 * CRC error. To get around this a small dummy from of 2 bytes
6066 * is looped back when switching from async to sync mode.
6068 * Arguments: info pointer to device instance data
6069 * Return Value: None
6071 static void usc_loopback_frame( struct mgsl_struct *info )
6073 int i;
6074 unsigned long oldmode = info->params.mode;
6076 info->params.mode = MGSL_MODE_HDLC;
6078 usc_DisableMasterIrqBit( info );
6080 usc_set_sdlc_mode( info );
6081 usc_enable_loopback( info, 1 );
6083 /* Write 16-bit Time Constant for BRG0 */
6084 usc_OutReg( info, TC0R, 0 );
6086 /* Channel Control Register (CCR)
6088 * <15..14> 00 Don't use 32-bit Tx Control Blocks (TCBs)
6089 * <13> 0 Trigger Tx on SW Command Disabled
6090 * <12> 0 Flag Preamble Disabled
6091 * <11..10> 00 Preamble Length = 8-Bits
6092 * <9..8> 01 Preamble Pattern = flags
6093 * <7..6> 10 Don't use 32-bit Rx status Blocks (RSBs)
6094 * <5> 0 Trigger Rx on SW Command Disabled
6095 * <4..0> 0 reserved
6097 * 0000 0001 0000 0000 = 0x0100
6100 usc_OutReg( info, CCR, 0x0100 );
6102 /* SETUP RECEIVER */
6103 usc_RTCmd( info, RTCmd_PurgeRxFifo );
6104 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
6106 /* SETUP TRANSMITTER */
6107 /* Program the Transmit Character Length Register (TCLR) */
6108 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
6109 usc_OutReg( info, TCLR, 2 );
6110 usc_RTCmd( info, RTCmd_PurgeTxFifo );
6112 /* unlatch Tx status bits, and start transmit channel. */
6113 usc_UnlatchTxstatusBits(info,TXSTATUS_ALL);
6114 outw(0,info->io_base + DATAREG);
6116 /* ENABLE TRANSMITTER */
6117 usc_TCmd( info, TCmd_SendFrame );
6118 usc_EnableTransmitter(info,ENABLE_UNCONDITIONAL);
6120 /* WAIT FOR RECEIVE COMPLETE */
6121 for (i=0 ; i<1000 ; i++)
6122 if (usc_InReg( info, RCSR ) & (BIT8 + BIT4 + BIT3 + BIT1))
6123 break;
6125 /* clear Internal Data loopback mode */
6126 usc_enable_loopback(info, 0);
6128 usc_EnableMasterIrqBit(info);
6130 info->params.mode = oldmode;
6132 } /* end of usc_loopback_frame() */
6134 /* usc_set_sync_mode() Programs the USC for SDLC communications.
6136 * Arguments: info pointer to adapter info structure
6137 * Return Value: None
6139 static void usc_set_sync_mode( struct mgsl_struct *info )
6141 usc_loopback_frame( info );
6142 usc_set_sdlc_mode( info );
6144 if (info->bus_type == MGSL_BUS_TYPE_ISA) {
6145 /* Enable INTEN (Port 6, Bit12) */
6146 /* This connects the IRQ request signal to the ISA bus */
6147 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) & ~BIT12));
6150 usc_enable_aux_clock(info, info->params.clock_speed);
6152 if (info->params.loopback)
6153 usc_enable_loopback(info,1);
6155 } /* end of mgsl_set_sync_mode() */
6157 /* usc_set_txidle() Set the HDLC idle mode for the transmitter.
6159 * Arguments: info pointer to device instance data
6160 * Return Value: None
6162 static void usc_set_txidle( struct mgsl_struct *info )
6164 u16 usc_idle_mode = IDLEMODE_FLAGS;
6166 /* Map API idle mode to USC register bits */
6168 switch( info->idle_mode ){
6169 case HDLC_TXIDLE_FLAGS: usc_idle_mode = IDLEMODE_FLAGS; break;
6170 case HDLC_TXIDLE_ALT_ZEROS_ONES: usc_idle_mode = IDLEMODE_ALT_ONE_ZERO; break;
6171 case HDLC_TXIDLE_ZEROS: usc_idle_mode = IDLEMODE_ZERO; break;
6172 case HDLC_TXIDLE_ONES: usc_idle_mode = IDLEMODE_ONE; break;
6173 case HDLC_TXIDLE_ALT_MARK_SPACE: usc_idle_mode = IDLEMODE_ALT_MARK_SPACE; break;
6174 case HDLC_TXIDLE_SPACE: usc_idle_mode = IDLEMODE_SPACE; break;
6175 case HDLC_TXIDLE_MARK: usc_idle_mode = IDLEMODE_MARK; break;
6178 info->usc_idle_mode = usc_idle_mode;
6179 //usc_OutReg(info, TCSR, usc_idle_mode);
6180 info->tcsr_value &= ~IDLEMODE_MASK; /* clear idle mode bits */
6181 info->tcsr_value += usc_idle_mode;
6182 usc_OutReg(info, TCSR, info->tcsr_value);
6185 * if SyncLink WAN adapter is running in external sync mode, the
6186 * transmitter has been set to Monosync in order to try to mimic
6187 * a true raw outbound bit stream. Monosync still sends an open/close
6188 * sync char at the start/end of a frame. Try to match those sync
6189 * patterns to the idle mode set here
6191 if ( info->params.mode == MGSL_MODE_RAW ) {
6192 unsigned char syncpat = 0;
6193 switch( info->idle_mode ) {
6194 case HDLC_TXIDLE_FLAGS:
6195 syncpat = 0x7e;
6196 break;
6197 case HDLC_TXIDLE_ALT_ZEROS_ONES:
6198 syncpat = 0x55;
6199 break;
6200 case HDLC_TXIDLE_ZEROS:
6201 case HDLC_TXIDLE_SPACE:
6202 syncpat = 0x00;
6203 break;
6204 case HDLC_TXIDLE_ONES:
6205 case HDLC_TXIDLE_MARK:
6206 syncpat = 0xff;
6207 break;
6208 case HDLC_TXIDLE_ALT_MARK_SPACE:
6209 syncpat = 0xaa;
6210 break;
6213 usc_SetTransmitSyncChars(info,syncpat,syncpat);
6216 } /* end of usc_set_txidle() */
6218 /* usc_get_serial_signals()
6220 * Query the adapter for the state of the V24 status (input) signals.
6222 * Arguments: info pointer to device instance data
6223 * Return Value: None
6225 static void usc_get_serial_signals( struct mgsl_struct *info )
6227 u16 status;
6229 /* clear all serial signals except DTR and RTS */
6230 info->serial_signals &= SerialSignal_DTR + SerialSignal_RTS;
6232 /* Read the Misc Interrupt status Register (MISR) to get */
6233 /* the V24 status signals. */
6235 status = usc_InReg( info, MISR );
6237 /* set serial signal bits to reflect MISR */
6239 if ( status & MISCSTATUS_CTS )
6240 info->serial_signals |= SerialSignal_CTS;
6242 if ( status & MISCSTATUS_DCD )
6243 info->serial_signals |= SerialSignal_DCD;
6245 if ( status & MISCSTATUS_RI )
6246 info->serial_signals |= SerialSignal_RI;
6248 if ( status & MISCSTATUS_DSR )
6249 info->serial_signals |= SerialSignal_DSR;
6251 } /* end of usc_get_serial_signals() */
6253 /* usc_set_serial_signals()
6255 * Set the state of DTR and RTS based on contents of
6256 * serial_signals member of device extension.
6258 * Arguments: info pointer to device instance data
6259 * Return Value: None
6261 static void usc_set_serial_signals( struct mgsl_struct *info )
6263 u16 Control;
6264 unsigned char V24Out = info->serial_signals;
6266 /* get the current value of the Port Control Register (PCR) */
6268 Control = usc_InReg( info, PCR );
6270 if ( V24Out & SerialSignal_RTS )
6271 Control &= ~(BIT6);
6272 else
6273 Control |= BIT6;
6275 if ( V24Out & SerialSignal_DTR )
6276 Control &= ~(BIT4);
6277 else
6278 Control |= BIT4;
6280 usc_OutReg( info, PCR, Control );
6282 } /* end of usc_set_serial_signals() */
6284 /* usc_enable_async_clock()
6286 * Enable the async clock at the specified frequency.
6288 * Arguments: info pointer to device instance data
6289 * data_rate data rate of clock in bps
6290 * 0 disables the AUX clock.
6291 * Return Value: None
6293 static void usc_enable_async_clock( struct mgsl_struct *info, u32 data_rate )
6295 if ( data_rate ) {
6297 * Clock mode Control Register (CMCR)
6299 * <15..14> 00 counter 1 Disabled
6300 * <13..12> 00 counter 0 Disabled
6301 * <11..10> 11 BRG1 Input is TxC Pin
6302 * <9..8> 11 BRG0 Input is TxC Pin
6303 * <7..6> 01 DPLL Input is BRG1 Output
6304 * <5..3> 100 TxCLK comes from BRG0
6305 * <2..0> 100 RxCLK comes from BRG0
6307 * 0000 1111 0110 0100 = 0x0f64
6310 usc_OutReg( info, CMCR, 0x0f64 );
6314 * Write 16-bit Time Constant for BRG0
6315 * Time Constant = (ClkSpeed / data_rate) - 1
6316 * ClkSpeed = 921600 (ISA), 691200 (PCI)
6319 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
6320 usc_OutReg( info, TC0R, (u16)((691200/data_rate) - 1) );
6321 else
6322 usc_OutReg( info, TC0R, (u16)((921600/data_rate) - 1) );
6326 * Hardware Configuration Register (HCR)
6327 * Clear Bit 1, BRG0 mode = Continuous
6328 * Set Bit 0 to enable BRG0.
6331 usc_OutReg( info, HCR,
6332 (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
6335 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
6337 usc_OutReg( info, IOCR,
6338 (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) );
6339 } else {
6340 /* data rate == 0 so turn off BRG0 */
6341 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) );
6344 } /* end of usc_enable_async_clock() */
6347 * Buffer Structures:
6349 * Normal memory access uses virtual addresses that can make discontiguous
6350 * physical memory pages appear to be contiguous in the virtual address
6351 * space (the processors memory mapping handles the conversions).
6353 * DMA transfers require physically contiguous memory. This is because
6354 * the DMA system controller and DMA bus masters deal with memory using
6355 * only physical addresses.
6357 * This causes a problem under Windows NT when large DMA buffers are
6358 * needed. Fragmentation of the nonpaged pool prevents allocations of
6359 * physically contiguous buffers larger than the PAGE_SIZE.
6361 * However the 16C32 supports Bus Master Scatter/Gather DMA which
6362 * allows DMA transfers to physically discontiguous buffers. Information
6363 * about each data transfer buffer is contained in a memory structure
6364 * called a 'buffer entry'. A list of buffer entries is maintained
6365 * to track and control the use of the data transfer buffers.
6367 * To support this strategy we will allocate sufficient PAGE_SIZE
6368 * contiguous memory buffers to allow for the total required buffer
6369 * space.
6371 * The 16C32 accesses the list of buffer entries using Bus Master
6372 * DMA. Control information is read from the buffer entries by the
6373 * 16C32 to control data transfers. status information is written to
6374 * the buffer entries by the 16C32 to indicate the status of completed
6375 * transfers.
6377 * The CPU writes control information to the buffer entries to control
6378 * the 16C32 and reads status information from the buffer entries to
6379 * determine information about received and transmitted frames.
6381 * Because the CPU and 16C32 (adapter) both need simultaneous access
6382 * to the buffer entries, the buffer entry memory is allocated with
6383 * HalAllocateCommonBuffer(). This restricts the size of the buffer
6384 * entry list to PAGE_SIZE.
6386 * The actual data buffers on the other hand will only be accessed
6387 * by the CPU or the adapter but not by both simultaneously. This allows
6388 * Scatter/Gather packet based DMA procedures for using physically
6389 * discontiguous pages.
6393 * mgsl_reset_tx_dma_buffers()
6395 * Set the count for all transmit buffers to 0 to indicate the
6396 * buffer is available for use and set the current buffer to the
6397 * first buffer. This effectively makes all buffers free and
6398 * discards any data in buffers.
6400 * Arguments: info pointer to device instance data
6401 * Return Value: None
6403 static void mgsl_reset_tx_dma_buffers( struct mgsl_struct *info )
6405 unsigned int i;
6407 for ( i = 0; i < info->tx_buffer_count; i++ ) {
6408 *((unsigned long *)&(info->tx_buffer_list[i].count)) = 0;
6411 info->current_tx_buffer = 0;
6412 info->start_tx_dma_buffer = 0;
6413 info->tx_dma_buffers_used = 0;
6415 info->get_tx_holding_index = 0;
6416 info->put_tx_holding_index = 0;
6417 info->tx_holding_count = 0;
6419 } /* end of mgsl_reset_tx_dma_buffers() */
6422 * num_free_tx_dma_buffers()
6424 * returns the number of free tx dma buffers available
6426 * Arguments: info pointer to device instance data
6427 * Return Value: number of free tx dma buffers
6429 static int num_free_tx_dma_buffers(struct mgsl_struct *info)
6431 return info->tx_buffer_count - info->tx_dma_buffers_used;
6435 * mgsl_reset_rx_dma_buffers()
6437 * Set the count for all receive buffers to DMABUFFERSIZE
6438 * and set the current buffer to the first buffer. This effectively
6439 * makes all buffers free and discards any data in buffers.
6441 * Arguments: info pointer to device instance data
6442 * Return Value: None
6444 static void mgsl_reset_rx_dma_buffers( struct mgsl_struct *info )
6446 unsigned int i;
6448 for ( i = 0; i < info->rx_buffer_count; i++ ) {
6449 *((unsigned long *)&(info->rx_buffer_list[i].count)) = DMABUFFERSIZE;
6450 // info->rx_buffer_list[i].count = DMABUFFERSIZE;
6451 // info->rx_buffer_list[i].status = 0;
6454 info->current_rx_buffer = 0;
6456 } /* end of mgsl_reset_rx_dma_buffers() */
6459 * mgsl_free_rx_frame_buffers()
6461 * Free the receive buffers used by a received SDLC
6462 * frame such that the buffers can be reused.
6464 * Arguments:
6466 * info pointer to device instance data
6467 * StartIndex index of 1st receive buffer of frame
6468 * EndIndex index of last receive buffer of frame
6470 * Return Value: None
6472 static void mgsl_free_rx_frame_buffers( struct mgsl_struct *info, unsigned int StartIndex, unsigned int EndIndex )
6474 bool Done = false;
6475 DMABUFFERENTRY *pBufEntry;
6476 unsigned int Index;
6478 /* Starting with 1st buffer entry of the frame clear the status */
6479 /* field and set the count field to DMA Buffer Size. */
6481 Index = StartIndex;
6483 while( !Done ) {
6484 pBufEntry = &(info->rx_buffer_list[Index]);
6486 if ( Index == EndIndex ) {
6487 /* This is the last buffer of the frame! */
6488 Done = true;
6491 /* reset current buffer for reuse */
6492 // pBufEntry->status = 0;
6493 // pBufEntry->count = DMABUFFERSIZE;
6494 *((unsigned long *)&(pBufEntry->count)) = DMABUFFERSIZE;
6496 /* advance to next buffer entry in linked list */
6497 Index++;
6498 if ( Index == info->rx_buffer_count )
6499 Index = 0;
6502 /* set current buffer to next buffer after last buffer of frame */
6503 info->current_rx_buffer = Index;
6505 } /* end of free_rx_frame_buffers() */
6507 /* mgsl_get_rx_frame()
6509 * This function attempts to return a received SDLC frame from the
6510 * receive DMA buffers. Only frames received without errors are returned.
6512 * Arguments: info pointer to device extension
6513 * Return Value: true if frame returned, otherwise false
6515 static bool mgsl_get_rx_frame(struct mgsl_struct *info)
6517 unsigned int StartIndex, EndIndex; /* index of 1st and last buffers of Rx frame */
6518 unsigned short status;
6519 DMABUFFERENTRY *pBufEntry;
6520 unsigned int framesize = 0;
6521 bool ReturnCode = false;
6522 unsigned long flags;
6523 struct tty_struct *tty = info->port.tty;
6524 bool return_frame = false;
6527 * current_rx_buffer points to the 1st buffer of the next available
6528 * receive frame. To find the last buffer of the frame look for
6529 * a non-zero status field in the buffer entries. (The status
6530 * field is set by the 16C32 after completing a receive frame.
6533 StartIndex = EndIndex = info->current_rx_buffer;
6535 while( !info->rx_buffer_list[EndIndex].status ) {
6537 * If the count field of the buffer entry is non-zero then
6538 * this buffer has not been used. (The 16C32 clears the count
6539 * field when it starts using the buffer.) If an unused buffer
6540 * is encountered then there are no frames available.
6543 if ( info->rx_buffer_list[EndIndex].count )
6544 goto Cleanup;
6546 /* advance to next buffer entry in linked list */
6547 EndIndex++;
6548 if ( EndIndex == info->rx_buffer_count )
6549 EndIndex = 0;
6551 /* if entire list searched then no frame available */
6552 if ( EndIndex == StartIndex ) {
6553 /* If this occurs then something bad happened,
6554 * all buffers have been 'used' but none mark
6555 * the end of a frame. Reset buffers and receiver.
6558 if ( info->rx_enabled ){
6559 spin_lock_irqsave(&info->irq_spinlock,flags);
6560 usc_start_receiver(info);
6561 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6563 goto Cleanup;
6568 /* check status of receive frame */
6570 status = info->rx_buffer_list[EndIndex].status;
6572 if ( status & (RXSTATUS_SHORT_FRAME + RXSTATUS_OVERRUN +
6573 RXSTATUS_CRC_ERROR + RXSTATUS_ABORT) ) {
6574 if ( status & RXSTATUS_SHORT_FRAME )
6575 info->icount.rxshort++;
6576 else if ( status & RXSTATUS_ABORT )
6577 info->icount.rxabort++;
6578 else if ( status & RXSTATUS_OVERRUN )
6579 info->icount.rxover++;
6580 else {
6581 info->icount.rxcrc++;
6582 if ( info->params.crc_type & HDLC_CRC_RETURN_EX )
6583 return_frame = true;
6585 framesize = 0;
6586 #if SYNCLINK_GENERIC_HDLC
6588 info->netdev->stats.rx_errors++;
6589 info->netdev->stats.rx_frame_errors++;
6591 #endif
6592 } else
6593 return_frame = true;
6595 if ( return_frame ) {
6596 /* receive frame has no errors, get frame size.
6597 * The frame size is the starting value of the RCC (which was
6598 * set to 0xffff) minus the ending value of the RCC (decremented
6599 * once for each receive character) minus 2 for the 16-bit CRC.
6602 framesize = RCLRVALUE - info->rx_buffer_list[EndIndex].rcc;
6604 /* adjust frame size for CRC if any */
6605 if ( info->params.crc_type == HDLC_CRC_16_CCITT )
6606 framesize -= 2;
6607 else if ( info->params.crc_type == HDLC_CRC_32_CCITT )
6608 framesize -= 4;
6611 if ( debug_level >= DEBUG_LEVEL_BH )
6612 printk("%s(%d):mgsl_get_rx_frame(%s) status=%04X size=%d\n",
6613 __FILE__,__LINE__,info->device_name,status,framesize);
6615 if ( debug_level >= DEBUG_LEVEL_DATA )
6616 mgsl_trace_block(info,info->rx_buffer_list[StartIndex].virt_addr,
6617 min_t(int, framesize, DMABUFFERSIZE),0);
6619 if (framesize) {
6620 if ( ( (info->params.crc_type & HDLC_CRC_RETURN_EX) &&
6621 ((framesize+1) > info->max_frame_size) ) ||
6622 (framesize > info->max_frame_size) )
6623 info->icount.rxlong++;
6624 else {
6625 /* copy dma buffer(s) to contiguous intermediate buffer */
6626 int copy_count = framesize;
6627 int index = StartIndex;
6628 unsigned char *ptmp = info->intermediate_rxbuffer;
6630 if ( !(status & RXSTATUS_CRC_ERROR))
6631 info->icount.rxok++;
6633 while(copy_count) {
6634 int partial_count;
6635 if ( copy_count > DMABUFFERSIZE )
6636 partial_count = DMABUFFERSIZE;
6637 else
6638 partial_count = copy_count;
6640 pBufEntry = &(info->rx_buffer_list[index]);
6641 memcpy( ptmp, pBufEntry->virt_addr, partial_count );
6642 ptmp += partial_count;
6643 copy_count -= partial_count;
6645 if ( ++index == info->rx_buffer_count )
6646 index = 0;
6649 if ( info->params.crc_type & HDLC_CRC_RETURN_EX ) {
6650 ++framesize;
6651 *ptmp = (status & RXSTATUS_CRC_ERROR ?
6652 RX_CRC_ERROR :
6653 RX_OK);
6655 if ( debug_level >= DEBUG_LEVEL_DATA )
6656 printk("%s(%d):mgsl_get_rx_frame(%s) rx frame status=%d\n",
6657 __FILE__,__LINE__,info->device_name,
6658 *ptmp);
6661 #if SYNCLINK_GENERIC_HDLC
6662 if (info->netcount)
6663 hdlcdev_rx(info,info->intermediate_rxbuffer,framesize);
6664 else
6665 #endif
6666 ldisc_receive_buf(tty, info->intermediate_rxbuffer, info->flag_buf, framesize);
6669 /* Free the buffers used by this frame. */
6670 mgsl_free_rx_frame_buffers( info, StartIndex, EndIndex );
6672 ReturnCode = true;
6674 Cleanup:
6676 if ( info->rx_enabled && info->rx_overflow ) {
6677 /* The receiver needs to restarted because of
6678 * a receive overflow (buffer or FIFO). If the
6679 * receive buffers are now empty, then restart receiver.
6682 if ( !info->rx_buffer_list[EndIndex].status &&
6683 info->rx_buffer_list[EndIndex].count ) {
6684 spin_lock_irqsave(&info->irq_spinlock,flags);
6685 usc_start_receiver(info);
6686 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6690 return ReturnCode;
6692 } /* end of mgsl_get_rx_frame() */
6694 /* mgsl_get_raw_rx_frame()
6696 * This function attempts to return a received frame from the
6697 * receive DMA buffers when running in external loop mode. In this mode,
6698 * we will return at most one DMABUFFERSIZE frame to the application.
6699 * The USC receiver is triggering off of DCD going active to start a new
6700 * frame, and DCD going inactive to terminate the frame (similar to
6701 * processing a closing flag character).
6703 * In this routine, we will return DMABUFFERSIZE "chunks" at a time.
6704 * If DCD goes inactive, the last Rx DMA Buffer will have a non-zero
6705 * status field and the RCC field will indicate the length of the
6706 * entire received frame. We take this RCC field and get the modulus
6707 * of RCC and DMABUFFERSIZE to determine if number of bytes in the
6708 * last Rx DMA buffer and return that last portion of the frame.
6710 * Arguments: info pointer to device extension
6711 * Return Value: true if frame returned, otherwise false
6713 static bool mgsl_get_raw_rx_frame(struct mgsl_struct *info)
6715 unsigned int CurrentIndex, NextIndex;
6716 unsigned short status;
6717 DMABUFFERENTRY *pBufEntry;
6718 unsigned int framesize = 0;
6719 bool ReturnCode = false;
6720 unsigned long flags;
6721 struct tty_struct *tty = info->port.tty;
6724 * current_rx_buffer points to the 1st buffer of the next available
6725 * receive frame. The status field is set by the 16C32 after
6726 * completing a receive frame. If the status field of this buffer
6727 * is zero, either the USC is still filling this buffer or this
6728 * is one of a series of buffers making up a received frame.
6730 * If the count field of this buffer is zero, the USC is either
6731 * using this buffer or has used this buffer. Look at the count
6732 * field of the next buffer. If that next buffer's count is
6733 * non-zero, the USC is still actively using the current buffer.
6734 * Otherwise, if the next buffer's count field is zero, the
6735 * current buffer is complete and the USC is using the next
6736 * buffer.
6738 CurrentIndex = NextIndex = info->current_rx_buffer;
6739 ++NextIndex;
6740 if ( NextIndex == info->rx_buffer_count )
6741 NextIndex = 0;
6743 if ( info->rx_buffer_list[CurrentIndex].status != 0 ||
6744 (info->rx_buffer_list[CurrentIndex].count == 0 &&
6745 info->rx_buffer_list[NextIndex].count == 0)) {
6747 * Either the status field of this dma buffer is non-zero
6748 * (indicating the last buffer of a receive frame) or the next
6749 * buffer is marked as in use -- implying this buffer is complete
6750 * and an intermediate buffer for this received frame.
6753 status = info->rx_buffer_list[CurrentIndex].status;
6755 if ( status & (RXSTATUS_SHORT_FRAME + RXSTATUS_OVERRUN +
6756 RXSTATUS_CRC_ERROR + RXSTATUS_ABORT) ) {
6757 if ( status & RXSTATUS_SHORT_FRAME )
6758 info->icount.rxshort++;
6759 else if ( status & RXSTATUS_ABORT )
6760 info->icount.rxabort++;
6761 else if ( status & RXSTATUS_OVERRUN )
6762 info->icount.rxover++;
6763 else
6764 info->icount.rxcrc++;
6765 framesize = 0;
6766 } else {
6768 * A receive frame is available, get frame size and status.
6770 * The frame size is the starting value of the RCC (which was
6771 * set to 0xffff) minus the ending value of the RCC (decremented
6772 * once for each receive character) minus 2 or 4 for the 16-bit
6773 * or 32-bit CRC.
6775 * If the status field is zero, this is an intermediate buffer.
6776 * It's size is 4K.
6778 * If the DMA Buffer Entry's Status field is non-zero, the
6779 * receive operation completed normally (ie: DCD dropped). The
6780 * RCC field is valid and holds the received frame size.
6781 * It is possible that the RCC field will be zero on a DMA buffer
6782 * entry with a non-zero status. This can occur if the total
6783 * frame size (number of bytes between the time DCD goes active
6784 * to the time DCD goes inactive) exceeds 65535 bytes. In this
6785 * case the 16C32 has underrun on the RCC count and appears to
6786 * stop updating this counter to let us know the actual received
6787 * frame size. If this happens (non-zero status and zero RCC),
6788 * simply return the entire RxDMA Buffer
6790 if ( status ) {
6792 * In the event that the final RxDMA Buffer is
6793 * terminated with a non-zero status and the RCC
6794 * field is zero, we interpret this as the RCC
6795 * having underflowed (received frame > 65535 bytes).
6797 * Signal the event to the user by passing back
6798 * a status of RxStatus_CrcError returning the full
6799 * buffer and let the app figure out what data is
6800 * actually valid
6802 if ( info->rx_buffer_list[CurrentIndex].rcc )
6803 framesize = RCLRVALUE - info->rx_buffer_list[CurrentIndex].rcc;
6804 else
6805 framesize = DMABUFFERSIZE;
6807 else
6808 framesize = DMABUFFERSIZE;
6811 if ( framesize > DMABUFFERSIZE ) {
6813 * if running in raw sync mode, ISR handler for
6814 * End Of Buffer events terminates all buffers at 4K.
6815 * If this frame size is said to be >4K, get the
6816 * actual number of bytes of the frame in this buffer.
6818 framesize = framesize % DMABUFFERSIZE;
6822 if ( debug_level >= DEBUG_LEVEL_BH )
6823 printk("%s(%d):mgsl_get_raw_rx_frame(%s) status=%04X size=%d\n",
6824 __FILE__,__LINE__,info->device_name,status,framesize);
6826 if ( debug_level >= DEBUG_LEVEL_DATA )
6827 mgsl_trace_block(info,info->rx_buffer_list[CurrentIndex].virt_addr,
6828 min_t(int, framesize, DMABUFFERSIZE),0);
6830 if (framesize) {
6831 /* copy dma buffer(s) to contiguous intermediate buffer */
6832 /* NOTE: we never copy more than DMABUFFERSIZE bytes */
6834 pBufEntry = &(info->rx_buffer_list[CurrentIndex]);
6835 memcpy( info->intermediate_rxbuffer, pBufEntry->virt_addr, framesize);
6836 info->icount.rxok++;
6838 ldisc_receive_buf(tty, info->intermediate_rxbuffer, info->flag_buf, framesize);
6841 /* Free the buffers used by this frame. */
6842 mgsl_free_rx_frame_buffers( info, CurrentIndex, CurrentIndex );
6844 ReturnCode = true;
6848 if ( info->rx_enabled && info->rx_overflow ) {
6849 /* The receiver needs to restarted because of
6850 * a receive overflow (buffer or FIFO). If the
6851 * receive buffers are now empty, then restart receiver.
6854 if ( !info->rx_buffer_list[CurrentIndex].status &&
6855 info->rx_buffer_list[CurrentIndex].count ) {
6856 spin_lock_irqsave(&info->irq_spinlock,flags);
6857 usc_start_receiver(info);
6858 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6862 return ReturnCode;
6864 } /* end of mgsl_get_raw_rx_frame() */
6866 /* mgsl_load_tx_dma_buffer()
6868 * Load the transmit DMA buffer with the specified data.
6870 * Arguments:
6872 * info pointer to device extension
6873 * Buffer pointer to buffer containing frame to load
6874 * BufferSize size in bytes of frame in Buffer
6876 * Return Value: None
6878 static void mgsl_load_tx_dma_buffer(struct mgsl_struct *info,
6879 const char *Buffer, unsigned int BufferSize)
6881 unsigned short Copycount;
6882 unsigned int i = 0;
6883 DMABUFFERENTRY *pBufEntry;
6885 if ( debug_level >= DEBUG_LEVEL_DATA )
6886 mgsl_trace_block(info,Buffer, min_t(int, BufferSize, DMABUFFERSIZE), 1);
6888 if (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) {
6889 /* set CMR:13 to start transmit when
6890 * next GoAhead (abort) is received
6892 info->cmr_value |= BIT13;
6895 /* begin loading the frame in the next available tx dma
6896 * buffer, remember it's starting location for setting
6897 * up tx dma operation
6899 i = info->current_tx_buffer;
6900 info->start_tx_dma_buffer = i;
6902 /* Setup the status and RCC (Frame Size) fields of the 1st */
6903 /* buffer entry in the transmit DMA buffer list. */
6905 info->tx_buffer_list[i].status = info->cmr_value & 0xf000;
6906 info->tx_buffer_list[i].rcc = BufferSize;
6907 info->tx_buffer_list[i].count = BufferSize;
6909 /* Copy frame data from 1st source buffer to the DMA buffers. */
6910 /* The frame data may span multiple DMA buffers. */
6912 while( BufferSize ){
6913 /* Get a pointer to next DMA buffer entry. */
6914 pBufEntry = &info->tx_buffer_list[i++];
6916 if ( i == info->tx_buffer_count )
6917 i=0;
6919 /* Calculate the number of bytes that can be copied from */
6920 /* the source buffer to this DMA buffer. */
6921 if ( BufferSize > DMABUFFERSIZE )
6922 Copycount = DMABUFFERSIZE;
6923 else
6924 Copycount = BufferSize;
6926 /* Actually copy data from source buffer to DMA buffer. */
6927 /* Also set the data count for this individual DMA buffer. */
6928 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
6929 mgsl_load_pci_memory(pBufEntry->virt_addr, Buffer,Copycount);
6930 else
6931 memcpy(pBufEntry->virt_addr, Buffer, Copycount);
6933 pBufEntry->count = Copycount;
6935 /* Advance source pointer and reduce remaining data count. */
6936 Buffer += Copycount;
6937 BufferSize -= Copycount;
6939 ++info->tx_dma_buffers_used;
6942 /* remember next available tx dma buffer */
6943 info->current_tx_buffer = i;
6945 } /* end of mgsl_load_tx_dma_buffer() */
6948 * mgsl_register_test()
6950 * Performs a register test of the 16C32.
6952 * Arguments: info pointer to device instance data
6953 * Return Value: true if test passed, otherwise false
6955 static bool mgsl_register_test( struct mgsl_struct *info )
6957 static unsigned short BitPatterns[] =
6958 { 0x0000, 0xffff, 0xaaaa, 0x5555, 0x1234, 0x6969, 0x9696, 0x0f0f };
6959 static unsigned int Patterncount = ARRAY_SIZE(BitPatterns);
6960 unsigned int i;
6961 bool rc = true;
6962 unsigned long flags;
6964 spin_lock_irqsave(&info->irq_spinlock,flags);
6965 usc_reset(info);
6967 /* Verify the reset state of some registers. */
6969 if ( (usc_InReg( info, SICR ) != 0) ||
6970 (usc_InReg( info, IVR ) != 0) ||
6971 (usc_InDmaReg( info, DIVR ) != 0) ){
6972 rc = false;
6975 if ( rc ){
6976 /* Write bit patterns to various registers but do it out of */
6977 /* sync, then read back and verify values. */
6979 for ( i = 0 ; i < Patterncount ; i++ ) {
6980 usc_OutReg( info, TC0R, BitPatterns[i] );
6981 usc_OutReg( info, TC1R, BitPatterns[(i+1)%Patterncount] );
6982 usc_OutReg( info, TCLR, BitPatterns[(i+2)%Patterncount] );
6983 usc_OutReg( info, RCLR, BitPatterns[(i+3)%Patterncount] );
6984 usc_OutReg( info, RSR, BitPatterns[(i+4)%Patterncount] );
6985 usc_OutDmaReg( info, TBCR, BitPatterns[(i+5)%Patterncount] );
6987 if ( (usc_InReg( info, TC0R ) != BitPatterns[i]) ||
6988 (usc_InReg( info, TC1R ) != BitPatterns[(i+1)%Patterncount]) ||
6989 (usc_InReg( info, TCLR ) != BitPatterns[(i+2)%Patterncount]) ||
6990 (usc_InReg( info, RCLR ) != BitPatterns[(i+3)%Patterncount]) ||
6991 (usc_InReg( info, RSR ) != BitPatterns[(i+4)%Patterncount]) ||
6992 (usc_InDmaReg( info, TBCR ) != BitPatterns[(i+5)%Patterncount]) ){
6993 rc = false;
6994 break;
6999 usc_reset(info);
7000 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7002 return rc;
7004 } /* end of mgsl_register_test() */
7006 /* mgsl_irq_test() Perform interrupt test of the 16C32.
7008 * Arguments: info pointer to device instance data
7009 * Return Value: true if test passed, otherwise false
7011 static bool mgsl_irq_test( struct mgsl_struct *info )
7013 unsigned long EndTime;
7014 unsigned long flags;
7016 spin_lock_irqsave(&info->irq_spinlock,flags);
7017 usc_reset(info);
7020 * Setup 16C32 to interrupt on TxC pin (14MHz clock) transition.
7021 * The ISR sets irq_occurred to true.
7024 info->irq_occurred = false;
7026 /* Enable INTEN gate for ISA adapter (Port 6, Bit12) */
7027 /* Enable INTEN (Port 6, Bit12) */
7028 /* This connects the IRQ request signal to the ISA bus */
7029 /* on the ISA adapter. This has no effect for the PCI adapter */
7030 usc_OutReg( info, PCR, (unsigned short)((usc_InReg(info, PCR) | BIT13) & ~BIT12) );
7032 usc_EnableMasterIrqBit(info);
7033 usc_EnableInterrupts(info, IO_PIN);
7034 usc_ClearIrqPendingBits(info, IO_PIN);
7036 usc_UnlatchIostatusBits(info, MISCSTATUS_TXC_LATCHED);
7037 usc_EnableStatusIrqs(info, SICR_TXC_ACTIVE + SICR_TXC_INACTIVE);
7039 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7041 EndTime=100;
7042 while( EndTime-- && !info->irq_occurred ) {
7043 msleep_interruptible(10);
7046 spin_lock_irqsave(&info->irq_spinlock,flags);
7047 usc_reset(info);
7048 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7050 return info->irq_occurred;
7052 } /* end of mgsl_irq_test() */
7054 /* mgsl_dma_test()
7056 * Perform a DMA test of the 16C32. A small frame is
7057 * transmitted via DMA from a transmit buffer to a receive buffer
7058 * using single buffer DMA mode.
7060 * Arguments: info pointer to device instance data
7061 * Return Value: true if test passed, otherwise false
7063 static bool mgsl_dma_test( struct mgsl_struct *info )
7065 unsigned short FifoLevel;
7066 unsigned long phys_addr;
7067 unsigned int FrameSize;
7068 unsigned int i;
7069 char *TmpPtr;
7070 bool rc = true;
7071 unsigned short status=0;
7072 unsigned long EndTime;
7073 unsigned long flags;
7074 MGSL_PARAMS tmp_params;
7076 /* save current port options */
7077 memcpy(&tmp_params,&info->params,sizeof(MGSL_PARAMS));
7078 /* load default port options */
7079 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
7081 #define TESTFRAMESIZE 40
7083 spin_lock_irqsave(&info->irq_spinlock,flags);
7085 /* setup 16C32 for SDLC DMA transfer mode */
7087 usc_reset(info);
7088 usc_set_sdlc_mode(info);
7089 usc_enable_loopback(info,1);
7091 /* Reprogram the RDMR so that the 16C32 does NOT clear the count
7092 * field of the buffer entry after fetching buffer address. This
7093 * way we can detect a DMA failure for a DMA read (which should be
7094 * non-destructive to system memory) before we try and write to
7095 * memory (where a failure could corrupt system memory).
7098 /* Receive DMA mode Register (RDMR)
7100 * <15..14> 11 DMA mode = Linked List Buffer mode
7101 * <13> 1 RSBinA/L = store Rx status Block in List entry
7102 * <12> 0 1 = Clear count of List Entry after fetching
7103 * <11..10> 00 Address mode = Increment
7104 * <9> 1 Terminate Buffer on RxBound
7105 * <8> 0 Bus Width = 16bits
7106 * <7..0> ? status Bits (write as 0s)
7108 * 1110 0010 0000 0000 = 0xe200
7111 usc_OutDmaReg( info, RDMR, 0xe200 );
7113 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7116 /* SETUP TRANSMIT AND RECEIVE DMA BUFFERS */
7118 FrameSize = TESTFRAMESIZE;
7120 /* setup 1st transmit buffer entry: */
7121 /* with frame size and transmit control word */
7123 info->tx_buffer_list[0].count = FrameSize;
7124 info->tx_buffer_list[0].rcc = FrameSize;
7125 info->tx_buffer_list[0].status = 0x4000;
7127 /* build a transmit frame in 1st transmit DMA buffer */
7129 TmpPtr = info->tx_buffer_list[0].virt_addr;
7130 for (i = 0; i < FrameSize; i++ )
7131 *TmpPtr++ = i;
7133 /* setup 1st receive buffer entry: */
7134 /* clear status, set max receive buffer size */
7136 info->rx_buffer_list[0].status = 0;
7137 info->rx_buffer_list[0].count = FrameSize + 4;
7139 /* zero out the 1st receive buffer */
7141 memset( info->rx_buffer_list[0].virt_addr, 0, FrameSize + 4 );
7143 /* Set count field of next buffer entries to prevent */
7144 /* 16C32 from using buffers after the 1st one. */
7146 info->tx_buffer_list[1].count = 0;
7147 info->rx_buffer_list[1].count = 0;
7150 /***************************/
7151 /* Program 16C32 receiver. */
7152 /***************************/
7154 spin_lock_irqsave(&info->irq_spinlock,flags);
7156 /* setup DMA transfers */
7157 usc_RTCmd( info, RTCmd_PurgeRxFifo );
7159 /* program 16C32 receiver with physical address of 1st DMA buffer entry */
7160 phys_addr = info->rx_buffer_list[0].phys_entry;
7161 usc_OutDmaReg( info, NRARL, (unsigned short)phys_addr );
7162 usc_OutDmaReg( info, NRARU, (unsigned short)(phys_addr >> 16) );
7164 /* Clear the Rx DMA status bits (read RDMR) and start channel */
7165 usc_InDmaReg( info, RDMR );
7166 usc_DmaCmd( info, DmaCmd_InitRxChannel );
7168 /* Enable Receiver (RMR <1..0> = 10) */
7169 usc_OutReg( info, RMR, (unsigned short)((usc_InReg(info, RMR) & 0xfffc) | 0x0002) );
7171 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7174 /*************************************************************/
7175 /* WAIT FOR RECEIVER TO DMA ALL PARAMETERS FROM BUFFER ENTRY */
7176 /*************************************************************/
7178 /* Wait 100ms for interrupt. */
7179 EndTime = jiffies + msecs_to_jiffies(100);
7181 for(;;) {
7182 if (time_after(jiffies, EndTime)) {
7183 rc = false;
7184 break;
7187 spin_lock_irqsave(&info->irq_spinlock,flags);
7188 status = usc_InDmaReg( info, RDMR );
7189 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7191 if ( !(status & BIT4) && (status & BIT5) ) {
7192 /* INITG (BIT 4) is inactive (no entry read in progress) AND */
7193 /* BUSY (BIT 5) is active (channel still active). */
7194 /* This means the buffer entry read has completed. */
7195 break;
7200 /******************************/
7201 /* Program 16C32 transmitter. */
7202 /******************************/
7204 spin_lock_irqsave(&info->irq_spinlock,flags);
7206 /* Program the Transmit Character Length Register (TCLR) */
7207 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
7209 usc_OutReg( info, TCLR, (unsigned short)info->tx_buffer_list[0].count );
7210 usc_RTCmd( info, RTCmd_PurgeTxFifo );
7212 /* Program the address of the 1st DMA Buffer Entry in linked list */
7214 phys_addr = info->tx_buffer_list[0].phys_entry;
7215 usc_OutDmaReg( info, NTARL, (unsigned short)phys_addr );
7216 usc_OutDmaReg( info, NTARU, (unsigned short)(phys_addr >> 16) );
7218 /* unlatch Tx status bits, and start transmit channel. */
7220 usc_OutReg( info, TCSR, (unsigned short)(( usc_InReg(info, TCSR) & 0x0f00) | 0xfa) );
7221 usc_DmaCmd( info, DmaCmd_InitTxChannel );
7223 /* wait for DMA controller to fill transmit FIFO */
7225 usc_TCmd( info, TCmd_SelectTicrTxFifostatus );
7227 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7230 /**********************************/
7231 /* WAIT FOR TRANSMIT FIFO TO FILL */
7232 /**********************************/
7234 /* Wait 100ms */
7235 EndTime = jiffies + msecs_to_jiffies(100);
7237 for(;;) {
7238 if (time_after(jiffies, EndTime)) {
7239 rc = false;
7240 break;
7243 spin_lock_irqsave(&info->irq_spinlock,flags);
7244 FifoLevel = usc_InReg(info, TICR) >> 8;
7245 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7247 if ( FifoLevel < 16 )
7248 break;
7249 else
7250 if ( FrameSize < 32 ) {
7251 /* This frame is smaller than the entire transmit FIFO */
7252 /* so wait for the entire frame to be loaded. */
7253 if ( FifoLevel <= (32 - FrameSize) )
7254 break;
7259 if ( rc )
7261 /* Enable 16C32 transmitter. */
7263 spin_lock_irqsave(&info->irq_spinlock,flags);
7265 /* Transmit mode Register (TMR), <1..0> = 10, Enable Transmitter */
7266 usc_TCmd( info, TCmd_SendFrame );
7267 usc_OutReg( info, TMR, (unsigned short)((usc_InReg(info, TMR) & 0xfffc) | 0x0002) );
7269 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7272 /******************************/
7273 /* WAIT FOR TRANSMIT COMPLETE */
7274 /******************************/
7276 /* Wait 100ms */
7277 EndTime = jiffies + msecs_to_jiffies(100);
7279 /* While timer not expired wait for transmit complete */
7281 spin_lock_irqsave(&info->irq_spinlock,flags);
7282 status = usc_InReg( info, TCSR );
7283 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7285 while ( !(status & (BIT6+BIT5+BIT4+BIT2+BIT1)) ) {
7286 if (time_after(jiffies, EndTime)) {
7287 rc = false;
7288 break;
7291 spin_lock_irqsave(&info->irq_spinlock,flags);
7292 status = usc_InReg( info, TCSR );
7293 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7298 if ( rc ){
7299 /* CHECK FOR TRANSMIT ERRORS */
7300 if ( status & (BIT5 + BIT1) )
7301 rc = false;
7304 if ( rc ) {
7305 /* WAIT FOR RECEIVE COMPLETE */
7307 /* Wait 100ms */
7308 EndTime = jiffies + msecs_to_jiffies(100);
7310 /* Wait for 16C32 to write receive status to buffer entry. */
7311 status=info->rx_buffer_list[0].status;
7312 while ( status == 0 ) {
7313 if (time_after(jiffies, EndTime)) {
7314 rc = false;
7315 break;
7317 status=info->rx_buffer_list[0].status;
7322 if ( rc ) {
7323 /* CHECK FOR RECEIVE ERRORS */
7324 status = info->rx_buffer_list[0].status;
7326 if ( status & (BIT8 + BIT3 + BIT1) ) {
7327 /* receive error has occurred */
7328 rc = false;
7329 } else {
7330 if ( memcmp( info->tx_buffer_list[0].virt_addr ,
7331 info->rx_buffer_list[0].virt_addr, FrameSize ) ){
7332 rc = false;
7337 spin_lock_irqsave(&info->irq_spinlock,flags);
7338 usc_reset( info );
7339 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7341 /* restore current port options */
7342 memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
7344 return rc;
7346 } /* end of mgsl_dma_test() */
7348 /* mgsl_adapter_test()
7350 * Perform the register, IRQ, and DMA tests for the 16C32.
7352 * Arguments: info pointer to device instance data
7353 * Return Value: 0 if success, otherwise -ENODEV
7355 static int mgsl_adapter_test( struct mgsl_struct *info )
7357 if ( debug_level >= DEBUG_LEVEL_INFO )
7358 printk( "%s(%d):Testing device %s\n",
7359 __FILE__,__LINE__,info->device_name );
7361 if ( !mgsl_register_test( info ) ) {
7362 info->init_error = DiagStatus_AddressFailure;
7363 printk( "%s(%d):Register test failure for device %s Addr=%04X\n",
7364 __FILE__,__LINE__,info->device_name, (unsigned short)(info->io_base) );
7365 return -ENODEV;
7368 if ( !mgsl_irq_test( info ) ) {
7369 info->init_error = DiagStatus_IrqFailure;
7370 printk( "%s(%d):Interrupt test failure for device %s IRQ=%d\n",
7371 __FILE__,__LINE__,info->device_name, (unsigned short)(info->irq_level) );
7372 return -ENODEV;
7375 if ( !mgsl_dma_test( info ) ) {
7376 info->init_error = DiagStatus_DmaFailure;
7377 printk( "%s(%d):DMA test failure for device %s DMA=%d\n",
7378 __FILE__,__LINE__,info->device_name, (unsigned short)(info->dma_level) );
7379 return -ENODEV;
7382 if ( debug_level >= DEBUG_LEVEL_INFO )
7383 printk( "%s(%d):device %s passed diagnostics\n",
7384 __FILE__,__LINE__,info->device_name );
7386 return 0;
7388 } /* end of mgsl_adapter_test() */
7390 /* mgsl_memory_test()
7392 * Test the shared memory on a PCI adapter.
7394 * Arguments: info pointer to device instance data
7395 * Return Value: true if test passed, otherwise false
7397 static bool mgsl_memory_test( struct mgsl_struct *info )
7399 static unsigned long BitPatterns[] =
7400 { 0x0, 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999, 0xffffffff, 0x12345678 };
7401 unsigned long Patterncount = ARRAY_SIZE(BitPatterns);
7402 unsigned long i;
7403 unsigned long TestLimit = SHARED_MEM_ADDRESS_SIZE/sizeof(unsigned long);
7404 unsigned long * TestAddr;
7406 if ( info->bus_type != MGSL_BUS_TYPE_PCI )
7407 return true;
7409 TestAddr = (unsigned long *)info->memory_base;
7411 /* Test data lines with test pattern at one location. */
7413 for ( i = 0 ; i < Patterncount ; i++ ) {
7414 *TestAddr = BitPatterns[i];
7415 if ( *TestAddr != BitPatterns[i] )
7416 return false;
7419 /* Test address lines with incrementing pattern over */
7420 /* entire address range. */
7422 for ( i = 0 ; i < TestLimit ; i++ ) {
7423 *TestAddr = i * 4;
7424 TestAddr++;
7427 TestAddr = (unsigned long *)info->memory_base;
7429 for ( i = 0 ; i < TestLimit ; i++ ) {
7430 if ( *TestAddr != i * 4 )
7431 return false;
7432 TestAddr++;
7435 memset( info->memory_base, 0, SHARED_MEM_ADDRESS_SIZE );
7437 return true;
7439 } /* End Of mgsl_memory_test() */
7442 /* mgsl_load_pci_memory()
7444 * Load a large block of data into the PCI shared memory.
7445 * Use this instead of memcpy() or memmove() to move data
7446 * into the PCI shared memory.
7448 * Notes:
7450 * This function prevents the PCI9050 interface chip from hogging
7451 * the adapter local bus, which can starve the 16C32 by preventing
7452 * 16C32 bus master cycles.
7454 * The PCI9050 documentation says that the 9050 will always release
7455 * control of the local bus after completing the current read
7456 * or write operation.
7458 * It appears that as long as the PCI9050 write FIFO is full, the
7459 * PCI9050 treats all of the writes as a single burst transaction
7460 * and will not release the bus. This causes DMA latency problems
7461 * at high speeds when copying large data blocks to the shared
7462 * memory.
7464 * This function in effect, breaks the a large shared memory write
7465 * into multiple transations by interleaving a shared memory read
7466 * which will flush the write FIFO and 'complete' the write
7467 * transation. This allows any pending DMA request to gain control
7468 * of the local bus in a timely fasion.
7470 * Arguments:
7472 * TargetPtr pointer to target address in PCI shared memory
7473 * SourcePtr pointer to source buffer for data
7474 * count count in bytes of data to copy
7476 * Return Value: None
7478 static void mgsl_load_pci_memory( char* TargetPtr, const char* SourcePtr,
7479 unsigned short count )
7481 /* 16 32-bit writes @ 60ns each = 960ns max latency on local bus */
7482 #define PCI_LOAD_INTERVAL 64
7484 unsigned short Intervalcount = count / PCI_LOAD_INTERVAL;
7485 unsigned short Index;
7486 unsigned long Dummy;
7488 for ( Index = 0 ; Index < Intervalcount ; Index++ )
7490 memcpy(TargetPtr, SourcePtr, PCI_LOAD_INTERVAL);
7491 Dummy = *((volatile unsigned long *)TargetPtr);
7492 TargetPtr += PCI_LOAD_INTERVAL;
7493 SourcePtr += PCI_LOAD_INTERVAL;
7496 memcpy( TargetPtr, SourcePtr, count % PCI_LOAD_INTERVAL );
7498 } /* End Of mgsl_load_pci_memory() */
7500 static void mgsl_trace_block(struct mgsl_struct *info,const char* data, int count, int xmit)
7502 int i;
7503 int linecount;
7504 if (xmit)
7505 printk("%s tx data:\n",info->device_name);
7506 else
7507 printk("%s rx data:\n",info->device_name);
7509 while(count) {
7510 if (count > 16)
7511 linecount = 16;
7512 else
7513 linecount = count;
7515 for(i=0;i<linecount;i++)
7516 printk("%02X ",(unsigned char)data[i]);
7517 for(;i<17;i++)
7518 printk(" ");
7519 for(i=0;i<linecount;i++) {
7520 if (data[i]>=040 && data[i]<=0176)
7521 printk("%c",data[i]);
7522 else
7523 printk(".");
7525 printk("\n");
7527 data += linecount;
7528 count -= linecount;
7530 } /* end of mgsl_trace_block() */
7532 /* mgsl_tx_timeout()
7534 * called when HDLC frame times out
7535 * update stats and do tx completion processing
7537 * Arguments: context pointer to device instance data
7538 * Return Value: None
7540 static void mgsl_tx_timeout(unsigned long context)
7542 struct mgsl_struct *info = (struct mgsl_struct*)context;
7543 unsigned long flags;
7545 if ( debug_level >= DEBUG_LEVEL_INFO )
7546 printk( "%s(%d):mgsl_tx_timeout(%s)\n",
7547 __FILE__,__LINE__,info->device_name);
7548 if(info->tx_active &&
7549 (info->params.mode == MGSL_MODE_HDLC ||
7550 info->params.mode == MGSL_MODE_RAW) ) {
7551 info->icount.txtimeout++;
7553 spin_lock_irqsave(&info->irq_spinlock,flags);
7554 info->tx_active = false;
7555 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
7557 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
7558 usc_loopmode_cancel_transmit( info );
7560 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7562 #if SYNCLINK_GENERIC_HDLC
7563 if (info->netcount)
7564 hdlcdev_tx_done(info);
7565 else
7566 #endif
7567 mgsl_bh_transmit(info);
7569 } /* end of mgsl_tx_timeout() */
7571 /* signal that there are no more frames to send, so that
7572 * line is 'released' by echoing RxD to TxD when current
7573 * transmission is complete (or immediately if no tx in progress).
7575 static int mgsl_loopmode_send_done( struct mgsl_struct * info )
7577 unsigned long flags;
7579 spin_lock_irqsave(&info->irq_spinlock,flags);
7580 if (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) {
7581 if (info->tx_active)
7582 info->loopmode_send_done_requested = true;
7583 else
7584 usc_loopmode_send_done(info);
7586 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7588 return 0;
7591 /* release the line by echoing RxD to TxD
7592 * upon completion of a transmit frame
7594 static void usc_loopmode_send_done( struct mgsl_struct * info )
7596 info->loopmode_send_done_requested = false;
7597 /* clear CMR:13 to 0 to start echoing RxData to TxData */
7598 info->cmr_value &= ~BIT13;
7599 usc_OutReg(info, CMR, info->cmr_value);
7602 /* abort a transmit in progress while in HDLC LoopMode
7604 static void usc_loopmode_cancel_transmit( struct mgsl_struct * info )
7606 /* reset tx dma channel and purge TxFifo */
7607 usc_RTCmd( info, RTCmd_PurgeTxFifo );
7608 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
7609 usc_loopmode_send_done( info );
7612 /* for HDLC/SDLC LoopMode, setting CMR:13 after the transmitter is enabled
7613 * is an Insert Into Loop action. Upon receipt of a GoAhead sequence (RxAbort)
7614 * we must clear CMR:13 to begin repeating TxData to RxData
7616 static void usc_loopmode_insert_request( struct mgsl_struct * info )
7618 info->loopmode_insert_requested = true;
7620 /* enable RxAbort irq. On next RxAbort, clear CMR:13 to
7621 * begin repeating TxData on RxData (complete insertion)
7623 usc_OutReg( info, RICR,
7624 (usc_InReg( info, RICR ) | RXSTATUS_ABORT_RECEIVED ) );
7626 /* set CMR:13 to insert into loop on next GoAhead (RxAbort) */
7627 info->cmr_value |= BIT13;
7628 usc_OutReg(info, CMR, info->cmr_value);
7631 /* return 1 if station is inserted into the loop, otherwise 0
7633 static int usc_loopmode_active( struct mgsl_struct * info)
7635 return usc_InReg( info, CCSR ) & BIT7 ? 1 : 0 ;
7638 #if SYNCLINK_GENERIC_HDLC
7641 * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
7642 * set encoding and frame check sequence (FCS) options
7644 * dev pointer to network device structure
7645 * encoding serial encoding setting
7646 * parity FCS setting
7648 * returns 0 if success, otherwise error code
7650 static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
7651 unsigned short parity)
7653 struct mgsl_struct *info = dev_to_port(dev);
7654 unsigned char new_encoding;
7655 unsigned short new_crctype;
7657 /* return error if TTY interface open */
7658 if (info->port.count)
7659 return -EBUSY;
7661 switch (encoding)
7663 case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
7664 case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
7665 case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
7666 case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
7667 case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
7668 default: return -EINVAL;
7671 switch (parity)
7673 case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
7674 case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
7675 case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
7676 default: return -EINVAL;
7679 info->params.encoding = new_encoding;
7680 info->params.crc_type = new_crctype;
7682 /* if network interface up, reprogram hardware */
7683 if (info->netcount)
7684 mgsl_program_hw(info);
7686 return 0;
7690 * called by generic HDLC layer to send frame
7692 * skb socket buffer containing HDLC frame
7693 * dev pointer to network device structure
7695 static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
7696 struct net_device *dev)
7698 struct mgsl_struct *info = dev_to_port(dev);
7699 unsigned long flags;
7701 if (debug_level >= DEBUG_LEVEL_INFO)
7702 printk(KERN_INFO "%s:hdlc_xmit(%s)\n",__FILE__,dev->name);
7704 /* stop sending until this frame completes */
7705 netif_stop_queue(dev);
7707 /* copy data to device buffers */
7708 info->xmit_cnt = skb->len;
7709 mgsl_load_tx_dma_buffer(info, skb->data, skb->len);
7711 /* update network statistics */
7712 dev->stats.tx_packets++;
7713 dev->stats.tx_bytes += skb->len;
7715 /* done with socket buffer, so free it */
7716 dev_kfree_skb(skb);
7718 /* save start time for transmit timeout detection */
7719 dev->trans_start = jiffies;
7721 /* start hardware transmitter if necessary */
7722 spin_lock_irqsave(&info->irq_spinlock,flags);
7723 if (!info->tx_active)
7724 usc_start_transmitter(info);
7725 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7727 return NETDEV_TX_OK;
7731 * called by network layer when interface enabled
7732 * claim resources and initialize hardware
7734 * dev pointer to network device structure
7736 * returns 0 if success, otherwise error code
7738 static int hdlcdev_open(struct net_device *dev)
7740 struct mgsl_struct *info = dev_to_port(dev);
7741 int rc;
7742 unsigned long flags;
7744 if (debug_level >= DEBUG_LEVEL_INFO)
7745 printk("%s:hdlcdev_open(%s)\n",__FILE__,dev->name);
7747 /* generic HDLC layer open processing */
7748 if ((rc = hdlc_open(dev)))
7749 return rc;
7751 /* arbitrate between network and tty opens */
7752 spin_lock_irqsave(&info->netlock, flags);
7753 if (info->port.count != 0 || info->netcount != 0) {
7754 printk(KERN_WARNING "%s: hdlc_open returning busy\n", dev->name);
7755 spin_unlock_irqrestore(&info->netlock, flags);
7756 return -EBUSY;
7758 info->netcount=1;
7759 spin_unlock_irqrestore(&info->netlock, flags);
7761 /* claim resources and init adapter */
7762 if ((rc = startup(info)) != 0) {
7763 spin_lock_irqsave(&info->netlock, flags);
7764 info->netcount=0;
7765 spin_unlock_irqrestore(&info->netlock, flags);
7766 return rc;
7769 /* assert DTR and RTS, apply hardware settings */
7770 info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
7771 mgsl_program_hw(info);
7773 /* enable network layer transmit */
7774 dev->trans_start = jiffies;
7775 netif_start_queue(dev);
7777 /* inform generic HDLC layer of current DCD status */
7778 spin_lock_irqsave(&info->irq_spinlock, flags);
7779 usc_get_serial_signals(info);
7780 spin_unlock_irqrestore(&info->irq_spinlock, flags);
7781 if (info->serial_signals & SerialSignal_DCD)
7782 netif_carrier_on(dev);
7783 else
7784 netif_carrier_off(dev);
7785 return 0;
7789 * called by network layer when interface is disabled
7790 * shutdown hardware and release resources
7792 * dev pointer to network device structure
7794 * returns 0 if success, otherwise error code
7796 static int hdlcdev_close(struct net_device *dev)
7798 struct mgsl_struct *info = dev_to_port(dev);
7799 unsigned long flags;
7801 if (debug_level >= DEBUG_LEVEL_INFO)
7802 printk("%s:hdlcdev_close(%s)\n",__FILE__,dev->name);
7804 netif_stop_queue(dev);
7806 /* shutdown adapter and release resources */
7807 shutdown(info);
7809 hdlc_close(dev);
7811 spin_lock_irqsave(&info->netlock, flags);
7812 info->netcount=0;
7813 spin_unlock_irqrestore(&info->netlock, flags);
7815 return 0;
7819 * called by network layer to process IOCTL call to network device
7821 * dev pointer to network device structure
7822 * ifr pointer to network interface request structure
7823 * cmd IOCTL command code
7825 * returns 0 if success, otherwise error code
7827 static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7829 const size_t size = sizeof(sync_serial_settings);
7830 sync_serial_settings new_line;
7831 sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
7832 struct mgsl_struct *info = dev_to_port(dev);
7833 unsigned int flags;
7835 if (debug_level >= DEBUG_LEVEL_INFO)
7836 printk("%s:hdlcdev_ioctl(%s)\n",__FILE__,dev->name);
7838 /* return error if TTY interface open */
7839 if (info->port.count)
7840 return -EBUSY;
7842 if (cmd != SIOCWANDEV)
7843 return hdlc_ioctl(dev, ifr, cmd);
7845 switch(ifr->ifr_settings.type) {
7846 case IF_GET_IFACE: /* return current sync_serial_settings */
7848 ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
7849 if (ifr->ifr_settings.size < size) {
7850 ifr->ifr_settings.size = size; /* data size wanted */
7851 return -ENOBUFS;
7854 flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7855 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7856 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7857 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
7859 switch (flags){
7860 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
7861 case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
7862 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
7863 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
7864 default: new_line.clock_type = CLOCK_DEFAULT;
7867 new_line.clock_rate = info->params.clock_speed;
7868 new_line.loopback = info->params.loopback ? 1:0;
7870 if (copy_to_user(line, &new_line, size))
7871 return -EFAULT;
7872 return 0;
7874 case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
7876 if(!capable(CAP_NET_ADMIN))
7877 return -EPERM;
7878 if (copy_from_user(&new_line, line, size))
7879 return -EFAULT;
7881 switch (new_line.clock_type)
7883 case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
7884 case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
7885 case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
7886 case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
7887 case CLOCK_DEFAULT: flags = info->params.flags &
7888 (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7889 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7890 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7891 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
7892 default: return -EINVAL;
7895 if (new_line.loopback != 0 && new_line.loopback != 1)
7896 return -EINVAL;
7898 info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7899 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7900 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7901 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
7902 info->params.flags |= flags;
7904 info->params.loopback = new_line.loopback;
7906 if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
7907 info->params.clock_speed = new_line.clock_rate;
7908 else
7909 info->params.clock_speed = 0;
7911 /* if network interface up, reprogram hardware */
7912 if (info->netcount)
7913 mgsl_program_hw(info);
7914 return 0;
7916 default:
7917 return hdlc_ioctl(dev, ifr, cmd);
7922 * called by network layer when transmit timeout is detected
7924 * dev pointer to network device structure
7926 static void hdlcdev_tx_timeout(struct net_device *dev)
7928 struct mgsl_struct *info = dev_to_port(dev);
7929 unsigned long flags;
7931 if (debug_level >= DEBUG_LEVEL_INFO)
7932 printk("hdlcdev_tx_timeout(%s)\n",dev->name);
7934 dev->stats.tx_errors++;
7935 dev->stats.tx_aborted_errors++;
7937 spin_lock_irqsave(&info->irq_spinlock,flags);
7938 usc_stop_transmitter(info);
7939 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7941 netif_wake_queue(dev);
7945 * called by device driver when transmit completes
7946 * reenable network layer transmit if stopped
7948 * info pointer to device instance information
7950 static void hdlcdev_tx_done(struct mgsl_struct *info)
7952 if (netif_queue_stopped(info->netdev))
7953 netif_wake_queue(info->netdev);
7957 * called by device driver when frame received
7958 * pass frame to network layer
7960 * info pointer to device instance information
7961 * buf pointer to buffer contianing frame data
7962 * size count of data bytes in buf
7964 static void hdlcdev_rx(struct mgsl_struct *info, char *buf, int size)
7966 struct sk_buff *skb = dev_alloc_skb(size);
7967 struct net_device *dev = info->netdev;
7969 if (debug_level >= DEBUG_LEVEL_INFO)
7970 printk("hdlcdev_rx(%s)\n", dev->name);
7972 if (skb == NULL) {
7973 printk(KERN_NOTICE "%s: can't alloc skb, dropping packet\n",
7974 dev->name);
7975 dev->stats.rx_dropped++;
7976 return;
7979 memcpy(skb_put(skb, size), buf, size);
7981 skb->protocol = hdlc_type_trans(skb, dev);
7983 dev->stats.rx_packets++;
7984 dev->stats.rx_bytes += size;
7986 netif_rx(skb);
7989 static const struct net_device_ops hdlcdev_ops = {
7990 .ndo_open = hdlcdev_open,
7991 .ndo_stop = hdlcdev_close,
7992 .ndo_change_mtu = hdlc_change_mtu,
7993 .ndo_start_xmit = hdlc_start_xmit,
7994 .ndo_do_ioctl = hdlcdev_ioctl,
7995 .ndo_tx_timeout = hdlcdev_tx_timeout,
7999 * called by device driver when adding device instance
8000 * do generic HDLC initialization
8002 * info pointer to device instance information
8004 * returns 0 if success, otherwise error code
8006 static int hdlcdev_init(struct mgsl_struct *info)
8008 int rc;
8009 struct net_device *dev;
8010 hdlc_device *hdlc;
8012 /* allocate and initialize network and HDLC layer objects */
8014 if (!(dev = alloc_hdlcdev(info))) {
8015 printk(KERN_ERR "%s:hdlc device allocation failure\n",__FILE__);
8016 return -ENOMEM;
8019 /* for network layer reporting purposes only */
8020 dev->base_addr = info->io_base;
8021 dev->irq = info->irq_level;
8022 dev->dma = info->dma_level;
8024 /* network layer callbacks and settings */
8025 dev->netdev_ops = &hdlcdev_ops;
8026 dev->watchdog_timeo = 10 * HZ;
8027 dev->tx_queue_len = 50;
8029 /* generic HDLC layer callbacks and settings */
8030 hdlc = dev_to_hdlc(dev);
8031 hdlc->attach = hdlcdev_attach;
8032 hdlc->xmit = hdlcdev_xmit;
8034 /* register objects with HDLC layer */
8035 if ((rc = register_hdlc_device(dev))) {
8036 printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
8037 free_netdev(dev);
8038 return rc;
8041 info->netdev = dev;
8042 return 0;
8046 * called by device driver when removing device instance
8047 * do generic HDLC cleanup
8049 * info pointer to device instance information
8051 static void hdlcdev_exit(struct mgsl_struct *info)
8053 unregister_hdlc_device(info->netdev);
8054 free_netdev(info->netdev);
8055 info->netdev = NULL;
8058 #endif /* CONFIG_HDLC */
8061 static int __devinit synclink_init_one (struct pci_dev *dev,
8062 const struct pci_device_id *ent)
8064 struct mgsl_struct *info;
8066 if (pci_enable_device(dev)) {
8067 printk("error enabling pci device %p\n", dev);
8068 return -EIO;
8071 if (!(info = mgsl_allocate_device())) {
8072 printk("can't allocate device instance data.\n");
8073 return -EIO;
8076 /* Copy user configuration info to device instance data */
8078 info->io_base = pci_resource_start(dev, 2);
8079 info->irq_level = dev->irq;
8080 info->phys_memory_base = pci_resource_start(dev, 3);
8082 /* Because veremap only works on page boundaries we must map
8083 * a larger area than is actually implemented for the LCR
8084 * memory range. We map a full page starting at the page boundary.
8086 info->phys_lcr_base = pci_resource_start(dev, 0);
8087 info->lcr_offset = info->phys_lcr_base & (PAGE_SIZE-1);
8088 info->phys_lcr_base &= ~(PAGE_SIZE-1);
8090 info->bus_type = MGSL_BUS_TYPE_PCI;
8091 info->io_addr_size = 8;
8092 info->irq_flags = IRQF_SHARED;
8094 if (dev->device == 0x0210) {
8095 /* Version 1 PCI9030 based universal PCI adapter */
8096 info->misc_ctrl_value = 0x007c4080;
8097 info->hw_version = 1;
8098 } else {
8099 /* Version 0 PCI9050 based 5V PCI adapter
8100 * A PCI9050 bug prevents reading LCR registers if
8101 * LCR base address bit 7 is set. Maintain shadow
8102 * value so we can write to LCR misc control reg.
8104 info->misc_ctrl_value = 0x087e4546;
8105 info->hw_version = 0;
8108 mgsl_add_device(info);
8110 return 0;
8113 static void __devexit synclink_remove_one (struct pci_dev *dev)