1 /* ffb.c: Creator/Elite3D frame buffer driver
3 * Copyright (C) 2003, 2006 David S. Miller (davem@davemloft.net)
4 * Copyright (C) 1997,1998,1999 Jakub Jelinek (jj@ultra.linux.cz)
6 * Driver layout based loosely on tgafb.c, see that file for credits.
9 #include <linux/module.h>
10 #include <linux/kernel.h>
11 #include <linux/errno.h>
12 #include <linux/string.h>
13 #include <linux/slab.h>
14 #include <linux/delay.h>
15 #include <linux/init.h>
18 #include <linux/timer.h>
23 #include <asm/of_device.h>
32 static int ffb_setcolreg(unsigned, unsigned, unsigned, unsigned,
33 unsigned, struct fb_info
*);
34 static int ffb_blank(int, struct fb_info
*);
35 static void ffb_init_fix(struct fb_info
*);
37 static void ffb_imageblit(struct fb_info
*, const struct fb_image
*);
38 static void ffb_fillrect(struct fb_info
*, const struct fb_fillrect
*);
39 static void ffb_copyarea(struct fb_info
*, const struct fb_copyarea
*);
40 static int ffb_sync(struct fb_info
*);
41 static int ffb_mmap(struct fb_info
*, struct vm_area_struct
*);
42 static int ffb_ioctl(struct fb_info
*, unsigned int, unsigned long);
43 static int ffb_pan_display(struct fb_var_screeninfo
*, struct fb_info
*);
46 * Frame buffer operations
49 static struct fb_ops ffb_ops
= {
51 .fb_setcolreg
= ffb_setcolreg
,
52 .fb_blank
= ffb_blank
,
53 .fb_pan_display
= ffb_pan_display
,
54 .fb_fillrect
= ffb_fillrect
,
55 .fb_copyarea
= ffb_copyarea
,
56 .fb_imageblit
= ffb_imageblit
,
59 .fb_ioctl
= ffb_ioctl
,
61 .fb_compat_ioctl
= sbusfb_compat_ioctl
,
65 /* Register layout and definitions */
66 #define FFB_SFB8R_VOFF 0x00000000
67 #define FFB_SFB8G_VOFF 0x00400000
68 #define FFB_SFB8B_VOFF 0x00800000
69 #define FFB_SFB8X_VOFF 0x00c00000
70 #define FFB_SFB32_VOFF 0x01000000
71 #define FFB_SFB64_VOFF 0x02000000
72 #define FFB_FBC_REGS_VOFF 0x04000000
73 #define FFB_BM_FBC_REGS_VOFF 0x04002000
74 #define FFB_DFB8R_VOFF 0x04004000
75 #define FFB_DFB8G_VOFF 0x04404000
76 #define FFB_DFB8B_VOFF 0x04804000
77 #define FFB_DFB8X_VOFF 0x04c04000
78 #define FFB_DFB24_VOFF 0x05004000
79 #define FFB_DFB32_VOFF 0x06004000
80 #define FFB_DFB422A_VOFF 0x07004000 /* DFB 422 mode write to A */
81 #define FFB_DFB422AD_VOFF 0x07804000 /* DFB 422 mode with line doubling */
82 #define FFB_DFB24B_VOFF 0x08004000 /* DFB 24bit mode write to B */
83 #define FFB_DFB422B_VOFF 0x09004000 /* DFB 422 mode write to B */
84 #define FFB_DFB422BD_VOFF 0x09804000 /* DFB 422 mode with line doubling */
85 #define FFB_SFB16Z_VOFF 0x0a004000 /* 16bit mode Z planes */
86 #define FFB_SFB8Z_VOFF 0x0a404000 /* 8bit mode Z planes */
87 #define FFB_SFB422_VOFF 0x0ac04000 /* SFB 422 mode write to A/B */
88 #define FFB_SFB422D_VOFF 0x0b404000 /* SFB 422 mode with line doubling */
89 #define FFB_FBC_KREGS_VOFF 0x0bc04000
90 #define FFB_DAC_VOFF 0x0bc06000
91 #define FFB_PROM_VOFF 0x0bc08000
92 #define FFB_EXP_VOFF 0x0bc18000
94 #define FFB_SFB8R_POFF 0x04000000UL
95 #define FFB_SFB8G_POFF 0x04400000UL
96 #define FFB_SFB8B_POFF 0x04800000UL
97 #define FFB_SFB8X_POFF 0x04c00000UL
98 #define FFB_SFB32_POFF 0x05000000UL
99 #define FFB_SFB64_POFF 0x06000000UL
100 #define FFB_FBC_REGS_POFF 0x00600000UL
101 #define FFB_BM_FBC_REGS_POFF 0x00600000UL
102 #define FFB_DFB8R_POFF 0x01000000UL
103 #define FFB_DFB8G_POFF 0x01400000UL
104 #define FFB_DFB8B_POFF 0x01800000UL
105 #define FFB_DFB8X_POFF 0x01c00000UL
106 #define FFB_DFB24_POFF 0x02000000UL
107 #define FFB_DFB32_POFF 0x03000000UL
108 #define FFB_FBC_KREGS_POFF 0x00610000UL
109 #define FFB_DAC_POFF 0x00400000UL
110 #define FFB_PROM_POFF 0x00000000UL
111 #define FFB_EXP_POFF 0x00200000UL
112 #define FFB_DFB422A_POFF 0x09000000UL
113 #define FFB_DFB422AD_POFF 0x09800000UL
114 #define FFB_DFB24B_POFF 0x0a000000UL
115 #define FFB_DFB422B_POFF 0x0b000000UL
116 #define FFB_DFB422BD_POFF 0x0b800000UL
117 #define FFB_SFB16Z_POFF 0x0c800000UL
118 #define FFB_SFB8Z_POFF 0x0c000000UL
119 #define FFB_SFB422_POFF 0x0d000000UL
120 #define FFB_SFB422D_POFF 0x0d800000UL
122 /* Draw operations */
123 #define FFB_DRAWOP_DOT 0x00
124 #define FFB_DRAWOP_AADOT 0x01
125 #define FFB_DRAWOP_BRLINECAP 0x02
126 #define FFB_DRAWOP_BRLINEOPEN 0x03
127 #define FFB_DRAWOP_DDLINE 0x04
128 #define FFB_DRAWOP_AALINE 0x05
129 #define FFB_DRAWOP_TRIANGLE 0x06
130 #define FFB_DRAWOP_POLYGON 0x07
131 #define FFB_DRAWOP_RECTANGLE 0x08
132 #define FFB_DRAWOP_FASTFILL 0x09
133 #define FFB_DRAWOP_BCOPY 0x0a
134 #define FFB_DRAWOP_VSCROLL 0x0b
136 /* Pixel processor control */
138 #define FFB_PPC_FW_DISABLE 0x800000
139 #define FFB_PPC_FW_ENABLE 0xc00000
141 #define FFB_PPC_ACE_DISABLE 0x040000
142 #define FFB_PPC_ACE_AUX_SUB 0x080000
143 #define FFB_PPC_ACE_AUX_ADD 0x0c0000
145 #define FFB_PPC_DCE_DISABLE 0x020000
146 #define FFB_PPC_DCE_ENABLE 0x030000
148 #define FFB_PPC_ABE_DISABLE 0x008000
149 #define FFB_PPC_ABE_ENABLE 0x00c000
151 #define FFB_PPC_VCE_DISABLE 0x001000
152 #define FFB_PPC_VCE_2D 0x002000
153 #define FFB_PPC_VCE_3D 0x003000
155 #define FFB_PPC_APE_DISABLE 0x000800
156 #define FFB_PPC_APE_ENABLE 0x000c00
157 /* Transparent background */
158 #define FFB_PPC_TBE_OPAQUE 0x000200
159 #define FFB_PPC_TBE_TRANSPARENT 0x000300
161 #define FFB_PPC_ZS_VAR 0x000080
162 #define FFB_PPC_ZS_CONST 0x0000c0
164 #define FFB_PPC_YS_VAR 0x000020
165 #define FFB_PPC_YS_CONST 0x000030
167 #define FFB_PPC_XS_WID 0x000004
168 #define FFB_PPC_XS_VAR 0x000008
169 #define FFB_PPC_XS_CONST 0x00000c
170 /* Color (BGR) source */
171 #define FFB_PPC_CS_VAR 0x000002
172 #define FFB_PPC_CS_CONST 0x000003
174 #define FFB_ROP_NEW 0x83
175 #define FFB_ROP_OLD 0x85
176 #define FFB_ROP_NEW_XOR_OLD 0x86
178 #define FFB_UCSR_FIFO_MASK 0x00000fff
179 #define FFB_UCSR_FB_BUSY 0x01000000
180 #define FFB_UCSR_RP_BUSY 0x02000000
181 #define FFB_UCSR_ALL_BUSY (FFB_UCSR_RP_BUSY|FFB_UCSR_FB_BUSY)
182 #define FFB_UCSR_READ_ERR 0x40000000
183 #define FFB_UCSR_FIFO_OVFL 0x80000000
184 #define FFB_UCSR_ALL_ERRORS (FFB_UCSR_READ_ERR|FFB_UCSR_FIFO_OVFL)
187 /* Next vertex registers */
217 /* Setup unit vertex state register */
221 /* Control registers */
273 /* New 3dRAM III support regs */
339 #define FFB_DAC_UCTRL 0x1001 /* User Control */
340 #define FFB_DAC_UCTRL_MANREV 0x00000f00 /* 4-bit Manufacturing Revision */
341 #define FFB_DAC_UCTRL_MANREV_SHIFT 8
342 #define FFB_DAC_TGEN 0x6000 /* Timing Generator */
343 #define FFB_DAC_TGEN_VIDE 0x00000001 /* Video Enable */
344 #define FFB_DAC_DID 0x8000 /* Device Identification */
345 #define FFB_DAC_DID_PNUM 0x0ffff000 /* Device Part Number */
346 #define FFB_DAC_DID_PNUM_SHIFT 12
347 #define FFB_DAC_DID_REV 0xf0000000 /* Device Revision */
348 #define FFB_DAC_DID_REV_SHIFT 28
350 #define FFB_DAC_CUR_CTRL 0x100
351 #define FFB_DAC_CUR_CTRL_P0 0x00000001
352 #define FFB_DAC_CUR_CTRL_P1 0x00000002
356 struct ffb_fbc __iomem
*fbc
;
357 struct ffb_dac __iomem
*dac
;
360 #define FFB_FLAG_AFB 0x00000001 /* AFB m3 or m6 */
361 #define FFB_FLAG_BLANKED 0x00000002 /* screen is blanked */
362 #define FFB_FLAG_INVCURSOR 0x00000004 /* DAC has inverted cursor logic */
364 u32 fg_cache
__attribute__((aligned (8)));
370 unsigned long physbase
;
371 unsigned long fbsize
;
376 static void FFBFifo(struct ffb_par
*par
, int n
)
378 struct ffb_fbc __iomem
*fbc
;
379 int cache
= par
->fifo_cache
;
383 do { cache
= (upa_readl(&fbc
->ucsr
) & FFB_UCSR_FIFO_MASK
) - 8;
384 } while (cache
- n
< 0);
386 par
->fifo_cache
= cache
- n
;
389 static void FFBWait(struct ffb_par
*par
)
391 struct ffb_fbc __iomem
*fbc
;
396 if ((upa_readl(&fbc
->ucsr
) & FFB_UCSR_ALL_BUSY
) == 0)
398 if ((upa_readl(&fbc
->ucsr
) & FFB_UCSR_ALL_ERRORS
) != 0) {
399 upa_writel(FFB_UCSR_ALL_ERRORS
, &fbc
->ucsr
);
402 } while(--limit
> 0);
405 static int ffb_sync(struct fb_info
*p
)
407 struct ffb_par
*par
= (struct ffb_par
*) p
->par
;
413 static __inline__
void ffb_rop(struct ffb_par
*par
, u32 rop
)
415 if (par
->rop_cache
!= rop
) {
417 upa_writel(rop
, &par
->fbc
->rop
);
418 par
->rop_cache
= rop
;
422 static void ffb_switch_from_graph(struct ffb_par
*par
)
424 struct ffb_fbc __iomem
*fbc
= par
->fbc
;
425 struct ffb_dac __iomem
*dac
= par
->dac
;
428 spin_lock_irqsave(&par
->lock
, flags
);
432 upa_writel(FFB_PPC_VCE_DISABLE
|FFB_PPC_TBE_OPAQUE
|
433 FFB_PPC_APE_DISABLE
|FFB_PPC_CS_CONST
,
435 upa_writel(0x2000707f, &fbc
->fbc
);
436 upa_writel(par
->rop_cache
, &fbc
->rop
);
437 upa_writel(0xffffffff, &fbc
->pmask
);
438 upa_writel((1 << 16) | (0 << 0), &fbc
->fontinc
);
439 upa_writel(par
->fg_cache
, &fbc
->fg
);
440 upa_writel(par
->bg_cache
, &fbc
->bg
);
443 /* Disable cursor. */
444 upa_writel(FFB_DAC_CUR_CTRL
, &dac
->type2
);
445 if (par
->flags
& FFB_FLAG_INVCURSOR
)
446 upa_writel(0, &dac
->value2
);
448 upa_writel((FFB_DAC_CUR_CTRL_P0
|
449 FFB_DAC_CUR_CTRL_P1
), &dac
->value2
);
451 spin_unlock_irqrestore(&par
->lock
, flags
);
454 static int ffb_pan_display(struct fb_var_screeninfo
*var
, struct fb_info
*info
)
456 struct ffb_par
*par
= (struct ffb_par
*) info
->par
;
458 /* We just use this to catch switches out of
461 ffb_switch_from_graph(par
);
463 if (var
->xoffset
|| var
->yoffset
|| var
->vmode
)
469 * ffb_fillrect - REQUIRED function. Can use generic routines if
470 * non acclerated hardware and packed pixel based.
471 * Draws a rectangle on the screen.
473 * @info: frame buffer structure that represents a single frame buffer
474 * @rect: structure defining the rectagle and operation.
476 static void ffb_fillrect(struct fb_info
*info
, const struct fb_fillrect
*rect
)
478 struct ffb_par
*par
= (struct ffb_par
*) info
->par
;
479 struct ffb_fbc __iomem
*fbc
= par
->fbc
;
483 BUG_ON(rect
->rop
!= ROP_COPY
&& rect
->rop
!= ROP_XOR
);
485 fg
= ((u32
*)info
->pseudo_palette
)[rect
->color
];
487 spin_lock_irqsave(&par
->lock
, flags
);
489 if (fg
!= par
->fg_cache
) {
491 upa_writel(fg
, &fbc
->fg
);
495 ffb_rop(par
, (rect
->rop
== ROP_COPY
?
497 FFB_ROP_NEW_XOR_OLD
));
500 upa_writel(FFB_DRAWOP_RECTANGLE
, &fbc
->drawop
);
501 upa_writel(rect
->dy
, &fbc
->by
);
502 upa_writel(rect
->dx
, &fbc
->bx
);
503 upa_writel(rect
->height
, &fbc
->bh
);
504 upa_writel(rect
->width
, &fbc
->bw
);
506 spin_unlock_irqrestore(&par
->lock
, flags
);
510 * ffb_copyarea - REQUIRED function. Can use generic routines if
511 * non acclerated hardware and packed pixel based.
512 * Copies on area of the screen to another area.
514 * @info: frame buffer structure that represents a single frame buffer
515 * @area: structure defining the source and destination.
519 ffb_copyarea(struct fb_info
*info
, const struct fb_copyarea
*area
)
521 struct ffb_par
*par
= (struct ffb_par
*) info
->par
;
522 struct ffb_fbc __iomem
*fbc
= par
->fbc
;
525 if (area
->dx
!= area
->sx
||
526 area
->dy
== area
->sy
) {
527 cfb_copyarea(info
, area
);
531 spin_lock_irqsave(&par
->lock
, flags
);
533 ffb_rop(par
, FFB_ROP_OLD
);
536 upa_writel(FFB_DRAWOP_VSCROLL
, &fbc
->drawop
);
537 upa_writel(area
->sy
, &fbc
->by
);
538 upa_writel(area
->sx
, &fbc
->bx
);
539 upa_writel(area
->dy
, &fbc
->dy
);
540 upa_writel(area
->dx
, &fbc
->dx
);
541 upa_writel(area
->height
, &fbc
->bh
);
542 upa_writel(area
->width
, &fbc
->bw
);
544 spin_unlock_irqrestore(&par
->lock
, flags
);
548 * ffb_imageblit - REQUIRED function. Can use generic routines if
549 * non acclerated hardware and packed pixel based.
550 * Copies a image from system memory to the screen.
552 * @info: frame buffer structure that represents a single frame buffer
553 * @image: structure defining the image.
555 static void ffb_imageblit(struct fb_info
*info
, const struct fb_image
*image
)
557 struct ffb_par
*par
= (struct ffb_par
*) info
->par
;
558 struct ffb_fbc __iomem
*fbc
= par
->fbc
;
559 const u8
*data
= image
->data
;
563 int i
, width
, stride
;
565 if (image
->depth
> 1) {
566 cfb_imageblit(info
, image
);
570 fg
= ((u32
*)info
->pseudo_palette
)[image
->fg_color
];
571 bg
= ((u32
*)info
->pseudo_palette
)[image
->bg_color
];
572 fgbg
= ((u64
) fg
<< 32) | (u64
) bg
;
573 xy
= (image
->dy
<< 16) | image
->dx
;
574 width
= image
->width
;
575 stride
= ((width
+ 7) >> 3);
577 spin_lock_irqsave(&par
->lock
, flags
);
579 if (fgbg
!= *(u64
*)&par
->fg_cache
) {
581 upa_writeq(fgbg
, &fbc
->fg
);
582 *(u64
*)&par
->fg_cache
= fgbg
;
587 upa_writel(32, &fbc
->fontw
);
590 while (width
>= 32) {
591 const u8
*next_data
= data
+ 4;
594 upa_writel(xy
, &fbc
->fontxy
);
597 for (i
= 0; i
< image
->height
; i
++) {
598 u32 val
= (((u32
)data
[0] << 24) |
599 ((u32
)data
[1] << 16) |
600 ((u32
)data
[2] << 8) |
601 ((u32
)data
[3] << 0));
603 upa_writel(val
, &fbc
->font
);
614 upa_writel(width
, &fbc
->fontw
);
615 upa_writel(xy
, &fbc
->fontxy
);
617 for (i
= 0; i
< image
->height
; i
++) {
618 u32 val
= (((u32
)data
[0] << 24) |
619 ((u32
)data
[1] << 16) |
620 ((u32
)data
[2] << 8) |
621 ((u32
)data
[3] << 0));
623 upa_writel(val
, &fbc
->font
);
629 spin_unlock_irqrestore(&par
->lock
, flags
);
632 static void ffb_fixup_var_rgb(struct fb_var_screeninfo
*var
)
636 var
->green
.offset
= 8;
637 var
->green
.length
= 8;
638 var
->blue
.offset
= 16;
639 var
->blue
.length
= 8;
640 var
->transp
.offset
= 0;
641 var
->transp
.length
= 0;
645 * ffb_setcolreg - Optional function. Sets a color register.
646 * @regno: boolean, 0 copy local, 1 get_user() function
647 * @red: frame buffer colormap structure
648 * @green: The green value which can be up to 16 bits wide
649 * @blue: The blue value which can be up to 16 bits wide.
650 * @transp: If supported the alpha value which can be up to 16 bits wide.
651 * @info: frame buffer info structure
653 static int ffb_setcolreg(unsigned regno
,
654 unsigned red
, unsigned green
, unsigned blue
,
655 unsigned transp
, struct fb_info
*info
)
666 value
= (blue
<< 16) | (green
<< 8) | red
;
667 ((u32
*)info
->pseudo_palette
)[regno
] = value
;
673 * ffb_blank - Optional function. Blanks the display.
674 * @blank_mode: the blank mode we want.
675 * @info: frame buffer structure that represents a single frame buffer
678 ffb_blank(int blank
, struct fb_info
*info
)
680 struct ffb_par
*par
= (struct ffb_par
*) info
->par
;
681 struct ffb_dac __iomem
*dac
= par
->dac
;
686 spin_lock_irqsave(&par
->lock
, flags
);
690 upa_writel(FFB_DAC_TGEN
, &dac
->type
);
691 val
= upa_readl(&dac
->value
);
693 case FB_BLANK_UNBLANK
: /* Unblanking */
694 val
|= FFB_DAC_TGEN_VIDE
;
695 par
->flags
&= ~FFB_FLAG_BLANKED
;
698 case FB_BLANK_NORMAL
: /* Normal blanking */
699 case FB_BLANK_VSYNC_SUSPEND
: /* VESA blank (vsync off) */
700 case FB_BLANK_HSYNC_SUSPEND
: /* VESA blank (hsync off) */
701 case FB_BLANK_POWERDOWN
: /* Poweroff */
702 val
&= ~FFB_DAC_TGEN_VIDE
;
703 par
->flags
|= FFB_FLAG_BLANKED
;
706 upa_writel(FFB_DAC_TGEN
, &dac
->type
);
707 upa_writel(val
, &dac
->value
);
708 for (i
= 0; i
< 10; i
++) {
709 upa_writel(FFB_DAC_TGEN
, &dac
->type
);
710 upa_readl(&dac
->value
);
713 spin_unlock_irqrestore(&par
->lock
, flags
);
718 static struct sbus_mmap_map ffb_mmap_map
[] = {
720 .voff
= FFB_SFB8R_VOFF
,
721 .poff
= FFB_SFB8R_POFF
,
725 .voff
= FFB_SFB8G_VOFF
,
726 .poff
= FFB_SFB8G_POFF
,
730 .voff
= FFB_SFB8B_VOFF
,
731 .poff
= FFB_SFB8B_POFF
,
735 .voff
= FFB_SFB8X_VOFF
,
736 .poff
= FFB_SFB8X_POFF
,
740 .voff
= FFB_SFB32_VOFF
,
741 .poff
= FFB_SFB32_POFF
,
745 .voff
= FFB_SFB64_VOFF
,
746 .poff
= FFB_SFB64_POFF
,
750 .voff
= FFB_FBC_REGS_VOFF
,
751 .poff
= FFB_FBC_REGS_POFF
,
755 .voff
= FFB_BM_FBC_REGS_VOFF
,
756 .poff
= FFB_BM_FBC_REGS_POFF
,
760 .voff
= FFB_DFB8R_VOFF
,
761 .poff
= FFB_DFB8R_POFF
,
765 .voff
= FFB_DFB8G_VOFF
,
766 .poff
= FFB_DFB8G_POFF
,
770 .voff
= FFB_DFB8B_VOFF
,
771 .poff
= FFB_DFB8B_POFF
,
775 .voff
= FFB_DFB8X_VOFF
,
776 .poff
= FFB_DFB8X_POFF
,
780 .voff
= FFB_DFB24_VOFF
,
781 .poff
= FFB_DFB24_POFF
,
785 .voff
= FFB_DFB32_VOFF
,
786 .poff
= FFB_DFB32_POFF
,
790 .voff
= FFB_FBC_KREGS_VOFF
,
791 .poff
= FFB_FBC_KREGS_POFF
,
795 .voff
= FFB_DAC_VOFF
,
796 .poff
= FFB_DAC_POFF
,
800 .voff
= FFB_PROM_VOFF
,
801 .poff
= FFB_PROM_POFF
,
805 .voff
= FFB_EXP_VOFF
,
806 .poff
= FFB_EXP_POFF
,
810 .voff
= FFB_DFB422A_VOFF
,
811 .poff
= FFB_DFB422A_POFF
,
815 .voff
= FFB_DFB422AD_VOFF
,
816 .poff
= FFB_DFB422AD_POFF
,
820 .voff
= FFB_DFB24B_VOFF
,
821 .poff
= FFB_DFB24B_POFF
,
825 .voff
= FFB_DFB422B_VOFF
,
826 .poff
= FFB_DFB422B_POFF
,
830 .voff
= FFB_DFB422BD_VOFF
,
831 .poff
= FFB_DFB422BD_POFF
,
835 .voff
= FFB_SFB16Z_VOFF
,
836 .poff
= FFB_SFB16Z_POFF
,
840 .voff
= FFB_SFB8Z_VOFF
,
841 .poff
= FFB_SFB8Z_POFF
,
845 .voff
= FFB_SFB422_VOFF
,
846 .poff
= FFB_SFB422_POFF
,
850 .voff
= FFB_SFB422D_VOFF
,
851 .poff
= FFB_SFB422D_POFF
,
857 static int ffb_mmap(struct fb_info
*info
, struct vm_area_struct
*vma
)
859 struct ffb_par
*par
= (struct ffb_par
*)info
->par
;
861 return sbusfb_mmap_helper(ffb_mmap_map
,
862 par
->physbase
, par
->fbsize
,
866 static int ffb_ioctl(struct fb_info
*info
, unsigned int cmd
, unsigned long arg
)
868 struct ffb_par
*par
= (struct ffb_par
*) info
->par
;
870 return sbusfb_ioctl_helper(cmd
, arg
, info
,
871 FBTYPE_CREATOR
, 24, par
->fbsize
);
879 ffb_init_fix(struct fb_info
*info
)
881 struct ffb_par
*par
= (struct ffb_par
*)info
->par
;
882 const char *ffb_type_name
;
884 if (!(par
->flags
& FFB_FLAG_AFB
)) {
885 if ((par
->board_type
& 0x7) == 0x3)
886 ffb_type_name
= "Creator 3D";
888 ffb_type_name
= "Creator";
890 ffb_type_name
= "Elite 3D";
892 strlcpy(info
->fix
.id
, ffb_type_name
, sizeof(info
->fix
.id
));
894 info
->fix
.type
= FB_TYPE_PACKED_PIXELS
;
895 info
->fix
.visual
= FB_VISUAL_TRUECOLOR
;
897 /* Framebuffer length is the same regardless of resolution. */
898 info
->fix
.line_length
= 8192;
900 info
->fix
.accel
= FB_ACCEL_SUN_CREATOR
;
906 u32 pseudo_palette
[256];
909 static int ffb_init_one(struct of_device
*op
)
911 struct device_node
*dp
= op
->node
;
912 struct ffb_fbc __iomem
*fbc
;
913 struct ffb_dac __iomem
*dac
;
914 struct all_info
*all
;
916 u32 dac_pnum
, dac_rev
, dac_mrev
;
918 all
= kzalloc(sizeof(*all
), GFP_KERNEL
);
922 spin_lock_init(&all
->par
.lock
);
923 all
->par
.fbc
= of_ioremap(&op
->resource
[2], 0,
924 sizeof(struct ffb_fbc
), "ffb fbc");
930 all
->par
.dac
= of_ioremap(&op
->resource
[1], 0,
931 sizeof(struct ffb_dac
), "ffb dac");
933 of_iounmap(&op
->resource
[2],
934 all
->par
.fbc
, sizeof(struct ffb_fbc
));
939 all
->par
.rop_cache
= FFB_ROP_NEW
;
940 all
->par
.physbase
= op
->resource
[0].start
;
942 /* Don't mention copyarea, so SCROLL_REDRAW is always
943 * used. It is the fastest on this chip.
945 all
->info
.flags
= (FBINFO_DEFAULT
|
946 /* FBINFO_HWACCEL_COPYAREA | */
947 FBINFO_HWACCEL_FILLRECT
|
948 FBINFO_HWACCEL_IMAGEBLIT
);
949 all
->info
.fbops
= &ffb_ops
;
950 all
->info
.screen_base
= (char *) all
->par
.physbase
+ FFB_DFB24_POFF
;
951 all
->info
.par
= &all
->par
;
952 all
->info
.pseudo_palette
= all
->pseudo_palette
;
954 sbusfb_fill_var(&all
->info
.var
, dp
->node
, 32);
955 all
->par
.fbsize
= PAGE_ALIGN(all
->info
.var
.xres
*
958 ffb_fixup_var_rgb(&all
->info
.var
);
960 all
->info
.var
.accel_flags
= FB_ACCELF_TEXT
;
962 if (!strcmp(dp
->name
, "SUNW,afb"))
963 all
->par
.flags
|= FFB_FLAG_AFB
;
965 all
->par
.board_type
= of_getintprop_default(dp
, "board_type", 0);
968 if ((upa_readl(&fbc
->ucsr
) & FFB_UCSR_ALL_ERRORS
) != 0)
969 upa_writel(FFB_UCSR_ALL_ERRORS
, &fbc
->ucsr
);
972 upa_writel(FFB_DAC_DID
, &dac
->type
);
973 dac_pnum
= upa_readl(&dac
->value
);
974 dac_rev
= (dac_pnum
& FFB_DAC_DID_REV
) >> FFB_DAC_DID_REV_SHIFT
;
975 dac_pnum
= (dac_pnum
& FFB_DAC_DID_PNUM
) >> FFB_DAC_DID_PNUM_SHIFT
;
977 upa_writel(FFB_DAC_UCTRL
, &dac
->type
);
978 dac_mrev
= upa_readl(&dac
->value
);
979 dac_mrev
= (dac_mrev
& FFB_DAC_UCTRL_MANREV
) >>
980 FFB_DAC_UCTRL_MANREV_SHIFT
;
982 /* Elite3D has different DAC revision numbering, and no DAC revisions
983 * have the reversed meaning of cursor enable. Otherwise, Pacifica 1
984 * ramdacs with manufacturing revision less than 3 have inverted
985 * cursor logic. We identify Pacifica 1 as not Pacifica 2, the
986 * latter having a part number value of 0x236e.
988 if ((all
->par
.flags
& FFB_FLAG_AFB
) || dac_pnum
== 0x236e) {
989 all
->par
.flags
&= ~FFB_FLAG_INVCURSOR
;
992 all
->par
.flags
|= FFB_FLAG_INVCURSOR
;
995 ffb_switch_from_graph(&all
->par
);
997 /* Unblank it just to be sure. When there are multiple
998 * FFB/AFB cards in the system, or it is not the OBP
999 * chosen console, it will have video outputs off in
1002 ffb_blank(0, &all
->info
);
1004 if (fb_alloc_cmap(&all
->info
.cmap
, 256, 0)) {
1005 printk(KERN_ERR
"ffb: Could not allocate color map.\n");
1006 of_iounmap(&op
->resource
[2],
1007 all
->par
.fbc
, sizeof(struct ffb_fbc
));
1008 of_iounmap(&op
->resource
[1],
1009 all
->par
.dac
, sizeof(struct ffb_dac
));
1014 ffb_init_fix(&all
->info
);
1016 err
= register_framebuffer(&all
->info
);
1018 printk(KERN_ERR
"ffb: Could not register framebuffer.\n");
1019 fb_dealloc_cmap(&all
->info
.cmap
);
1020 of_iounmap(&op
->resource
[2],
1021 all
->par
.fbc
, sizeof(struct ffb_fbc
));
1022 of_iounmap(&op
->resource
[1],
1023 all
->par
.dac
, sizeof(struct ffb_dac
));
1028 dev_set_drvdata(&op
->dev
, all
);
1030 printk("%s: %s at %016lx, type %d, "
1031 "DAC pnum[%x] rev[%d] manuf_rev[%d]\n",
1033 ((all
->par
.flags
& FFB_FLAG_AFB
) ? "AFB" : "FFB"),
1034 all
->par
.physbase
, all
->par
.board_type
,
1035 dac_pnum
, dac_rev
, dac_mrev
);
1040 static int __devinit
ffb_probe(struct of_device
*dev
, const struct of_device_id
*match
)
1042 struct of_device
*op
= to_of_device(&dev
->dev
);
1044 return ffb_init_one(op
);
1047 static int __devexit
ffb_remove(struct of_device
*op
)
1049 struct all_info
*all
= dev_get_drvdata(&op
->dev
);
1051 unregister_framebuffer(&all
->info
);
1052 fb_dealloc_cmap(&all
->info
.cmap
);
1054 of_iounmap(&op
->resource
[2], all
->par
.fbc
, sizeof(struct ffb_fbc
));
1055 of_iounmap(&op
->resource
[1], all
->par
.dac
, sizeof(struct ffb_dac
));
1059 dev_set_drvdata(&op
->dev
, NULL
);
1064 static struct of_device_id ffb_match
[] = {
1073 MODULE_DEVICE_TABLE(of
, ffb_match
);
1075 static struct of_platform_driver ffb_driver
= {
1077 .match_table
= ffb_match
,
1079 .remove
= __devexit_p(ffb_remove
),
1082 int __init
ffb_init(void)
1084 if (fb_get_options("ffb", NULL
))
1087 return of_register_driver(&ffb_driver
, &of_bus_type
);
1090 void __exit
ffb_exit(void)
1092 of_unregister_driver(&ffb_driver
);
1095 module_init(ffb_init
);
1096 module_exit(ffb_exit
);
1098 MODULE_DESCRIPTION("framebuffer driver for Creator/Elite3D chipsets");
1099 MODULE_AUTHOR("David S. Miller <davem@davemloft.net>");
1100 MODULE_VERSION("2.0");
1101 MODULE_LICENSE("GPL");