2 * Renesas Technology Corp. SH7786 Urquell Support.
4 * Copyright (C) 2008 Kuninori Morimoto <morimoto.kuninori@renesas.com>
5 * Copyright (C) 2009, 2010 Paul Mundt
7 * Based on board-sh7785lcr.c
8 * Copyright (C) 2008 Yoshihiro Shimoda
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file "COPYING" in the main directory of this archive
14 #include <linux/init.h>
15 #include <linux/platform_device.h>
17 #include <linux/smc91x.h>
18 #include <linux/mtd/physmap.h>
19 #include <linux/delay.h>
20 #include <linux/gpio.h>
21 #include <linux/irq.h>
22 #include <linux/clk.h>
23 #include <mach/urquell.h>
24 #include <cpu/sh7786.h>
25 #include <asm/heartbeat.h>
26 #include <asm/sizes.h>
27 #include <asm/smp-ops.h>
31 *----------------------------
32 * SW1 0101 0010 -> Pck 33MHz version
33 * (1101 0010) Pck 66MHz version
34 * SW2 0x1x xxxx -> little endian
36 * SW47 0001 1000 -> CS0 : on-board flash
37 * CS1 : SRAM, registers, LAN, PCMCIA
41 * 0x00000000 - 0x04000000 (CS0) Nor Flash
42 * 0x04000000 - 0x04200000 (CS1) SRAM
43 * 0x05000000 - 0x05800000 (CS1) on board register
44 * 0x05800000 - 0x06000000 (CS1) LAN91C111
45 * 0x06000000 - 0x06400000 (CS1) PCMCIA
46 * 0x08000000 - 0x10000000 (CS2-CS3) DDR3
47 * 0x10000000 - 0x14000000 (CS4) PCIe
48 * 0x14000000 - 0x14800000 (CS5) Core0 LRAM/URAM
49 * 0x14800000 - 0x15000000 (CS5) Core1 LRAM/URAM
50 * 0x18000000 - 0x1C000000 (CS6) ATA/NAND-Flash
51 * 0x1C000000 - (CS7) SH7786 Control register
55 static struct resource heartbeat_resource
= {
56 .start
= BOARDREG(SLEDR
),
57 .end
= BOARDREG(SLEDR
),
58 .flags
= IORESOURCE_MEM
| IORESOURCE_MEM_16BIT
,
61 static struct platform_device heartbeat_device
= {
65 .resource
= &heartbeat_resource
,
69 static struct smc91x_platdata smc91x_info
= {
70 .flags
= SMC91X_USE_16BIT
| SMC91X_NOWAIT
,
73 static struct resource smc91x_eth_resources
[] = {
78 .flags
= IORESOURCE_MEM
,
82 .flags
= IORESOURCE_IRQ
,
86 static struct platform_device smc91x_eth_device
= {
88 .num_resources
= ARRAY_SIZE(smc91x_eth_resources
),
89 .resource
= smc91x_eth_resources
,
91 .platform_data
= &smc91x_info
,
96 static struct mtd_partition nor_flash_partitions
[] = {
101 .mask_flags
= MTD_WRITEABLE
, /* Read-only */
105 .offset
= MTDPART_OFS_APPEND
,
107 .mask_flags
= MTD_WRITEABLE
, /* Read-only */
111 .offset
= MTDPART_OFS_APPEND
,
116 .offset
= MTDPART_OFS_APPEND
,
117 .size
= MTDPART_SIZ_FULL
,
121 static struct physmap_flash_data nor_flash_data
= {
123 .parts
= nor_flash_partitions
,
124 .nr_parts
= ARRAY_SIZE(nor_flash_partitions
),
127 static struct resource nor_flash_resources
[] = {
129 .start
= NOR_FLASH_ADDR
,
130 .end
= NOR_FLASH_ADDR
+ NOR_FLASH_SIZE
- 1,
131 .flags
= IORESOURCE_MEM
,
135 static struct platform_device nor_flash_device
= {
136 .name
= "physmap-flash",
138 .platform_data
= &nor_flash_data
,
140 .num_resources
= ARRAY_SIZE(nor_flash_resources
),
141 .resource
= nor_flash_resources
,
144 static struct platform_device
*urquell_devices
[] __initdata
= {
150 static int __init
urquell_devices_setup(void)
153 gpio_request(GPIO_FN_USB_OVC0
, NULL
);
154 gpio_request(GPIO_FN_USB_PENC0
, NULL
);
157 __raw_writew(__raw_readw(UBOARDREG(IRL2MSKR
)) & ~0x00000001,
158 UBOARDREG(IRL2MSKR
));
160 return platform_add_devices(urquell_devices
,
161 ARRAY_SIZE(urquell_devices
));
163 device_initcall(urquell_devices_setup
);
165 static void urquell_power_off(void)
167 __raw_writew(0xa5a5, UBOARDREG(SRSTR
));
170 static void __init
urquell_init_irq(void)
172 plat_irq_setup_pins(IRQ_MODE_IRL3210_MASK
);
175 static int urquell_mode_pins(void)
177 return __raw_readw(UBOARDREG(MDSWMR
));
180 static int urquell_clk_init(void)
186 * Only handle the EXTAL case, anyone interfacing a crystal
187 * resonator will need to provide their own input clock.
189 if (test_mode_pin(MODE_PIN9
))
192 clk
= clk_get(NULL
, "extal");
193 if (!clk
|| IS_ERR(clk
))
195 ret
= clk_set_rate(clk
, 33333333);
201 /* Initialize the board */
202 static void __init
urquell_setup(char **cmdline_p
)
204 printk(KERN_INFO
"Renesas Technology Corp. Urquell support.\n");
206 pm_power_off
= urquell_power_off
;
208 register_smp_ops(&shx3_smp_ops
);
214 static struct sh_machine_vector mv_urquell __initmv
= {
215 .mv_name
= "Urquell",
216 .mv_setup
= urquell_setup
,
217 .mv_init_irq
= urquell_init_irq
,
218 .mv_mode_pins
= urquell_mode_pins
,
219 .mv_clk_init
= urquell_clk_init
,