1 #include <linux/serial.h>
3 #include <asm/portmux.h>
7 #define OFFSET_DLL 0x00 /* Divisor Latch (Low-Byte) */
8 #define OFFSET_DLH 0x04 /* Divisor Latch (High-Byte) */
9 #define OFFSET_GCTL 0x08 /* Global Control Register */
10 #define OFFSET_LCR 0x0C /* Line Control Register */
11 #define OFFSET_MCR 0x10 /* Modem Control Register */
12 #define OFFSET_LSR 0x14 /* Line Status Register */
13 #define OFFSET_MSR 0x18 /* Modem Status Register */
14 #define OFFSET_SCR 0x1C /* SCR Scratch Register */
15 #define OFFSET_IER_SET 0x20 /* Set Interrupt Enable Register */
16 #define OFFSET_IER_CLEAR 0x24 /* Clear Interrupt Enable Register */
17 #define OFFSET_THR 0x28 /* Transmit Holding register */
18 #define OFFSET_RBR 0x2C /* Receive Buffer register */
20 #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
21 #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
22 #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
23 #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER_SET))
24 #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
25 #define UART_GET_LSR(uart) bfin_read16(((uart)->port.membase + OFFSET_LSR))
26 #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
28 #define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
29 #define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
30 #define UART_SET_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_SET),v)
31 #define UART_CLEAR_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_CLEAR),v)
32 #define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
33 #define UART_PUT_LSR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LSR),v)
34 #define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
35 #define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
37 #if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
38 # define CONFIG_SERIAL_BFIN_CTSRTS
40 # ifndef CONFIG_UART0_CTS_PIN
41 # define CONFIG_UART0_CTS_PIN -1
44 # ifndef CONFIG_UART0_RTS_PIN
45 # define CONFIG_UART0_RTS_PIN -1
48 # ifndef CONFIG_UART1_CTS_PIN
49 # define CONFIG_UART1_CTS_PIN -1
52 # ifndef CONFIG_UART1_RTS_PIN
53 # define CONFIG_UART1_RTS_PIN -1
57 * The pin configuration is different from schematic
59 struct bfin_serial_port
{
60 struct uart_port port
;
61 unsigned int old_status
;
62 #ifdef CONFIG_SERIAL_BFIN_DMA
65 struct circ_buf rx_dma_buf
;
66 struct timer_list rx_dma_timer
;
68 unsigned int tx_dma_channel
;
69 unsigned int rx_dma_channel
;
70 struct work_struct tx_dma_workqueue
;
72 struct work_struct cts_workqueue
;
74 #ifdef CONFIG_SERIAL_BFIN_CTSRTS
80 struct bfin_serial_port bfin_serial_ports
[NR_PORTS
];
81 struct bfin_serial_res
{
82 unsigned long uart_base_addr
;
84 #ifdef CONFIG_SERIAL_BFIN_DMA
85 unsigned int uart_tx_dma_channel
;
86 unsigned int uart_rx_dma_channel
;
88 #ifdef CONFIG_SERIAL_BFIN_CTSRTS
94 struct bfin_serial_res bfin_serial_resource
[] = {
95 #ifdef CONFIG_SERIAL_BFIN_UART0
99 #ifdef CONFIG_SERIAL_BFIN_DMA
103 #ifdef CONFIG_BFIN_UART0_CTSRTS
104 CONFIG_UART0_CTS_PIN
,
105 CONFIG_UART0_RTS_PIN
,
109 #ifdef CONFIG_SERIAL_BFIN_UART1
113 #ifdef CONFIG_SERIAL_BFIN_DMA
119 #ifdef CONFIG_SERIAL_BFIN_UART2
123 #ifdef CONFIG_SERIAL_BFIN_DMA
127 #ifdef CONFIG_BFIN_UART2_CTSRTS
128 CONFIG_UART2_CTS_PIN
,
129 CONFIG_UART2_RTS_PIN
,
133 #ifdef CONFIG_SERIAL_BFIN_UART3
137 #ifdef CONFIG_SERIAL_BFIN_DMA
145 int nr_ports
= ARRAY_SIZE(bfin_serial_resource
);
147 #define DRIVER_NAME "bfin-uart"
149 static void bfin_serial_hw_init(struct bfin_serial_port
*uart
)
151 #ifdef CONFIG_SERIAL_BFIN_UART0
152 peripheral_request(P_UART0_TX
, DRIVER_NAME
);
153 peripheral_request(P_UART0_RX
, DRIVER_NAME
);
156 #ifdef CONFIG_SERIAL_BFIN_UART1
157 peripheral_request(P_UART1_TX
, DRIVER_NAME
);
158 peripheral_request(P_UART1_RX
, DRIVER_NAME
);
160 #ifdef CONFIG_BFIN_UART1_CTSRTS
161 peripheral_request(P_UART1_RTS
, DRIVER_NAME
);
162 peripheral_request(P_UART1_CTS DRIVER_NAME
);
166 #ifdef CONFIG_SERIAL_BFIN_UART2
167 peripheral_request(P_UART2_TX
, DRIVER_NAME
);
168 peripheral_request(P_UART2_RX
, DRIVER_NAME
);
171 #ifdef CONFIG_SERIAL_BFIN_UART3
172 peripheral_request(P_UART3_TX
, DRIVER_NAME
);
173 peripheral_request(P_UART3_RX
, DRIVER_NAME
);
175 #ifdef CONFIG_BFIN_UART3_CTSRTS
176 peripheral_request(P_UART3_RTS
, DRIVER_NAME
);
177 peripheral_request(P_UART3_CTS DRIVER_NAME
);
181 #ifdef CONFIG_SERIAL_BFIN_CTSRTS
182 if (uart
->cts_pin
>= 0) {
183 gpio_request(uart
->cts_pin
, DRIVER_NAME
);
184 gpio_direction_input(uart
->cts_pin
);
187 if (uart
->rts_pin
>= 0) {
188 gpio_request(uart
->rts_pin
, DRIVER_NAME
);
189 gpio_direction_output(uart
->rts_pin
, 0);