1 #ifndef __SPARC_SYSTEM_H
2 #define __SPARC_SYSTEM_H
4 #include <linux/kernel.h>
5 #include <linux/threads.h> /* NR_CPUS */
6 #include <linux/thread_info.h>
10 #include <asm/ptrace.h>
11 #include <asm/btfixup.h>
16 #include <linux/irqflags.h>
19 * Sparc (general) CPU types
27 sun4u
= 0x05, /* V8 ploos ploos */
29 ap1000
= 0x07, /* almost a sun4m */
32 /* Really, userland should not be looking at any of this... */
35 extern enum sparc_cpu sparc_cpu_model
;
38 #define ARCH_SUN4C_SUN4 (sparc_cpu_model==sun4c)
41 #define ARCH_SUN4C_SUN4 1
45 #define SUN4M_NCPUS 4 /* Architectural limit of sun4m. */
47 extern struct thread_info
*current_set
[NR_CPUS
];
49 extern unsigned long empty_bad_page
;
50 extern unsigned long empty_bad_page_table
;
51 extern unsigned long empty_zero_page
;
53 extern void sun_do_break(void);
54 extern int serial_console
;
55 extern int stop_a_enabled
;
57 static inline int con_is_present(void)
59 return serial_console
? 0 : 1;
62 /* When a context switch happens we must flush all user windows so that
63 * the windows of the current process are flushed onto its stack. This
64 * way the windows are all clean for the next process and the stack
65 * frames are up to date.
67 extern void flush_user_windows(void);
68 extern void kill_user_windows(void);
69 extern void synchronize_user_stack(void);
70 extern void fpsave(unsigned long *fpregs
, unsigned long *fsr
,
71 void *fpqueue
, unsigned long *fpqdepth
);
74 #define SWITCH_ENTER(prv) \
76 if (test_tsk_thread_flag(prv, TIF_USEDFPU)) { \
77 put_psr(get_psr() | PSR_EF); \
78 fpsave(&(prv)->thread.float_regs[0], &(prv)->thread.fsr, \
79 &(prv)->thread.fpqueue[0], &(prv)->thread.fpqdepth); \
80 clear_tsk_thread_flag(prv, TIF_USEDFPU); \
81 (prv)->thread.kregs->psr &= ~PSR_EF; \
85 #define SWITCH_DO_LAZY_FPU(next) /* */
87 #define SWITCH_ENTER(prv) /* */
88 #define SWITCH_DO_LAZY_FPU(nxt) \
90 if (last_task_used_math != (nxt)) \
91 (nxt)->thread.kregs->psr&=~PSR_EF; \
96 * Flush windows so that the VM switch which follows
97 * would not pull the stack from under us.
99 * SWITCH_ENTER and SWITH_DO_LAZY_FPU do not work yet (e.g. SMP does not work)
100 * XXX WTF is the above comment? Found in late teen 2.4.x.
102 #define prepare_arch_switch(next) do { \
103 __asm__ __volatile__( \
104 ".globl\tflush_patch_switch\nflush_patch_switch:\n\t" \
105 "save %sp, -0x40, %sp; save %sp, -0x40, %sp; save %sp, -0x40, %sp\n\t" \
106 "save %sp, -0x40, %sp; save %sp, -0x40, %sp; save %sp, -0x40, %sp\n\t" \
107 "save %sp, -0x40, %sp\n\t" \
108 "restore; restore; restore; restore; restore; restore; restore"); \
111 /* Much care has gone into this code, do not touch it.
113 * We need to loadup regs l0/l1 for the newly forked child
114 * case because the trap return path relies on those registers
115 * holding certain values, gcc is told that they are clobbered.
116 * Gcc needs registers for 3 values in and 1 value out, so we
117 * clobber every non-fixed-usage register besides l2/l3/o4/o5. -DaveM
119 * Hey Dave, that do not touch sign is too much of an incentive
122 #define switch_to(prev, next, last) do { \
123 SWITCH_ENTER(prev); \
124 SWITCH_DO_LAZY_FPU(next); \
125 cpu_set(smp_processor_id(), next->active_mm->cpu_vm_mask); \
126 __asm__ __volatile__( \
127 "sethi %%hi(here - 0x8), %%o7\n\t" \
128 "mov %%g6, %%g3\n\t" \
129 "or %%o7, %%lo(here - 0x8), %%o7\n\t" \
130 "rd %%psr, %%g4\n\t" \
131 "std %%sp, [%%g6 + %4]\n\t" \
132 "rd %%wim, %%g5\n\t" \
133 "wr %%g4, 0x20, %%psr\n\t" \
135 "std %%g4, [%%g6 + %3]\n\t" \
136 "ldd [%2 + %3], %%g4\n\t" \
138 ".globl patchme_store_new_current\n" \
139 "patchme_store_new_current:\n\t" \
141 "wr %%g4, 0x20, %%psr\n\t" \
144 "nop\n\t" /* LEON needs all 3 nops: load to %sp depends on CWP. */ \
145 "ldd [%%g6 + %4], %%sp\n\t" \
146 "wr %%g5, 0x0, %%wim\n\t" \
147 "ldd [%%sp + 0x00], %%l0\n\t" \
148 "ldd [%%sp + 0x38], %%i6\n\t" \
149 "wr %%g4, 0x0, %%psr\n\t" \
152 "jmpl %%o7 + 0x8, %%g0\n\t" \
153 " ld [%%g3 + %5], %0\n\t" \
156 : "r" (&(current_set[hard_smp_processor_id()])), \
157 "r" (task_thread_info(next)), \
161 : "g1", "g2", "g3", "g4", "g5", "g7", \
162 "l0", "l1", "l3", "l4", "l5", "l6", "l7", \
163 "i0", "i1", "i2", "i3", "i4", "i5", \
164 "o0", "o1", "o2", "o3", "o7"); \
167 /* XXX Change this if we ever use a PSO mode kernel. */
168 #define mb() __asm__ __volatile__ ("" : : : "memory")
171 #define read_barrier_depends() do { } while(0)
172 #define set_mb(__var, __value) do { __var = __value; mb(); } while(0)
173 #define smp_mb() __asm__ __volatile__("":::"memory")
174 #define smp_rmb() __asm__ __volatile__("":::"memory")
175 #define smp_wmb() __asm__ __volatile__("":::"memory")
176 #define smp_read_barrier_depends() do { } while(0)
178 #define nop() __asm__ __volatile__ ("nop")
180 /* This has special calling conventions */
182 BTFIXUPDEF_CALL(void, ___xchg32
, void)
185 static inline unsigned long xchg_u32(__volatile__
unsigned long *m
, unsigned long val
)
188 __asm__
__volatile__("swap [%2], %0"
194 register unsigned long *ptr
asm("g1");
195 register unsigned long ret
asm("g2");
197 ptr
= (unsigned long *) m
;
200 /* Note: this is magic and the nop there is
202 __asm__
__volatile__(
204 "call ___f____xchg32\n\t"
207 : "0" (ret
), "r" (ptr
)
208 : "g3", "g4", "g7", "memory", "cc");
214 #define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
216 extern void __xchg_called_with_bad_pointer(void);
218 static inline unsigned long __xchg(unsigned long x
, __volatile__
void * ptr
, int size
)
222 return xchg_u32(ptr
, x
);
224 __xchg_called_with_bad_pointer();
228 /* Emulate cmpxchg() the same way we emulate atomics,
229 * by hashing the object address and indexing into an array
230 * of spinlocks to get a bit of performance...
232 * See arch/sparc/lib/atomic32.c for implementation.
234 * Cribbed from <asm-parisc/atomic.h>
236 #define __HAVE_ARCH_CMPXCHG 1
238 /* bug catcher for when unsupported size is used - won't link */
239 extern void __cmpxchg_called_with_bad_pointer(void);
240 /* we only need to support cmpxchg of a u32 on sparc */
241 extern unsigned long __cmpxchg_u32(volatile u32
*m
, u32 old
, u32 new_
);
243 /* don't worry...optimizer will get rid of most of this */
244 static inline unsigned long
245 __cmpxchg(volatile void *ptr
, unsigned long old
, unsigned long new_
, int size
)
249 return __cmpxchg_u32((u32
*)ptr
, (u32
)old
, (u32
)new_
);
251 __cmpxchg_called_with_bad_pointer();
257 #define cmpxchg(ptr, o, n) \
259 __typeof__(*(ptr)) _o_ = (o); \
260 __typeof__(*(ptr)) _n_ = (n); \
261 (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
262 (unsigned long)_n_, sizeof(*(ptr))); \
265 #include <asm-generic/cmpxchg-local.h>
268 * cmpxchg_local and cmpxchg64_local are atomic wrt current CPU. Always make
271 #define cmpxchg_local(ptr, o, n) \
272 ((__typeof__(*(ptr)))__cmpxchg_local_generic((ptr), (unsigned long)(o),\
273 (unsigned long)(n), sizeof(*(ptr))))
274 #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
276 extern void die_if_kernel(char *str
, struct pt_regs
*regs
) __attribute__ ((noreturn
));
278 #endif /* __KERNEL__ */
280 #endif /* __ASSEMBLY__ */
282 #define arch_align_stack(x) (x)
284 #endif /* !(__SPARC_SYSTEM_H) */