2 * Low-Level PCI Support for PC -- Routing of Interrupts
4 * (c) 1999--2000 Martin Mares <mj@ucw.cz>
7 #include <linux/types.h>
8 #include <linux/kernel.h>
10 #include <linux/init.h>
11 #include <linux/slab.h>
12 #include <linux/interrupt.h>
13 #include <linux/dmi.h>
16 #include <asm/io_apic.h>
17 #include <linux/irq.h>
18 #include <linux/acpi.h>
22 #define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
23 #define PIRQ_VERSION 0x0100
25 static int broken_hp_bios_irq9
;
26 static int acer_tm360_irqrouting
;
28 static struct irq_routing_table
*pirq_table
;
30 static int pirq_enable_irq(struct pci_dev
*dev
);
33 * Never use: 0, 1, 2 (timer, keyboard, and cascade)
34 * Avoid using: 13, 14 and 15 (FP error and IDE).
35 * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
37 unsigned int pcibios_irq_mask
= 0xfff8;
39 static int pirq_penalty
[16] = {
40 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
41 0, 0, 0, 0, 1000, 100000, 100000, 100000
47 int (*get
)(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
);
48 int (*set
)(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int new);
51 struct irq_router_handler
{
53 int (*probe
)(struct irq_router
*r
, struct pci_dev
*router
, u16 device
);
56 int (*pcibios_enable_irq
)(struct pci_dev
*dev
) = NULL
;
57 void (*pcibios_disable_irq
)(struct pci_dev
*dev
) = NULL
;
60 * Check passed address for the PCI IRQ Routing Table signature
61 * and perform checksum verification.
64 static inline struct irq_routing_table
* pirq_check_routing_table(u8
*addr
)
66 struct irq_routing_table
*rt
;
70 rt
= (struct irq_routing_table
*) addr
;
71 if (rt
->signature
!= PIRQ_SIGNATURE
||
72 rt
->version
!= PIRQ_VERSION
||
74 rt
->size
< sizeof(struct irq_routing_table
))
77 for (i
=0; i
< rt
->size
; i
++)
80 DBG(KERN_DEBUG
"PCI: Interrupt Routing Table found at 0x%p\n", rt
);
89 * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
92 static struct irq_routing_table
* __init
pirq_find_routing_table(void)
95 struct irq_routing_table
*rt
;
97 if (pirq_table_addr
) {
98 rt
= pirq_check_routing_table((u8
*) __va(pirq_table_addr
));
101 printk(KERN_WARNING
"PCI: PIRQ table NOT found at pirqaddr\n");
103 for(addr
= (u8
*) __va(0xf0000); addr
< (u8
*) __va(0x100000); addr
+= 16) {
104 rt
= pirq_check_routing_table(addr
);
112 * If we have a IRQ routing table, use it to search for peer host
113 * bridges. It's a gross hack, but since there are no other known
114 * ways how to get a list of buses, we have to go this way.
117 static void __init
pirq_peer_trick(void)
119 struct irq_routing_table
*rt
= pirq_table
;
124 memset(busmap
, 0, sizeof(busmap
));
125 for(i
=0; i
< (rt
->size
- sizeof(struct irq_routing_table
)) / sizeof(struct irq_info
); i
++) {
130 DBG(KERN_DEBUG
"%02x:%02x slot=%02x", e
->bus
, e
->devfn
/8, e
->slot
);
132 DBG(" %d:%02x/%04x", j
, e
->irq
[j
].link
, e
->irq
[j
].bitmap
);
138 for(i
= 1; i
< 256; i
++) {
139 if (!busmap
[i
] || pci_find_bus(0, i
))
141 if (pci_scan_bus_with_sysdata(i
))
142 printk(KERN_INFO
"PCI: Discovered primary peer "
143 "bus %02x [IRQ]\n", i
);
145 pcibios_last_bus
= -1;
149 * Code for querying and setting of IRQ routes on various interrupt routers.
152 void eisa_set_level_irq(unsigned int irq
)
154 unsigned char mask
= 1 << (irq
& 7);
155 unsigned int port
= 0x4d0 + (irq
>> 3);
157 static u16 eisa_irq_mask
;
159 if (irq
>= 16 || (1 << irq
) & eisa_irq_mask
)
162 eisa_irq_mask
|= (1 << irq
);
163 printk(KERN_DEBUG
"PCI: setting IRQ %u as level-triggered\n", irq
);
166 DBG(KERN_DEBUG
" -> edge");
167 outb(val
| mask
, port
);
172 * Common IRQ routing practice: nibbles in config space,
173 * offset by some magic constant.
175 static unsigned int read_config_nybble(struct pci_dev
*router
, unsigned offset
, unsigned nr
)
178 unsigned reg
= offset
+ (nr
>> 1);
180 pci_read_config_byte(router
, reg
, &x
);
181 return (nr
& 1) ? (x
>> 4) : (x
& 0xf);
184 static void write_config_nybble(struct pci_dev
*router
, unsigned offset
, unsigned nr
, unsigned int val
)
187 unsigned reg
= offset
+ (nr
>> 1);
189 pci_read_config_byte(router
, reg
, &x
);
190 x
= (nr
& 1) ? ((x
& 0x0f) | (val
<< 4)) : ((x
& 0xf0) | val
);
191 pci_write_config_byte(router
, reg
, x
);
195 * ALI pirq entries are damn ugly, and completely undocumented.
196 * This has been figured out from pirq tables, and it's not a pretty
199 static int pirq_ali_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
201 static const unsigned char irqmap
[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
203 WARN_ON_ONCE(pirq
> 16);
204 return irqmap
[read_config_nybble(router
, 0x48, pirq
-1)];
207 static int pirq_ali_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
209 static const unsigned char irqmap
[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
210 unsigned int val
= irqmap
[irq
];
212 WARN_ON_ONCE(pirq
> 16);
214 write_config_nybble(router
, 0x48, pirq
-1, val
);
221 * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
222 * just a pointer to the config space.
224 static int pirq_piix_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
228 pci_read_config_byte(router
, pirq
, &x
);
229 return (x
< 16) ? x
: 0;
232 static int pirq_piix_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
234 pci_write_config_byte(router
, pirq
, irq
);
239 * The VIA pirq rules are nibble-based, like ALI,
240 * but without the ugly irq number munging.
241 * However, PIRQD is in the upper instead of lower 4 bits.
243 static int pirq_via_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
245 return read_config_nybble(router
, 0x55, pirq
== 4 ? 5 : pirq
);
248 static int pirq_via_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
250 write_config_nybble(router
, 0x55, pirq
== 4 ? 5 : pirq
, irq
);
255 * The VIA pirq rules are nibble-based, like ALI,
256 * but without the ugly irq number munging.
257 * However, for 82C586, nibble map is different .
259 static int pirq_via586_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
261 static const unsigned int pirqmap
[5] = { 3, 2, 5, 1, 1 };
263 WARN_ON_ONCE(pirq
> 5);
264 return read_config_nybble(router
, 0x55, pirqmap
[pirq
-1]);
267 static int pirq_via586_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
269 static const unsigned int pirqmap
[5] = { 3, 2, 5, 1, 1 };
271 WARN_ON_ONCE(pirq
> 5);
272 write_config_nybble(router
, 0x55, pirqmap
[pirq
-1], irq
);
277 * ITE 8330G pirq rules are nibble-based
278 * FIXME: pirqmap may be { 1, 0, 3, 2 },
279 * 2+3 are both mapped to irq 9 on my system
281 static int pirq_ite_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
283 static const unsigned char pirqmap
[4] = { 1, 0, 2, 3 };
285 WARN_ON_ONCE(pirq
> 4);
286 return read_config_nybble(router
,0x43, pirqmap
[pirq
-1]);
289 static int pirq_ite_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
291 static const unsigned char pirqmap
[4] = { 1, 0, 2, 3 };
293 WARN_ON_ONCE(pirq
> 4);
294 write_config_nybble(router
, 0x43, pirqmap
[pirq
-1], irq
);
299 * OPTI: high four bits are nibble pointer..
300 * I wonder what the low bits do?
302 static int pirq_opti_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
304 return read_config_nybble(router
, 0xb8, pirq
>> 4);
307 static int pirq_opti_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
309 write_config_nybble(router
, 0xb8, pirq
>> 4, irq
);
314 * Cyrix: nibble offset 0x5C
315 * 0x5C bits 7:4 is INTB bits 3:0 is INTA
316 * 0x5D bits 7:4 is INTD bits 3:0 is INTC
318 static int pirq_cyrix_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
320 return read_config_nybble(router
, 0x5C, (pirq
-1)^1);
323 static int pirq_cyrix_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
325 write_config_nybble(router
, 0x5C, (pirq
-1)^1, irq
);
330 * PIRQ routing for SiS 85C503 router used in several SiS chipsets.
331 * We have to deal with the following issues here:
332 * - vendors have different ideas about the meaning of link values
333 * - some onboard devices (integrated in the chipset) have special
334 * links and are thus routed differently (i.e. not via PCI INTA-INTD)
335 * - different revision of the router have a different layout for
336 * the routing registers, particularly for the onchip devices
338 * For all routing registers the common thing is we have one byte
339 * per routeable link which is defined as:
340 * bit 7 IRQ mapping enabled (0) or disabled (1)
341 * bits [6:4] reserved (sometimes used for onchip devices)
342 * bits [3:0] IRQ to map to
343 * allowed: 3-7, 9-12, 14-15
344 * reserved: 0, 1, 2, 8, 13
346 * The config-space registers located at 0x41/0x42/0x43/0x44 are
347 * always used to route the normal PCI INT A/B/C/D respectively.
348 * Apparently there are systems implementing PCI routing table using
349 * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
350 * We try our best to handle both link mappings.
352 * Currently (2003-05-21) it appears most SiS chipsets follow the
353 * definition of routing registers from the SiS-5595 southbridge.
354 * According to the SiS 5595 datasheets the revision id's of the
355 * router (ISA-bridge) should be 0x01 or 0xb0.
357 * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
358 * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
359 * They seem to work with the current routing code. However there is
360 * some concern because of the two USB-OHCI HCs (original SiS 5595
361 * had only one). YMMV.
363 * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
366 * bits [6:5] must be written 01
367 * bit 4 channel-select primary (0), secondary (1)
370 * bit 6 OHCI function disabled (0), enabled (1)
372 * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved
374 * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved
376 * We support USBIRQ (in addition to INTA-INTD) and keep the
377 * IDE, ACPI and DAQ routing untouched as set by the BIOS.
379 * Currently the only reported exception is the new SiS 65x chipset
380 * which includes the SiS 69x southbridge. Here we have the 85C503
381 * router revision 0x04 and there are changes in the register layout
382 * mostly related to the different USB HCs with USB 2.0 support.
384 * Onchip routing for router rev-id 0x04 (try-and-error observation)
386 * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs
387 * bit 6-4 are probably unused, not like 5595
390 #define PIRQ_SIS_IRQ_MASK 0x0f
391 #define PIRQ_SIS_IRQ_DISABLE 0x80
392 #define PIRQ_SIS_USB_ENABLE 0x40
394 static int pirq_sis_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
400 if (reg
>= 0x01 && reg
<= 0x04)
402 pci_read_config_byte(router
, reg
, &x
);
403 return (x
& PIRQ_SIS_IRQ_DISABLE
) ? 0 : (x
& PIRQ_SIS_IRQ_MASK
);
406 static int pirq_sis_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
412 if (reg
>= 0x01 && reg
<= 0x04)
414 pci_read_config_byte(router
, reg
, &x
);
415 x
&= ~(PIRQ_SIS_IRQ_MASK
| PIRQ_SIS_IRQ_DISABLE
);
416 x
|= irq
? irq
: PIRQ_SIS_IRQ_DISABLE
;
417 pci_write_config_byte(router
, reg
, x
);
423 * VLSI: nibble offset 0x74 - educated guess due to routing table and
424 * config space of VLSI 82C534 PCI-bridge/router (1004:0102)
425 * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
426 * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
427 * for the busbridge to the docking station.
430 static int pirq_vlsi_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
432 WARN_ON_ONCE(pirq
>= 9);
434 printk(KERN_INFO
"VLSI router pirq escape (%d)\n", pirq
);
437 return read_config_nybble(router
, 0x74, pirq
-1);
440 static int pirq_vlsi_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
442 WARN_ON_ONCE(pirq
>= 9);
444 printk(KERN_INFO
"VLSI router pirq escape (%d)\n", pirq
);
447 write_config_nybble(router
, 0x74, pirq
-1, irq
);
452 * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
453 * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register
454 * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect
455 * register is a straight binary coding of desired PIC IRQ (low nibble).
457 * The 'link' value in the PIRQ table is already in the correct format
458 * for the Index register. There are some special index values:
459 * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
460 * and 0x03 for SMBus.
462 static int pirq_serverworks_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
465 return inb(0xc01) & 0xf;
468 static int pirq_serverworks_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
475 /* Support for AMD756 PCI IRQ Routing
476 * Jhon H. Caicedo <jhcaiced@osso.org.co>
477 * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
478 * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
479 * The AMD756 pirq rules are nibble-based
480 * offset 0x56 0-3 PIRQA 4-7 PIRQB
481 * offset 0x57 0-3 PIRQC 4-7 PIRQD
483 static int pirq_amd756_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
489 irq
= read_config_nybble(router
, 0x56, pirq
- 1);
491 printk(KERN_INFO
"AMD756: dev %04x:%04x, router pirq : %d get irq : %2d\n",
492 dev
->vendor
, dev
->device
, pirq
, irq
);
496 static int pirq_amd756_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
498 printk(KERN_INFO
"AMD756: dev %04x:%04x, router pirq : %d SET irq : %2d\n",
499 dev
->vendor
, dev
->device
, pirq
, irq
);
502 write_config_nybble(router
, 0x56, pirq
- 1, irq
);
510 static int pirq_pico_get(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
)
512 outb(0x10 + ((pirq
- 1) >> 1), 0x24);
513 return ((pirq
- 1) & 1) ? (inb(0x26) >> 4) : (inb(0x26) & 0xf);
516 static int pirq_pico_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
,
520 outb(0x10 + ((pirq
- 1) >> 1), 0x24);
522 x
= ((pirq
- 1) & 1) ? ((x
& 0x0f) | (irq
<< 4)) : ((x
& 0xf0) | (irq
));
527 #ifdef CONFIG_PCI_BIOS
529 static int pirq_bios_set(struct pci_dev
*router
, struct pci_dev
*dev
, int pirq
, int irq
)
531 struct pci_dev
*bridge
;
532 int pin
= pci_get_interrupt_pin(dev
, &bridge
);
533 return pcibios_set_irq_routing(bridge
, pin
, irq
);
538 static __init
int intel_router_probe(struct irq_router
*r
, struct pci_dev
*router
, u16 device
)
540 static struct pci_device_id __initdata pirq_440gx
[] = {
541 { PCI_DEVICE(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443GX_0
) },
542 { PCI_DEVICE(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443GX_2
) },
546 /* 440GX has a proprietary PIRQ router -- don't use it */
547 if (pci_dev_present(pirq_440gx
))
552 case PCI_DEVICE_ID_INTEL_82371FB_0
:
553 case PCI_DEVICE_ID_INTEL_82371SB_0
:
554 case PCI_DEVICE_ID_INTEL_82371AB_0
:
555 case PCI_DEVICE_ID_INTEL_82371MX
:
556 case PCI_DEVICE_ID_INTEL_82443MX_0
:
557 case PCI_DEVICE_ID_INTEL_82801AA_0
:
558 case PCI_DEVICE_ID_INTEL_82801AB_0
:
559 case PCI_DEVICE_ID_INTEL_82801BA_0
:
560 case PCI_DEVICE_ID_INTEL_82801BA_10
:
561 case PCI_DEVICE_ID_INTEL_82801CA_0
:
562 case PCI_DEVICE_ID_INTEL_82801CA_12
:
563 case PCI_DEVICE_ID_INTEL_82801DB_0
:
564 case PCI_DEVICE_ID_INTEL_82801E_0
:
565 case PCI_DEVICE_ID_INTEL_82801EB_0
:
566 case PCI_DEVICE_ID_INTEL_ESB_1
:
567 case PCI_DEVICE_ID_INTEL_ICH6_0
:
568 case PCI_DEVICE_ID_INTEL_ICH6_1
:
569 case PCI_DEVICE_ID_INTEL_ICH7_0
:
570 case PCI_DEVICE_ID_INTEL_ICH7_1
:
571 case PCI_DEVICE_ID_INTEL_ICH7_30
:
572 case PCI_DEVICE_ID_INTEL_ICH7_31
:
573 case PCI_DEVICE_ID_INTEL_ESB2_0
:
574 case PCI_DEVICE_ID_INTEL_ICH8_0
:
575 case PCI_DEVICE_ID_INTEL_ICH8_1
:
576 case PCI_DEVICE_ID_INTEL_ICH8_2
:
577 case PCI_DEVICE_ID_INTEL_ICH8_3
:
578 case PCI_DEVICE_ID_INTEL_ICH8_4
:
579 case PCI_DEVICE_ID_INTEL_ICH9_0
:
580 case PCI_DEVICE_ID_INTEL_ICH9_1
:
581 case PCI_DEVICE_ID_INTEL_ICH9_2
:
582 case PCI_DEVICE_ID_INTEL_ICH9_3
:
583 case PCI_DEVICE_ID_INTEL_ICH9_4
:
584 case PCI_DEVICE_ID_INTEL_ICH9_5
:
585 case PCI_DEVICE_ID_INTEL_TOLAPAI_0
:
586 case PCI_DEVICE_ID_INTEL_ICH10_0
:
587 case PCI_DEVICE_ID_INTEL_ICH10_1
:
588 case PCI_DEVICE_ID_INTEL_ICH10_2
:
589 case PCI_DEVICE_ID_INTEL_ICH10_3
:
590 r
->name
= "PIIX/ICH";
591 r
->get
= pirq_piix_get
;
592 r
->set
= pirq_piix_set
;
598 static __init
int via_router_probe(struct irq_router
*r
,
599 struct pci_dev
*router
, u16 device
)
601 /* FIXME: We should move some of the quirk fixup stuff here */
604 * workarounds for some buggy BIOSes
606 if (device
== PCI_DEVICE_ID_VIA_82C586_0
) {
607 switch(router
->device
) {
608 case PCI_DEVICE_ID_VIA_82C686
:
610 * Asus k7m bios wrongly reports 82C686A
613 device
= PCI_DEVICE_ID_VIA_82C686
;
615 case PCI_DEVICE_ID_VIA_8235
:
617 * Asus a7v-x bios wrongly reports 8235
620 device
= PCI_DEVICE_ID_VIA_8235
;
626 case PCI_DEVICE_ID_VIA_82C586_0
:
628 r
->get
= pirq_via586_get
;
629 r
->set
= pirq_via586_set
;
631 case PCI_DEVICE_ID_VIA_82C596
:
632 case PCI_DEVICE_ID_VIA_82C686
:
633 case PCI_DEVICE_ID_VIA_8231
:
634 case PCI_DEVICE_ID_VIA_8233A
:
635 case PCI_DEVICE_ID_VIA_8235
:
636 case PCI_DEVICE_ID_VIA_8237
:
637 /* FIXME: add new ones for 8233/5 */
639 r
->get
= pirq_via_get
;
640 r
->set
= pirq_via_set
;
646 static __init
int vlsi_router_probe(struct irq_router
*r
, struct pci_dev
*router
, u16 device
)
650 case PCI_DEVICE_ID_VLSI_82C534
:
651 r
->name
= "VLSI 82C534";
652 r
->get
= pirq_vlsi_get
;
653 r
->set
= pirq_vlsi_set
;
660 static __init
int serverworks_router_probe(struct irq_router
*r
, struct pci_dev
*router
, u16 device
)
664 case PCI_DEVICE_ID_SERVERWORKS_OSB4
:
665 case PCI_DEVICE_ID_SERVERWORKS_CSB5
:
666 r
->name
= "ServerWorks";
667 r
->get
= pirq_serverworks_get
;
668 r
->set
= pirq_serverworks_set
;
674 static __init
int sis_router_probe(struct irq_router
*r
, struct pci_dev
*router
, u16 device
)
676 if (device
!= PCI_DEVICE_ID_SI_503
)
680 r
->get
= pirq_sis_get
;
681 r
->set
= pirq_sis_set
;
685 static __init
int cyrix_router_probe(struct irq_router
*r
, struct pci_dev
*router
, u16 device
)
689 case PCI_DEVICE_ID_CYRIX_5520
:
691 r
->get
= pirq_cyrix_get
;
692 r
->set
= pirq_cyrix_set
;
698 static __init
int opti_router_probe(struct irq_router
*r
, struct pci_dev
*router
, u16 device
)
702 case PCI_DEVICE_ID_OPTI_82C700
:
704 r
->get
= pirq_opti_get
;
705 r
->set
= pirq_opti_set
;
711 static __init
int ite_router_probe(struct irq_router
*r
, struct pci_dev
*router
, u16 device
)
715 case PCI_DEVICE_ID_ITE_IT8330G_0
:
717 r
->get
= pirq_ite_get
;
718 r
->set
= pirq_ite_set
;
724 static __init
int ali_router_probe(struct irq_router
*r
, struct pci_dev
*router
, u16 device
)
728 case PCI_DEVICE_ID_AL_M1533
:
729 case PCI_DEVICE_ID_AL_M1563
:
730 printk(KERN_DEBUG
"PCI: Using ALI IRQ Router\n");
732 r
->get
= pirq_ali_get
;
733 r
->set
= pirq_ali_set
;
739 static __init
int amd_router_probe(struct irq_router
*r
, struct pci_dev
*router
, u16 device
)
743 case PCI_DEVICE_ID_AMD_VIPER_740B
:
746 case PCI_DEVICE_ID_AMD_VIPER_7413
:
749 case PCI_DEVICE_ID_AMD_VIPER_7443
:
755 r
->get
= pirq_amd756_get
;
756 r
->set
= pirq_amd756_set
;
760 static __init
int pico_router_probe(struct irq_router
*r
, struct pci_dev
*router
, u16 device
)
763 case PCI_DEVICE_ID_PICOPOWER_PT86C523
:
764 r
->name
= "PicoPower PT86C523";
765 r
->get
= pirq_pico_get
;
766 r
->set
= pirq_pico_set
;
769 case PCI_DEVICE_ID_PICOPOWER_PT86C523BBP
:
770 r
->name
= "PicoPower PT86C523 rev. BB+";
771 r
->get
= pirq_pico_get
;
772 r
->set
= pirq_pico_set
;
778 static __initdata
struct irq_router_handler pirq_routers
[] = {
779 { PCI_VENDOR_ID_INTEL
, intel_router_probe
},
780 { PCI_VENDOR_ID_AL
, ali_router_probe
},
781 { PCI_VENDOR_ID_ITE
, ite_router_probe
},
782 { PCI_VENDOR_ID_VIA
, via_router_probe
},
783 { PCI_VENDOR_ID_OPTI
, opti_router_probe
},
784 { PCI_VENDOR_ID_SI
, sis_router_probe
},
785 { PCI_VENDOR_ID_CYRIX
, cyrix_router_probe
},
786 { PCI_VENDOR_ID_VLSI
, vlsi_router_probe
},
787 { PCI_VENDOR_ID_SERVERWORKS
, serverworks_router_probe
},
788 { PCI_VENDOR_ID_AMD
, amd_router_probe
},
789 { PCI_VENDOR_ID_PICOPOWER
, pico_router_probe
},
790 /* Someone with docs needs to add the ATI Radeon IGP */
793 static struct irq_router pirq_router
;
794 static struct pci_dev
*pirq_router_dev
;
798 * FIXME: should we have an option to say "generic for
802 static void __init
pirq_find_router(struct irq_router
*r
)
804 struct irq_routing_table
*rt
= pirq_table
;
805 struct irq_router_handler
*h
;
807 #ifdef CONFIG_PCI_BIOS
808 if (!rt
->signature
) {
809 printk(KERN_INFO
"PCI: Using BIOS for IRQ routing\n");
810 r
->set
= pirq_bios_set
;
816 /* Default unless a driver reloads it */
821 DBG(KERN_DEBUG
"PCI: Attempting to find IRQ router for %04x:%04x\n",
822 rt
->rtr_vendor
, rt
->rtr_device
);
824 pirq_router_dev
= pci_get_bus_and_slot(rt
->rtr_bus
, rt
->rtr_devfn
);
825 if (!pirq_router_dev
) {
826 DBG(KERN_DEBUG
"PCI: Interrupt router not found at "
827 "%02x:%02x\n", rt
->rtr_bus
, rt
->rtr_devfn
);
831 for( h
= pirq_routers
; h
->vendor
; h
++) {
832 /* First look for a router match */
833 if (rt
->rtr_vendor
== h
->vendor
&& h
->probe(r
, pirq_router_dev
, rt
->rtr_device
))
835 /* Fall back to a device match */
836 if (pirq_router_dev
->vendor
== h
->vendor
&& h
->probe(r
, pirq_router_dev
, pirq_router_dev
->device
))
839 printk(KERN_INFO
"PCI: Using IRQ router %s [%04x/%04x] at %s\n",
841 pirq_router_dev
->vendor
,
842 pirq_router_dev
->device
,
843 pci_name(pirq_router_dev
));
845 /* The device remains referenced for the kernel lifetime */
848 static struct irq_info
*pirq_get_info(struct pci_dev
*dev
)
850 struct irq_routing_table
*rt
= pirq_table
;
851 int entries
= (rt
->size
- sizeof(struct irq_routing_table
)) / sizeof(struct irq_info
);
852 struct irq_info
*info
;
854 for (info
= rt
->slots
; entries
--; info
++)
855 if (info
->bus
== dev
->bus
->number
&& PCI_SLOT(info
->devfn
) == PCI_SLOT(dev
->devfn
))
860 static int pcibios_lookup_irq(struct pci_dev
*dev
, int assign
)
863 struct irq_info
*info
;
867 struct irq_router
*r
= &pirq_router
;
868 struct pci_dev
*dev2
= NULL
;
872 pci_read_config_byte(dev
, PCI_INTERRUPT_PIN
, &pin
);
874 DBG(KERN_DEBUG
" -> no interrupt pin\n");
879 /* Find IRQ routing entry */
884 DBG(KERN_DEBUG
"IRQ for %s[%c]", pci_name(dev
), 'A' + pin
);
885 info
= pirq_get_info(dev
);
887 DBG(" -> not found in routing table\n" KERN_DEBUG
);
890 pirq
= info
->irq
[pin
].link
;
891 mask
= info
->irq
[pin
].bitmap
;
893 DBG(" -> not routed\n" KERN_DEBUG
);
896 DBG(" -> PIRQ %02x, mask %04x, excl %04x", pirq
, mask
, pirq_table
->exclusive_irqs
);
897 mask
&= pcibios_irq_mask
;
899 /* Work around broken HP Pavilion Notebooks which assign USB to
900 IRQ 9 even though it is actually wired to IRQ 11 */
902 if (broken_hp_bios_irq9
&& pirq
== 0x59 && dev
->irq
== 9) {
904 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, 11);
905 r
->set(pirq_router_dev
, dev
, pirq
, 11);
908 /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
909 if (acer_tm360_irqrouting
&& dev
->irq
== 11 && dev
->vendor
== PCI_VENDOR_ID_O2
) {
912 dev
->irq
= r
->get(pirq_router_dev
, dev
, pirq
);
913 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, dev
->irq
);
917 * Find the best IRQ to assign: use the one
918 * reported by the device if possible.
921 if (newirq
&& !((1 << newirq
) & mask
)) {
922 if ( pci_probe
& PCI_USE_PIRQ_MASK
) newirq
= 0;
923 else printk("\n" KERN_WARNING
924 "PCI: IRQ %i for device %s doesn't match PIRQ mask "
925 "- try pci=usepirqmask\n" KERN_DEBUG
, newirq
,
928 if (!newirq
&& assign
) {
929 for (i
= 0; i
< 16; i
++) {
930 if (!(mask
& (1 << i
)))
932 if (pirq_penalty
[i
] < pirq_penalty
[newirq
] && can_request_irq(i
, IRQF_SHARED
))
936 DBG(" -> newirq=%d", newirq
);
938 /* Check if it is hardcoded */
939 if ((pirq
& 0xf0) == 0xf0) {
941 DBG(" -> hardcoded IRQ %d\n", irq
);
943 } else if ( r
->get
&& (irq
= r
->get(pirq_router_dev
, dev
, pirq
)) && \
944 ((!(pci_probe
& PCI_USE_PIRQ_MASK
)) || ((1 << irq
) & mask
)) ) {
945 DBG(" -> got IRQ %d\n", irq
);
947 eisa_set_level_irq(irq
);
948 } else if (newirq
&& r
->set
&& (dev
->class >> 8) != PCI_CLASS_DISPLAY_VGA
) {
949 DBG(" -> assigning IRQ %d", newirq
);
950 if (r
->set(pirq_router_dev
, dev
, pirq
, newirq
)) {
951 eisa_set_level_irq(newirq
);
959 DBG(" ... failed\n");
960 if (newirq
&& mask
== (1 << newirq
)) {
966 printk(KERN_INFO
"PCI: %s IRQ %d for device %s\n", msg
, irq
, pci_name(dev
));
968 /* Update IRQ for all devices with the same pirq value */
969 while ((dev2
= pci_get_device(PCI_ANY_ID
, PCI_ANY_ID
, dev2
)) != NULL
) {
970 pci_read_config_byte(dev2
, PCI_INTERRUPT_PIN
, &pin
);
974 info
= pirq_get_info(dev2
);
977 if (info
->irq
[pin
].link
== pirq
) {
978 /* We refuse to override the dev->irq information. Give a warning! */
979 if ( dev2
->irq
&& dev2
->irq
!= irq
&& \
980 (!(pci_probe
& PCI_USE_PIRQ_MASK
) || \
981 ((1 << dev2
->irq
) & mask
)) ) {
982 #ifndef CONFIG_PCI_MSI
983 printk(KERN_INFO
"IRQ routing conflict for %s, have irq %d, want irq %d\n",
984 pci_name(dev2
), dev2
->irq
, irq
);
991 printk(KERN_INFO
"PCI: Sharing IRQ %d with %s\n", irq
, pci_name(dev2
));
997 static void __init
pcibios_fixup_irqs(void)
999 struct pci_dev
*dev
= NULL
;
1002 DBG(KERN_DEBUG
"PCI: IRQ fixup\n");
1003 while ((dev
= pci_get_device(PCI_ANY_ID
, PCI_ANY_ID
, dev
)) != NULL
) {
1005 * If the BIOS has set an out of range IRQ number, just ignore it.
1006 * Also keep track of which IRQ's are already in use.
1008 if (dev
->irq
>= 16) {
1009 DBG(KERN_DEBUG
"%s: ignoring bogus IRQ %d\n", pci_name(dev
), dev
->irq
);
1012 /* If the IRQ is already assigned to a PCI device, ignore its ISA use penalty */
1013 if (pirq_penalty
[dev
->irq
] >= 100 && pirq_penalty
[dev
->irq
] < 100000)
1014 pirq_penalty
[dev
->irq
] = 0;
1015 pirq_penalty
[dev
->irq
]++;
1019 while ((dev
= pci_get_device(PCI_ANY_ID
, PCI_ANY_ID
, dev
)) != NULL
) {
1020 pci_read_config_byte(dev
, PCI_INTERRUPT_PIN
, &pin
);
1021 #ifdef CONFIG_X86_IO_APIC
1023 * Recalculate IRQ numbers if we use the I/O APIC.
1025 if (io_apic_assign_pci_irqs
)
1030 pin
--; /* interrupt pins are numbered starting from 1 */
1031 irq
= IO_APIC_get_PCI_irq_vector(dev
->bus
->number
, PCI_SLOT(dev
->devfn
), pin
);
1033 * Busses behind bridges are typically not listed in the MP-table.
1034 * In this case we have to look up the IRQ based on the parent bus,
1035 * parent slot, and pin number. The SMP code detects such bridged
1036 * busses itself so we should get into this branch reliably.
1038 if (irq
< 0 && dev
->bus
->parent
) { /* go back to the bridge */
1039 struct pci_dev
* bridge
= dev
->bus
->self
;
1041 pin
= (pin
+ PCI_SLOT(dev
->devfn
)) % 4;
1042 irq
= IO_APIC_get_PCI_irq_vector(bridge
->bus
->number
,
1043 PCI_SLOT(bridge
->devfn
), pin
);
1045 printk(KERN_WARNING
"PCI: using PPB %s[%c] to get irq %d\n",
1046 pci_name(bridge
), 'A' + pin
, irq
);
1049 printk(KERN_INFO
"PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
1050 pci_name(dev
), 'A' + pin
, irq
);
1057 * Still no IRQ? Try to lookup one...
1059 if (pin
&& !dev
->irq
)
1060 pcibios_lookup_irq(dev
, 0);
1065 * Work around broken HP Pavilion Notebooks which assign USB to
1066 * IRQ 9 even though it is actually wired to IRQ 11
1068 static int __init
fix_broken_hp_bios_irq9(const struct dmi_system_id
*d
)
1070 if (!broken_hp_bios_irq9
) {
1071 broken_hp_bios_irq9
= 1;
1072 printk(KERN_INFO
"%s detected - fixing broken IRQ routing\n", d
->ident
);
1078 * Work around broken Acer TravelMate 360 Notebooks which assign
1079 * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
1081 static int __init
fix_acer_tm360_irqrouting(const struct dmi_system_id
*d
)
1083 if (!acer_tm360_irqrouting
) {
1084 acer_tm360_irqrouting
= 1;
1085 printk(KERN_INFO
"%s detected - fixing broken IRQ routing\n", d
->ident
);
1090 static struct dmi_system_id __initdata pciirq_dmi_table
[] = {
1092 .callback
= fix_broken_hp_bios_irq9
,
1093 .ident
= "HP Pavilion N5400 Series Laptop",
1095 DMI_MATCH(DMI_SYS_VENDOR
, "Hewlett-Packard"),
1096 DMI_MATCH(DMI_BIOS_VERSION
, "GE.M1.03"),
1097 DMI_MATCH(DMI_PRODUCT_VERSION
, "HP Pavilion Notebook Model GE"),
1098 DMI_MATCH(DMI_BOARD_VERSION
, "OmniBook N32N-736"),
1102 .callback
= fix_acer_tm360_irqrouting
,
1103 .ident
= "Acer TravelMate 36x Laptop",
1105 DMI_MATCH(DMI_SYS_VENDOR
, "Acer"),
1106 DMI_MATCH(DMI_PRODUCT_NAME
, "TravelMate 360"),
1112 static int __init
pcibios_irq_init(void)
1114 DBG(KERN_DEBUG
"PCI: IRQ init\n");
1116 if (pcibios_enable_irq
|| raw_pci_ops
== NULL
)
1119 dmi_check_system(pciirq_dmi_table
);
1121 pirq_table
= pirq_find_routing_table();
1123 #ifdef CONFIG_PCI_BIOS
1124 if (!pirq_table
&& (pci_probe
& PCI_BIOS_IRQ_SCAN
))
1125 pirq_table
= pcibios_get_irq_routing_table();
1129 pirq_find_router(&pirq_router
);
1130 if (pirq_table
->exclusive_irqs
) {
1132 for (i
=0; i
<16; i
++)
1133 if (!(pirq_table
->exclusive_irqs
& (1 << i
)))
1134 pirq_penalty
[i
] += 100;
1136 /* If we're using the I/O APIC, avoid using the PCI IRQ routing table */
1137 if (io_apic_assign_pci_irqs
)
1141 pcibios_enable_irq
= pirq_enable_irq
;
1143 pcibios_fixup_irqs();
1147 subsys_initcall(pcibios_irq_init
);
1150 static void pirq_penalize_isa_irq(int irq
, int active
)
1153 * If any ISAPnP device reports an IRQ in its list of possible
1154 * IRQ's, we try to avoid assigning it to PCI devices.
1158 pirq_penalty
[irq
] += 1000;
1160 pirq_penalty
[irq
] += 100;
1164 void pcibios_penalize_isa_irq(int irq
, int active
)
1168 acpi_penalize_isa_irq(irq
, active
);
1171 pirq_penalize_isa_irq(irq
, active
);
1174 static int pirq_enable_irq(struct pci_dev
*dev
)
1177 struct pci_dev
*temp_dev
;
1179 pci_read_config_byte(dev
, PCI_INTERRUPT_PIN
, &pin
);
1180 if (pin
&& !pcibios_lookup_irq(dev
, 1) && !dev
->irq
) {
1183 pin
--; /* interrupt pins are numbered starting from 1 */
1185 if (io_apic_assign_pci_irqs
) {
1188 irq
= IO_APIC_get_PCI_irq_vector(dev
->bus
->number
, PCI_SLOT(dev
->devfn
), pin
);
1190 * Busses behind bridges are typically not listed in the MP-table.
1191 * In this case we have to look up the IRQ based on the parent bus,
1192 * parent slot, and pin number. The SMP code detects such bridged
1193 * busses itself so we should get into this branch reliably.
1196 while (irq
< 0 && dev
->bus
->parent
) { /* go back to the bridge */
1197 struct pci_dev
* bridge
= dev
->bus
->self
;
1199 pin
= (pin
+ PCI_SLOT(dev
->devfn
)) % 4;
1200 irq
= IO_APIC_get_PCI_irq_vector(bridge
->bus
->number
,
1201 PCI_SLOT(bridge
->devfn
), pin
);
1203 printk(KERN_WARNING
"PCI: using PPB %s[%c] to get irq %d\n",
1204 pci_name(bridge
), 'A' + pin
, irq
);
1209 printk(KERN_INFO
"PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
1210 pci_name(dev
), 'A' + pin
, irq
);
1214 msg
= " Probably buggy MP table.";
1215 } else if (pci_probe
& PCI_BIOS_IRQ_SCAN
)
1218 msg
= " Please try using pci=biosirq.";
1220 /* With IDE legacy devices the IRQ lookup failure is not a problem.. */
1221 if (dev
->class >> 8 == PCI_CLASS_STORAGE_IDE
&& !(dev
->class & 0x5))
1224 printk(KERN_WARNING
"PCI: No IRQ known for interrupt pin %c of device %s.%s\n",
1225 'A' + pin
, pci_name(dev
), msg
);