2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 #include <linux/crc32.h>
26 #include <linux/kernel.h>
27 #include <linux/version.h>
28 #include <linux/module.h>
29 #include <linux/netdevice.h>
30 #include <linux/dma-mapping.h>
31 #include <linux/etherdevice.h>
32 #include <linux/ethtool.h>
33 #include <linux/pci.h>
36 #include <linux/tcp.h>
38 #include <linux/delay.h>
39 #include <linux/workqueue.h>
40 #include <linux/if_vlan.h>
41 #include <linux/prefetch.h>
42 #include <linux/debugfs.h>
43 #include <linux/mii.h>
47 #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48 #define SKY2_VLAN_TAG_USED 1
53 #define DRV_NAME "sky2"
54 #define DRV_VERSION "1.16"
55 #define PFX DRV_NAME " "
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
63 #define RX_LE_SIZE 1024
64 #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
65 #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
66 #define RX_DEF_PENDING RX_MAX_PENDING
67 #define RX_SKB_ALIGN 8
69 #define TX_RING_SIZE 512
70 #define TX_DEF_PENDING (TX_RING_SIZE - 1)
71 #define TX_MIN_PENDING 64
72 #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
74 #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
75 #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
76 #define TX_WATCHDOG (5 * HZ)
77 #define NAPI_WEIGHT 64
78 #define PHY_RETRIES 1000
80 #define SKY2_EEPROM_MAGIC 0x9955aabb
83 #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
85 static const u32 default_msg
=
86 NETIF_MSG_DRV
| NETIF_MSG_PROBE
| NETIF_MSG_LINK
87 | NETIF_MSG_TIMER
| NETIF_MSG_TX_ERR
| NETIF_MSG_RX_ERR
88 | NETIF_MSG_IFUP
| NETIF_MSG_IFDOWN
;
90 static int debug
= -1; /* defaults above */
91 module_param(debug
, int, 0);
92 MODULE_PARM_DESC(debug
, "Debug level (0=none,...,16=all)");
94 static int copybreak __read_mostly
= 128;
95 module_param(copybreak
, int, 0);
96 MODULE_PARM_DESC(copybreak
, "Receive copy threshold");
98 static int disable_msi
= 0;
99 module_param(disable_msi
, int, 0);
100 MODULE_PARM_DESC(disable_msi
, "Disable Message Signaled Interrupt (MSI)");
102 static int idle_timeout
= 100;
103 module_param(idle_timeout
, int, 0);
104 MODULE_PARM_DESC(idle_timeout
, "Watchdog timer for lost interrupts (ms)");
106 static const struct pci_device_id sky2_id_table
[] = {
107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT
, 0x9000) }, /* SK-9Sxx */
108 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT
, 0x9E00) }, /* SK-9Exx */
109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK
, 0x4b00) }, /* DGE-560T */
110 { PCI_DEVICE(PCI_VENDOR_ID_DLINK
, 0x4001) }, /* DGE-550SX */
111 { PCI_DEVICE(PCI_VENDOR_ID_DLINK
, 0x4B02) }, /* DGE-560SX */
112 { PCI_DEVICE(PCI_VENDOR_ID_DLINK
, 0x4B03) }, /* DGE-550T */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4340) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4341) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4342) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4343) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4344) }, /* 88E8021 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4345) }, /* 88E8022 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4346) }, /* 88E8061 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4347) }, /* 88E8062 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4350) }, /* 88E8035 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4351) }, /* 88E8036 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4352) }, /* 88E8038 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4353) }, /* 88E8039 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4356) }, /* 88EC033 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4360) }, /* 88E8052 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4361) }, /* 88E8050 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4362) }, /* 88E8053 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4363) }, /* 88E8055 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4364) }, /* 88E8056 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4368) }, /* 88EC034 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x436A) }, /* 88E8058 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x436B) }, /* 88E8071 */
140 MODULE_DEVICE_TABLE(pci
, sky2_id_table
);
142 /* Avoid conditionals by using array */
143 static const unsigned txqaddr
[] = { Q_XA1
, Q_XA2
};
144 static const unsigned rxqaddr
[] = { Q_R1
, Q_R2
};
145 static const u32 portirq_msk
[] = { Y2_IS_PORT_1
, Y2_IS_PORT_2
};
147 /* This driver supports yukon2 chipset only */
148 static const char *yukon2_name
[] = {
150 "EC Ultra", /* 0xb4 */
151 "Extreme", /* 0xb5 */
156 /* Access to external PHY */
157 static int gm_phy_write(struct sky2_hw
*hw
, unsigned port
, u16 reg
, u16 val
)
161 gma_write16(hw
, port
, GM_SMI_DATA
, val
);
162 gma_write16(hw
, port
, GM_SMI_CTRL
,
163 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV
) | GM_SMI_CT_REG_AD(reg
));
165 for (i
= 0; i
< PHY_RETRIES
; i
++) {
166 if (!(gma_read16(hw
, port
, GM_SMI_CTRL
) & GM_SMI_CT_BUSY
))
171 printk(KERN_WARNING PFX
"%s: phy write timeout\n", hw
->dev
[port
]->name
);
175 static int __gm_phy_read(struct sky2_hw
*hw
, unsigned port
, u16 reg
, u16
*val
)
179 gma_write16(hw
, port
, GM_SMI_CTRL
, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV
)
180 | GM_SMI_CT_REG_AD(reg
) | GM_SMI_CT_OP_RD
);
182 for (i
= 0; i
< PHY_RETRIES
; i
++) {
183 if (gma_read16(hw
, port
, GM_SMI_CTRL
) & GM_SMI_CT_RD_VAL
) {
184 *val
= gma_read16(hw
, port
, GM_SMI_DATA
);
194 static u16
gm_phy_read(struct sky2_hw
*hw
, unsigned port
, u16 reg
)
198 if (__gm_phy_read(hw
, port
, reg
, &v
) != 0)
199 printk(KERN_WARNING PFX
"%s: phy read timeout\n", hw
->dev
[port
]->name
);
204 static void sky2_power_on(struct sky2_hw
*hw
)
206 /* switch power to VCC (WA for VAUX problem) */
207 sky2_write8(hw
, B0_POWER_CTRL
,
208 PC_VAUX_ENA
| PC_VCC_ENA
| PC_VAUX_OFF
| PC_VCC_ON
);
210 /* disable Core Clock Division, */
211 sky2_write32(hw
, B2_Y2_CLK_CTRL
, Y2_CLK_DIV_DIS
);
213 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
> 1)
214 /* enable bits are inverted */
215 sky2_write8(hw
, B2_Y2_CLK_GATE
,
216 Y2_PCI_CLK_LNK1_DIS
| Y2_COR_CLK_LNK1_DIS
|
217 Y2_CLK_GAT_LNK1_DIS
| Y2_PCI_CLK_LNK2_DIS
|
218 Y2_COR_CLK_LNK2_DIS
| Y2_CLK_GAT_LNK2_DIS
);
220 sky2_write8(hw
, B2_Y2_CLK_GATE
, 0);
222 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
|| hw
->chip_id
== CHIP_ID_YUKON_EX
) {
225 reg
= sky2_pci_read32(hw
, PCI_DEV_REG4
);
226 /* set all bits to 0 except bits 15..12 and 8 */
227 reg
&= P_ASPM_CONTROL_MSK
;
228 sky2_pci_write32(hw
, PCI_DEV_REG4
, reg
);
230 reg
= sky2_pci_read32(hw
, PCI_DEV_REG5
);
231 /* set all bits to 0 except bits 28 & 27 */
232 reg
&= P_CTL_TIM_VMAIN_AV_MSK
;
233 sky2_pci_write32(hw
, PCI_DEV_REG5
, reg
);
235 sky2_pci_write32(hw
, PCI_CFG_REG_1
, 0);
237 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
238 reg
= sky2_read32(hw
, B2_GP_IO
);
239 reg
|= GLB_GPIO_STAT_RACE_DIS
;
240 sky2_write32(hw
, B2_GP_IO
, reg
);
244 static void sky2_power_aux(struct sky2_hw
*hw
)
246 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
> 1)
247 sky2_write8(hw
, B2_Y2_CLK_GATE
, 0);
249 /* enable bits are inverted */
250 sky2_write8(hw
, B2_Y2_CLK_GATE
,
251 Y2_PCI_CLK_LNK1_DIS
| Y2_COR_CLK_LNK1_DIS
|
252 Y2_CLK_GAT_LNK1_DIS
| Y2_PCI_CLK_LNK2_DIS
|
253 Y2_COR_CLK_LNK2_DIS
| Y2_CLK_GAT_LNK2_DIS
);
255 /* switch power to VAUX */
256 if (sky2_read16(hw
, B0_CTST
) & Y2_VAUX_AVAIL
)
257 sky2_write8(hw
, B0_POWER_CTRL
,
258 (PC_VAUX_ENA
| PC_VCC_ENA
|
259 PC_VAUX_ON
| PC_VCC_OFF
));
262 static void sky2_gmac_reset(struct sky2_hw
*hw
, unsigned port
)
266 /* disable all GMAC IRQ's */
267 sky2_write8(hw
, SK_REG(port
, GMAC_IRQ_MSK
), 0);
268 /* disable PHY IRQs */
269 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, 0);
271 gma_write16(hw
, port
, GM_MC_ADDR_H1
, 0); /* clear MC hash */
272 gma_write16(hw
, port
, GM_MC_ADDR_H2
, 0);
273 gma_write16(hw
, port
, GM_MC_ADDR_H3
, 0);
274 gma_write16(hw
, port
, GM_MC_ADDR_H4
, 0);
276 reg
= gma_read16(hw
, port
, GM_RX_CTRL
);
277 reg
|= GM_RXCR_UCF_ENA
| GM_RXCR_MCF_ENA
;
278 gma_write16(hw
, port
, GM_RX_CTRL
, reg
);
281 /* flow control to advertise bits */
282 static const u16 copper_fc_adv
[] = {
284 [FC_TX
] = PHY_M_AN_ASP
,
285 [FC_RX
] = PHY_M_AN_PC
,
286 [FC_BOTH
] = PHY_M_AN_PC
| PHY_M_AN_ASP
,
289 /* flow control to advertise bits when using 1000BaseX */
290 static const u16 fiber_fc_adv
[] = {
291 [FC_BOTH
] = PHY_M_P_BOTH_MD_X
,
292 [FC_TX
] = PHY_M_P_ASYM_MD_X
,
293 [FC_RX
] = PHY_M_P_SYM_MD_X
,
294 [FC_NONE
] = PHY_M_P_NO_PAUSE_X
,
297 /* flow control to GMA disable bits */
298 static const u16 gm_fc_disable
[] = {
299 [FC_NONE
] = GM_GPCR_FC_RX_DIS
| GM_GPCR_FC_TX_DIS
,
300 [FC_TX
] = GM_GPCR_FC_RX_DIS
,
301 [FC_RX
] = GM_GPCR_FC_TX_DIS
,
306 static void sky2_phy_init(struct sky2_hw
*hw
, unsigned port
)
308 struct sky2_port
*sky2
= netdev_priv(hw
->dev
[port
]);
309 u16 ctrl
, ct1000
, adv
, pg
, ledctrl
, ledover
, reg
;
311 if (sky2
->autoneg
== AUTONEG_ENABLE
312 && !(hw
->chip_id
== CHIP_ID_YUKON_XL
313 || hw
->chip_id
== CHIP_ID_YUKON_EC_U
314 || hw
->chip_id
== CHIP_ID_YUKON_EX
)) {
315 u16 ectrl
= gm_phy_read(hw
, port
, PHY_MARV_EXT_CTRL
);
317 ectrl
&= ~(PHY_M_EC_M_DSC_MSK
| PHY_M_EC_S_DSC_MSK
|
319 ectrl
|= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ
);
321 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
322 if (hw
->chip_id
== CHIP_ID_YUKON_EC
)
323 /* set downshift counter to 3x and enable downshift */
324 ectrl
|= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA
;
326 /* set master & slave downshift counter to 1x */
327 ectrl
|= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
329 gm_phy_write(hw
, port
, PHY_MARV_EXT_CTRL
, ectrl
);
332 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
333 if (sky2_is_copper(hw
)) {
334 if (hw
->chip_id
== CHIP_ID_YUKON_FE
) {
335 /* enable automatic crossover */
336 ctrl
|= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO
) >> 1;
338 /* disable energy detect */
339 ctrl
&= ~PHY_M_PC_EN_DET_MSK
;
341 /* enable automatic crossover */
342 ctrl
|= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO
);
344 /* downshift on PHY 88E1112 and 88E1149 is changed */
345 if (sky2
->autoneg
== AUTONEG_ENABLE
346 && (hw
->chip_id
== CHIP_ID_YUKON_XL
347 || hw
->chip_id
== CHIP_ID_YUKON_EC_U
348 || hw
->chip_id
== CHIP_ID_YUKON_EX
)) {
349 /* set downshift counter to 3x and enable downshift */
350 ctrl
&= ~PHY_M_PC_DSC_MSK
;
351 ctrl
|= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA
;
355 /* workaround for deviation #4.88 (CRC errors) */
356 /* disable Automatic Crossover */
358 ctrl
&= ~PHY_M_PC_MDIX_MSK
;
361 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ctrl
);
363 /* special setup for PHY 88E1112 Fiber */
364 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& !sky2_is_copper(hw
)) {
365 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
367 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
368 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 2);
369 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
370 ctrl
&= ~PHY_M_MAC_MD_MSK
;
371 ctrl
|= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX
);
372 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ctrl
);
374 if (hw
->pmd_type
== 'P') {
375 /* select page 1 to access Fiber registers */
376 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 1);
378 /* for SFP-module set SIGDET polarity to low */
379 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
380 ctrl
|= PHY_M_FIB_SIGD_POL
;
381 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ctrl
);
384 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
392 if (sky2
->autoneg
== AUTONEG_ENABLE
) {
393 if (sky2_is_copper(hw
)) {
394 if (sky2
->advertising
& ADVERTISED_1000baseT_Full
)
395 ct1000
|= PHY_M_1000C_AFD
;
396 if (sky2
->advertising
& ADVERTISED_1000baseT_Half
)
397 ct1000
|= PHY_M_1000C_AHD
;
398 if (sky2
->advertising
& ADVERTISED_100baseT_Full
)
399 adv
|= PHY_M_AN_100_FD
;
400 if (sky2
->advertising
& ADVERTISED_100baseT_Half
)
401 adv
|= PHY_M_AN_100_HD
;
402 if (sky2
->advertising
& ADVERTISED_10baseT_Full
)
403 adv
|= PHY_M_AN_10_FD
;
404 if (sky2
->advertising
& ADVERTISED_10baseT_Half
)
405 adv
|= PHY_M_AN_10_HD
;
407 adv
|= copper_fc_adv
[sky2
->flow_mode
];
408 } else { /* special defines for FIBER (88E1040S only) */
409 if (sky2
->advertising
& ADVERTISED_1000baseT_Full
)
410 adv
|= PHY_M_AN_1000X_AFD
;
411 if (sky2
->advertising
& ADVERTISED_1000baseT_Half
)
412 adv
|= PHY_M_AN_1000X_AHD
;
414 adv
|= fiber_fc_adv
[sky2
->flow_mode
];
417 /* Restart Auto-negotiation */
418 ctrl
|= PHY_CT_ANE
| PHY_CT_RE_CFG
;
420 /* forced speed/duplex settings */
421 ct1000
= PHY_M_1000C_MSE
;
423 /* Disable auto update for duplex flow control and speed */
424 reg
|= GM_GPCR_AU_ALL_DIS
;
426 switch (sky2
->speed
) {
428 ctrl
|= PHY_CT_SP1000
;
429 reg
|= GM_GPCR_SPEED_1000
;
432 ctrl
|= PHY_CT_SP100
;
433 reg
|= GM_GPCR_SPEED_100
;
437 if (sky2
->duplex
== DUPLEX_FULL
) {
438 reg
|= GM_GPCR_DUP_FULL
;
439 ctrl
|= PHY_CT_DUP_MD
;
440 } else if (sky2
->speed
< SPEED_1000
)
441 sky2
->flow_mode
= FC_NONE
;
444 reg
|= gm_fc_disable
[sky2
->flow_mode
];
446 /* Forward pause packets to GMAC? */
447 if (sky2
->flow_mode
& FC_RX
)
448 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_ON
);
450 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_OFF
);
453 gma_write16(hw
, port
, GM_GP_CTRL
, reg
);
455 if (hw
->chip_id
!= CHIP_ID_YUKON_FE
)
456 gm_phy_write(hw
, port
, PHY_MARV_1000T_CTRL
, ct1000
);
458 gm_phy_write(hw
, port
, PHY_MARV_AUNE_ADV
, adv
);
459 gm_phy_write(hw
, port
, PHY_MARV_CTRL
, ctrl
);
461 /* Setup Phy LED's */
462 ledctrl
= PHY_M_LED_PULS_DUR(PULS_170MS
);
465 switch (hw
->chip_id
) {
466 case CHIP_ID_YUKON_FE
:
467 /* on 88E3082 these bits are at 11..9 (shifted left) */
468 ledctrl
|= PHY_M_LED_BLINK_RT(BLINK_84MS
) << 1;
470 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_FE_LED_PAR
);
472 /* delete ACT LED control bits */
473 ctrl
&= ~PHY_M_FELP_LED1_MSK
;
474 /* change ACT LED control to blink mode */
475 ctrl
|= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL
);
476 gm_phy_write(hw
, port
, PHY_MARV_FE_LED_PAR
, ctrl
);
479 case CHIP_ID_YUKON_XL
:
480 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
482 /* select page 3 to access LED control register */
483 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
485 /* set LED Function Control register */
486 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
487 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
488 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
489 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
490 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
492 /* set Polarity Control register */
493 gm_phy_write(hw
, port
, PHY_MARV_PHY_STAT
,
494 (PHY_M_POLC_LS1_P_MIX(4) |
495 PHY_M_POLC_IS0_P_MIX(4) |
496 PHY_M_POLC_LOS_CTRL(2) |
497 PHY_M_POLC_INIT_CTRL(2) |
498 PHY_M_POLC_STA1_CTRL(2) |
499 PHY_M_POLC_STA0_CTRL(2)));
501 /* restore page register */
502 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
505 case CHIP_ID_YUKON_EC_U
:
506 case CHIP_ID_YUKON_EX
:
507 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
509 /* select page 3 to access LED control register */
510 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
512 /* set LED Function Control register */
513 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
514 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
515 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
516 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
517 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
519 /* set Blink Rate in LED Timer Control Register */
520 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
,
521 ledctrl
| PHY_M_LED_BLINK_RT(BLINK_84MS
));
522 /* restore page register */
523 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
527 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
528 ledctrl
|= PHY_M_LED_BLINK_RT(BLINK_84MS
) | PHY_M_LEDC_TX_CTRL
;
529 /* turn off the Rx LED (LED_RX) */
530 ledover
&= ~PHY_M_LED_MO_RX
;
533 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
&&
534 hw
->chip_rev
== CHIP_REV_YU_EC_U_A1
) {
535 /* apply fixes in PHY AFE */
536 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 255);
538 /* increase differential signal amplitude in 10BASE-T */
539 gm_phy_write(hw
, port
, 0x18, 0xaa99);
540 gm_phy_write(hw
, port
, 0x17, 0x2011);
542 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
543 gm_phy_write(hw
, port
, 0x18, 0xa204);
544 gm_phy_write(hw
, port
, 0x17, 0x2002);
546 /* set page register to 0 */
547 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 0);
548 } else if (hw
->chip_id
!= CHIP_ID_YUKON_EX
) {
549 gm_phy_write(hw
, port
, PHY_MARV_LED_CTRL
, ledctrl
);
551 if (sky2
->autoneg
== AUTONEG_DISABLE
|| sky2
->speed
== SPEED_100
) {
552 /* turn on 100 Mbps LED (LED_LINK100) */
553 ledover
|= PHY_M_LED_MO_100
;
557 gm_phy_write(hw
, port
, PHY_MARV_LED_OVER
, ledover
);
561 /* Enable phy interrupt on auto-negotiation complete (or link up) */
562 if (sky2
->autoneg
== AUTONEG_ENABLE
)
563 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, PHY_M_IS_AN_COMPL
);
565 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, PHY_M_DEF_MSK
);
568 static void sky2_phy_power(struct sky2_hw
*hw
, unsigned port
, int onoff
)
571 static const u32 phy_power
[]
572 = { PCI_Y2_PHY1_POWD
, PCI_Y2_PHY2_POWD
};
574 /* looks like this XL is back asswards .. */
575 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
> 1)
578 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
579 reg1
= sky2_pci_read32(hw
, PCI_DEV_REG1
);
581 /* Turn off phy power saving */
582 reg1
&= ~phy_power
[port
];
584 reg1
|= phy_power
[port
];
586 sky2_pci_write32(hw
, PCI_DEV_REG1
, reg1
);
587 sky2_pci_read32(hw
, PCI_DEV_REG1
);
588 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
592 /* Force a renegotiation */
593 static void sky2_phy_reinit(struct sky2_port
*sky2
)
595 spin_lock_bh(&sky2
->phy_lock
);
596 sky2_phy_init(sky2
->hw
, sky2
->port
);
597 spin_unlock_bh(&sky2
->phy_lock
);
600 /* Put device in state to listen for Wake On Lan */
601 static void sky2_wol_init(struct sky2_port
*sky2
)
603 struct sky2_hw
*hw
= sky2
->hw
;
604 unsigned port
= sky2
->port
;
605 enum flow_control save_mode
;
609 /* Bring hardware out of reset */
610 sky2_write16(hw
, B0_CTST
, CS_RST_CLR
);
611 sky2_write16(hw
, SK_REG(port
, GMAC_LINK_CTRL
), GMLC_RST_CLR
);
613 sky2_write8(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_CLR
);
614 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_RST_CLR
);
617 * sky2_reset will re-enable on resume
619 save_mode
= sky2
->flow_mode
;
620 ctrl
= sky2
->advertising
;
622 sky2
->advertising
&= ~(ADVERTISED_1000baseT_Half
|ADVERTISED_1000baseT_Full
);
623 sky2
->flow_mode
= FC_NONE
;
624 sky2_phy_power(hw
, port
, 1);
625 sky2_phy_reinit(sky2
);
627 sky2
->flow_mode
= save_mode
;
628 sky2
->advertising
= ctrl
;
630 /* Set GMAC to no flow control and auto update for speed/duplex */
631 gma_write16(hw
, port
, GM_GP_CTRL
,
632 GM_GPCR_FC_TX_DIS
|GM_GPCR_TX_ENA
|GM_GPCR_RX_ENA
|
633 GM_GPCR_DUP_FULL
|GM_GPCR_FC_RX_DIS
|GM_GPCR_AU_FCT_DIS
);
635 /* Set WOL address */
636 memcpy_toio(hw
->regs
+ WOL_REGS(port
, WOL_MAC_ADDR
),
637 sky2
->netdev
->dev_addr
, ETH_ALEN
);
639 /* Turn on appropriate WOL control bits */
640 sky2_write16(hw
, WOL_REGS(port
, WOL_CTRL_STAT
), WOL_CTL_CLEAR_RESULT
);
642 if (sky2
->wol
& WAKE_PHY
)
643 ctrl
|= WOL_CTL_ENA_PME_ON_LINK_CHG
|WOL_CTL_ENA_LINK_CHG_UNIT
;
645 ctrl
|= WOL_CTL_DIS_PME_ON_LINK_CHG
|WOL_CTL_DIS_LINK_CHG_UNIT
;
647 if (sky2
->wol
& WAKE_MAGIC
)
648 ctrl
|= WOL_CTL_ENA_PME_ON_MAGIC_PKT
|WOL_CTL_ENA_MAGIC_PKT_UNIT
;
650 ctrl
|= WOL_CTL_DIS_PME_ON_MAGIC_PKT
|WOL_CTL_DIS_MAGIC_PKT_UNIT
;;
652 ctrl
|= WOL_CTL_DIS_PME_ON_PATTERN
|WOL_CTL_DIS_PATTERN_UNIT
;
653 sky2_write16(hw
, WOL_REGS(port
, WOL_CTRL_STAT
), ctrl
);
655 /* Turn on legacy PCI-Express PME mode */
656 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
657 reg1
= sky2_pci_read32(hw
, PCI_DEV_REG1
);
658 reg1
|= PCI_Y2_PME_LEGACY
;
659 sky2_pci_write32(hw
, PCI_DEV_REG1
, reg1
);
660 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
663 sky2_write8(hw
, SK_REG(port
, RX_GMF_CTRL_T
), GMF_RST_SET
);
667 static void sky2_set_tx_stfwd(struct sky2_hw
*hw
, unsigned port
)
669 if (hw
->chip_id
== CHIP_ID_YUKON_EX
&& hw
->chip_rev
!= CHIP_REV_YU_EX_A0
) {
670 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
),
672 (hw
->dev
[port
]->mtu
> ETH_DATA_LEN
) ? TX_JUMBO_ENA
: TX_JUMBO_DIS
);
674 if (hw
->dev
[port
]->mtu
> ETH_DATA_LEN
) {
675 /* set Tx GMAC FIFO Almost Empty Threshold */
676 sky2_write32(hw
, SK_REG(port
, TX_GMF_AE_THR
),
677 (ECU_JUMBO_WM
<< 16) | ECU_AE_THR
);
679 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
),
680 TX_JUMBO_ENA
| TX_STFW_DIS
);
682 /* Can't do offload because of lack of store/forward */
683 hw
->dev
[port
]->features
&= ~(NETIF_F_TSO
| NETIF_F_SG
686 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
),
687 TX_JUMBO_DIS
| TX_STFW_ENA
);
691 static void sky2_mac_init(struct sky2_hw
*hw
, unsigned port
)
693 struct sky2_port
*sky2
= netdev_priv(hw
->dev
[port
]);
696 const u8
*addr
= hw
->dev
[port
]->dev_addr
;
698 sky2_write32(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_SET
);
699 sky2_write32(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_CLR
);
701 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_RST_CLR
);
703 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
== 0 && port
== 1) {
704 /* WA DEV_472 -- looks like crossed wires on port 2 */
705 /* clear GMAC 1 Control reset */
706 sky2_write8(hw
, SK_REG(0, GMAC_CTRL
), GMC_RST_CLR
);
708 sky2_write8(hw
, SK_REG(1, GMAC_CTRL
), GMC_RST_SET
);
709 sky2_write8(hw
, SK_REG(1, GMAC_CTRL
), GMC_RST_CLR
);
710 } while (gm_phy_read(hw
, 1, PHY_MARV_ID0
) != PHY_MARV_ID0_VAL
||
711 gm_phy_read(hw
, 1, PHY_MARV_ID1
) != PHY_MARV_ID1_Y2
||
712 gm_phy_read(hw
, 1, PHY_MARV_INT_MASK
) != 0);
715 sky2_read16(hw
, SK_REG(port
, GMAC_IRQ_SRC
));
717 /* Enable Transmit FIFO Underrun */
718 sky2_write8(hw
, SK_REG(port
, GMAC_IRQ_MSK
), GMAC_DEF_MSK
);
720 spin_lock_bh(&sky2
->phy_lock
);
721 sky2_phy_init(hw
, port
);
722 spin_unlock_bh(&sky2
->phy_lock
);
725 reg
= gma_read16(hw
, port
, GM_PHY_ADDR
);
726 gma_write16(hw
, port
, GM_PHY_ADDR
, reg
| GM_PAR_MIB_CLR
);
728 for (i
= GM_MIB_CNT_BASE
; i
<= GM_MIB_CNT_END
; i
+= 4)
729 gma_read16(hw
, port
, i
);
730 gma_write16(hw
, port
, GM_PHY_ADDR
, reg
);
732 /* transmit control */
733 gma_write16(hw
, port
, GM_TX_CTRL
, TX_COL_THR(TX_COL_DEF
));
735 /* receive control reg: unicast + multicast + no FCS */
736 gma_write16(hw
, port
, GM_RX_CTRL
,
737 GM_RXCR_UCF_ENA
| GM_RXCR_CRC_DIS
| GM_RXCR_MCF_ENA
);
739 /* transmit flow control */
740 gma_write16(hw
, port
, GM_TX_FLOW_CTRL
, 0xffff);
742 /* transmit parameter */
743 gma_write16(hw
, port
, GM_TX_PARAM
,
744 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF
) |
745 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF
) |
746 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF
) |
747 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF
));
749 /* serial mode register */
750 reg
= DATA_BLIND_VAL(DATA_BLIND_DEF
) |
751 GM_SMOD_VLAN_ENA
| IPG_DATA_VAL(IPG_DATA_DEF
);
753 if (hw
->dev
[port
]->mtu
> ETH_DATA_LEN
)
754 reg
|= GM_SMOD_JUMBO_ENA
;
756 gma_write16(hw
, port
, GM_SERIAL_MODE
, reg
);
758 /* virtual address for data */
759 gma_set_addr(hw
, port
, GM_SRC_ADDR_2L
, addr
);
761 /* physical address: used for pause frames */
762 gma_set_addr(hw
, port
, GM_SRC_ADDR_1L
, addr
);
764 /* ignore counter overflows */
765 gma_write16(hw
, port
, GM_TX_IRQ_MSK
, 0);
766 gma_write16(hw
, port
, GM_RX_IRQ_MSK
, 0);
767 gma_write16(hw
, port
, GM_TR_IRQ_MSK
, 0);
769 /* Configure Rx MAC FIFO */
770 sky2_write8(hw
, SK_REG(port
, RX_GMF_CTRL_T
), GMF_RST_CLR
);
771 reg
= GMF_OPER_ON
| GMF_RX_F_FL_ON
;
772 if (hw
->chip_id
== CHIP_ID_YUKON_EX
)
773 reg
|= GMF_RX_OVER_ON
;
775 sky2_write32(hw
, SK_REG(port
, RX_GMF_CTRL_T
), reg
);
777 /* Flush Rx MAC FIFO on any flow control or error */
778 sky2_write16(hw
, SK_REG(port
, RX_GMF_FL_MSK
), GMR_FS_ANY_ERR
);
780 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
781 sky2_write16(hw
, SK_REG(port
, RX_GMF_FL_THR
), RX_GMF_FL_THR_DEF
+1);
783 /* Configure Tx MAC FIFO */
784 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_RST_CLR
);
785 sky2_write16(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_OPER_ON
);
787 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
|| hw
->chip_id
== CHIP_ID_YUKON_EX
) {
788 sky2_write8(hw
, SK_REG(port
, RX_GMF_LP_THR
), 768/8);
789 sky2_write8(hw
, SK_REG(port
, RX_GMF_UP_THR
), 1024/8);
791 sky2_set_tx_stfwd(hw
, port
);
796 /* Assign Ram Buffer allocation to queue */
797 static void sky2_ramset(struct sky2_hw
*hw
, u16 q
, u32 start
, u32 space
)
801 /* convert from K bytes to qwords used for hw register */
804 end
= start
+ space
- 1;
806 sky2_write8(hw
, RB_ADDR(q
, RB_CTRL
), RB_RST_CLR
);
807 sky2_write32(hw
, RB_ADDR(q
, RB_START
), start
);
808 sky2_write32(hw
, RB_ADDR(q
, RB_END
), end
);
809 sky2_write32(hw
, RB_ADDR(q
, RB_WP
), start
);
810 sky2_write32(hw
, RB_ADDR(q
, RB_RP
), start
);
812 if (q
== Q_R1
|| q
== Q_R2
) {
813 u32 tp
= space
- space
/4;
815 /* On receive queue's set the thresholds
816 * give receiver priority when > 3/4 full
817 * send pause when down to 2K
819 sky2_write32(hw
, RB_ADDR(q
, RB_RX_UTHP
), tp
);
820 sky2_write32(hw
, RB_ADDR(q
, RB_RX_LTHP
), space
/2);
823 sky2_write32(hw
, RB_ADDR(q
, RB_RX_UTPP
), tp
);
824 sky2_write32(hw
, RB_ADDR(q
, RB_RX_LTPP
), space
/4);
826 /* Enable store & forward on Tx queue's because
827 * Tx FIFO is only 1K on Yukon
829 sky2_write8(hw
, RB_ADDR(q
, RB_CTRL
), RB_ENA_STFWD
);
832 sky2_write8(hw
, RB_ADDR(q
, RB_CTRL
), RB_ENA_OP_MD
);
833 sky2_read8(hw
, RB_ADDR(q
, RB_CTRL
));
836 /* Setup Bus Memory Interface */
837 static void sky2_qset(struct sky2_hw
*hw
, u16 q
)
839 sky2_write32(hw
, Q_ADDR(q
, Q_CSR
), BMU_CLR_RESET
);
840 sky2_write32(hw
, Q_ADDR(q
, Q_CSR
), BMU_OPER_INIT
);
841 sky2_write32(hw
, Q_ADDR(q
, Q_CSR
), BMU_FIFO_OP_ON
);
842 sky2_write32(hw
, Q_ADDR(q
, Q_WM
), BMU_WM_DEFAULT
);
845 /* Setup prefetch unit registers. This is the interface between
846 * hardware and driver list elements
848 static void sky2_prefetch_init(struct sky2_hw
*hw
, u32 qaddr
,
851 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
), PREF_UNIT_RST_SET
);
852 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
), PREF_UNIT_RST_CLR
);
853 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_ADDR_HI
), addr
>> 32);
854 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_ADDR_LO
), (u32
) addr
);
855 sky2_write16(hw
, Y2_QADDR(qaddr
, PREF_UNIT_LAST_IDX
), last
);
856 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
), PREF_UNIT_OP_ON
);
858 sky2_read32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
));
861 static inline struct sky2_tx_le
*get_tx_le(struct sky2_port
*sky2
)
863 struct sky2_tx_le
*le
= sky2
->tx_le
+ sky2
->tx_prod
;
865 sky2
->tx_prod
= RING_NEXT(sky2
->tx_prod
, TX_RING_SIZE
);
870 static inline struct tx_ring_info
*tx_le_re(struct sky2_port
*sky2
,
871 struct sky2_tx_le
*le
)
873 return sky2
->tx_ring
+ (le
- sky2
->tx_le
);
876 /* Update chip's next pointer */
877 static inline void sky2_put_idx(struct sky2_hw
*hw
, unsigned q
, u16 idx
)
879 /* Make sure write' to descriptors are complete before we tell hardware */
881 sky2_write16(hw
, Y2_QADDR(q
, PREF_UNIT_PUT_IDX
), idx
);
883 /* Synchronize I/O on since next processor may write to tail */
888 static inline struct sky2_rx_le
*sky2_next_rx(struct sky2_port
*sky2
)
890 struct sky2_rx_le
*le
= sky2
->rx_le
+ sky2
->rx_put
;
891 sky2
->rx_put
= RING_NEXT(sky2
->rx_put
, RX_LE_SIZE
);
896 /* Build description to hardware for one receive segment */
897 static void sky2_rx_add(struct sky2_port
*sky2
, u8 op
,
898 dma_addr_t map
, unsigned len
)
900 struct sky2_rx_le
*le
;
901 u32 hi
= upper_32_bits(map
);
903 if (sky2
->rx_addr64
!= hi
) {
904 le
= sky2_next_rx(sky2
);
905 le
->addr
= cpu_to_le32(hi
);
906 le
->opcode
= OP_ADDR64
| HW_OWNER
;
907 sky2
->rx_addr64
= upper_32_bits(map
+ len
);
910 le
= sky2_next_rx(sky2
);
911 le
->addr
= cpu_to_le32((u32
) map
);
912 le
->length
= cpu_to_le16(len
);
913 le
->opcode
= op
| HW_OWNER
;
916 /* Build description to hardware for one possibly fragmented skb */
917 static void sky2_rx_submit(struct sky2_port
*sky2
,
918 const struct rx_ring_info
*re
)
922 sky2_rx_add(sky2
, OP_PACKET
, re
->data_addr
, sky2
->rx_data_size
);
924 for (i
= 0; i
< skb_shinfo(re
->skb
)->nr_frags
; i
++)
925 sky2_rx_add(sky2
, OP_BUFFER
, re
->frag_addr
[i
], PAGE_SIZE
);
929 static void sky2_rx_map_skb(struct pci_dev
*pdev
, struct rx_ring_info
*re
,
932 struct sk_buff
*skb
= re
->skb
;
935 re
->data_addr
= pci_map_single(pdev
, skb
->data
, size
, PCI_DMA_FROMDEVICE
);
936 pci_unmap_len_set(re
, data_size
, size
);
938 for (i
= 0; i
< skb_shinfo(skb
)->nr_frags
; i
++)
939 re
->frag_addr
[i
] = pci_map_page(pdev
,
940 skb_shinfo(skb
)->frags
[i
].page
,
941 skb_shinfo(skb
)->frags
[i
].page_offset
,
942 skb_shinfo(skb
)->frags
[i
].size
,
946 static void sky2_rx_unmap_skb(struct pci_dev
*pdev
, struct rx_ring_info
*re
)
948 struct sk_buff
*skb
= re
->skb
;
951 pci_unmap_single(pdev
, re
->data_addr
, pci_unmap_len(re
, data_size
),
954 for (i
= 0; i
< skb_shinfo(skb
)->nr_frags
; i
++)
955 pci_unmap_page(pdev
, re
->frag_addr
[i
],
956 skb_shinfo(skb
)->frags
[i
].size
,
960 /* Tell chip where to start receive checksum.
961 * Actually has two checksums, but set both same to avoid possible byte
964 static void rx_set_checksum(struct sky2_port
*sky2
)
966 struct sky2_rx_le
*le
;
968 if (sky2
->hw
->chip_id
!= CHIP_ID_YUKON_EX
) {
969 le
= sky2_next_rx(sky2
);
970 le
->addr
= cpu_to_le32((ETH_HLEN
<< 16) | ETH_HLEN
);
972 le
->opcode
= OP_TCPSTART
| HW_OWNER
;
974 sky2_write32(sky2
->hw
,
975 Q_ADDR(rxqaddr
[sky2
->port
], Q_CSR
),
976 sky2
->rx_csum
? BMU_ENA_RX_CHKSUM
: BMU_DIS_RX_CHKSUM
);
982 * The RX Stop command will not work for Yukon-2 if the BMU does not
983 * reach the end of packet and since we can't make sure that we have
984 * incoming data, we must reset the BMU while it is not doing a DMA
985 * transfer. Since it is possible that the RX path is still active,
986 * the RX RAM buffer will be stopped first, so any possible incoming
987 * data will not trigger a DMA. After the RAM buffer is stopped, the
988 * BMU is polled until any DMA in progress is ended and only then it
991 static void sky2_rx_stop(struct sky2_port
*sky2
)
993 struct sky2_hw
*hw
= sky2
->hw
;
994 unsigned rxq
= rxqaddr
[sky2
->port
];
997 /* disable the RAM Buffer receive queue */
998 sky2_write8(hw
, RB_ADDR(rxq
, RB_CTRL
), RB_DIS_OP_MD
);
1000 for (i
= 0; i
< 0xffff; i
++)
1001 if (sky2_read8(hw
, RB_ADDR(rxq
, Q_RSL
))
1002 == sky2_read8(hw
, RB_ADDR(rxq
, Q_RL
)))
1005 printk(KERN_WARNING PFX
"%s: receiver stop failed\n",
1006 sky2
->netdev
->name
);
1008 sky2_write32(hw
, Q_ADDR(rxq
, Q_CSR
), BMU_RST_SET
| BMU_FIFO_RST
);
1010 /* reset the Rx prefetch unit */
1011 sky2_write32(hw
, Y2_QADDR(rxq
, PREF_UNIT_CTRL
), PREF_UNIT_RST_SET
);
1015 /* Clean out receive buffer area, assumes receiver hardware stopped */
1016 static void sky2_rx_clean(struct sky2_port
*sky2
)
1020 memset(sky2
->rx_le
, 0, RX_LE_BYTES
);
1021 for (i
= 0; i
< sky2
->rx_pending
; i
++) {
1022 struct rx_ring_info
*re
= sky2
->rx_ring
+ i
;
1025 sky2_rx_unmap_skb(sky2
->hw
->pdev
, re
);
1032 /* Basic MII support */
1033 static int sky2_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
1035 struct mii_ioctl_data
*data
= if_mii(ifr
);
1036 struct sky2_port
*sky2
= netdev_priv(dev
);
1037 struct sky2_hw
*hw
= sky2
->hw
;
1038 int err
= -EOPNOTSUPP
;
1040 if (!netif_running(dev
))
1041 return -ENODEV
; /* Phy still in reset */
1045 data
->phy_id
= PHY_ADDR_MARV
;
1051 spin_lock_bh(&sky2
->phy_lock
);
1052 err
= __gm_phy_read(hw
, sky2
->port
, data
->reg_num
& 0x1f, &val
);
1053 spin_unlock_bh(&sky2
->phy_lock
);
1055 data
->val_out
= val
;
1060 if (!capable(CAP_NET_ADMIN
))
1063 spin_lock_bh(&sky2
->phy_lock
);
1064 err
= gm_phy_write(hw
, sky2
->port
, data
->reg_num
& 0x1f,
1066 spin_unlock_bh(&sky2
->phy_lock
);
1072 #ifdef SKY2_VLAN_TAG_USED
1073 static void sky2_vlan_rx_register(struct net_device
*dev
, struct vlan_group
*grp
)
1075 struct sky2_port
*sky2
= netdev_priv(dev
);
1076 struct sky2_hw
*hw
= sky2
->hw
;
1077 u16 port
= sky2
->port
;
1079 netif_tx_lock_bh(dev
);
1080 netif_poll_disable(sky2
->hw
->dev
[0]);
1084 sky2_write32(hw
, SK_REG(port
, RX_GMF_CTRL_T
),
1086 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
),
1089 sky2_write32(hw
, SK_REG(port
, RX_GMF_CTRL_T
),
1091 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
),
1095 netif_poll_enable(sky2
->hw
->dev
[0]);
1096 netif_tx_unlock_bh(dev
);
1101 * Allocate an skb for receiving. If the MTU is large enough
1102 * make the skb non-linear with a fragment list of pages.
1104 * It appears the hardware has a bug in the FIFO logic that
1105 * cause it to hang if the FIFO gets overrun and the receive buffer
1106 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1107 * aligned except if slab debugging is enabled.
1109 static struct sk_buff
*sky2_rx_alloc(struct sky2_port
*sky2
)
1111 struct sk_buff
*skb
;
1115 skb
= netdev_alloc_skb(sky2
->netdev
, sky2
->rx_data_size
+ RX_SKB_ALIGN
);
1119 p
= (unsigned long) skb
->data
;
1120 skb_reserve(skb
, ALIGN(p
, RX_SKB_ALIGN
) - p
);
1122 for (i
= 0; i
< sky2
->rx_nfrags
; i
++) {
1123 struct page
*page
= alloc_page(GFP_ATOMIC
);
1127 skb_fill_page_desc(skb
, i
, page
, 0, PAGE_SIZE
);
1137 static inline void sky2_rx_update(struct sky2_port
*sky2
, unsigned rxq
)
1139 sky2_put_idx(sky2
->hw
, rxq
, sky2
->rx_put
);
1143 * Allocate and setup receiver buffer pool.
1144 * Normal case this ends up creating one list element for skb
1145 * in the receive ring. Worst case if using large MTU and each
1146 * allocation falls on a different 64 bit region, that results
1147 * in 6 list elements per ring entry.
1148 * One element is used for checksum enable/disable, and one
1149 * extra to avoid wrap.
1151 static int sky2_rx_start(struct sky2_port
*sky2
)
1153 struct sky2_hw
*hw
= sky2
->hw
;
1154 struct rx_ring_info
*re
;
1155 unsigned rxq
= rxqaddr
[sky2
->port
];
1156 unsigned i
, size
, space
, thresh
;
1158 sky2
->rx_put
= sky2
->rx_next
= 0;
1161 /* On PCI express lowering the watermark gives better performance */
1162 if (pci_find_capability(hw
->pdev
, PCI_CAP_ID_EXP
))
1163 sky2_write32(hw
, Q_ADDR(rxq
, Q_WM
), BMU_WM_PEX
);
1165 /* These chips have no ram buffer?
1166 * MAC Rx RAM Read is controlled by hardware */
1167 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
&&
1168 (hw
->chip_rev
== CHIP_REV_YU_EC_U_A1
1169 || hw
->chip_rev
== CHIP_REV_YU_EC_U_B0
))
1170 sky2_write32(hw
, Q_ADDR(rxq
, Q_TEST
), F_M_RX_RAM_DIS
);
1172 sky2_prefetch_init(hw
, rxq
, sky2
->rx_le_map
, RX_LE_SIZE
- 1);
1174 rx_set_checksum(sky2
);
1176 /* Space needed for frame data + headers rounded up */
1177 size
= roundup(sky2
->netdev
->mtu
+ ETH_HLEN
+ VLAN_HLEN
, 8);
1179 /* Stopping point for hardware truncation */
1180 thresh
= (size
- 8) / sizeof(u32
);
1182 /* Account for overhead of skb - to avoid order > 0 allocation */
1183 space
= SKB_DATA_ALIGN(size
) + NET_SKB_PAD
1184 + sizeof(struct skb_shared_info
);
1186 sky2
->rx_nfrags
= space
>> PAGE_SHIFT
;
1187 BUG_ON(sky2
->rx_nfrags
> ARRAY_SIZE(re
->frag_addr
));
1189 if (sky2
->rx_nfrags
!= 0) {
1190 /* Compute residue after pages */
1191 space
= sky2
->rx_nfrags
<< PAGE_SHIFT
;
1198 /* Optimize to handle small packets and headers */
1199 if (size
< copybreak
)
1201 if (size
< ETH_HLEN
)
1204 sky2
->rx_data_size
= size
;
1207 for (i
= 0; i
< sky2
->rx_pending
; i
++) {
1208 re
= sky2
->rx_ring
+ i
;
1210 re
->skb
= sky2_rx_alloc(sky2
);
1214 sky2_rx_map_skb(hw
->pdev
, re
, sky2
->rx_data_size
);
1215 sky2_rx_submit(sky2
, re
);
1219 * The receiver hangs if it receives frames larger than the
1220 * packet buffer. As a workaround, truncate oversize frames, but
1221 * the register is limited to 9 bits, so if you do frames > 2052
1222 * you better get the MTU right!
1225 sky2_write32(hw
, SK_REG(sky2
->port
, RX_GMF_CTRL_T
), RX_TRUNC_OFF
);
1227 sky2_write16(hw
, SK_REG(sky2
->port
, RX_GMF_TR_THR
), thresh
);
1228 sky2_write32(hw
, SK_REG(sky2
->port
, RX_GMF_CTRL_T
), RX_TRUNC_ON
);
1231 /* Tell chip about available buffers */
1232 sky2_rx_update(sky2
, rxq
);
1235 sky2_rx_clean(sky2
);
1239 /* Bring up network interface. */
1240 static int sky2_up(struct net_device
*dev
)
1242 struct sky2_port
*sky2
= netdev_priv(dev
);
1243 struct sky2_hw
*hw
= sky2
->hw
;
1244 unsigned port
= sky2
->port
;
1246 int cap
, err
= -ENOMEM
;
1247 struct net_device
*otherdev
= hw
->dev
[sky2
->port
^1];
1250 * On dual port PCI-X card, there is an problem where status
1251 * can be received out of order due to split transactions
1253 if (otherdev
&& netif_running(otherdev
) &&
1254 (cap
= pci_find_capability(hw
->pdev
, PCI_CAP_ID_PCIX
))) {
1255 struct sky2_port
*osky2
= netdev_priv(otherdev
);
1258 cmd
= sky2_pci_read16(hw
, cap
+ PCI_X_CMD
);
1259 cmd
&= ~PCI_X_CMD_MAX_SPLIT
;
1260 sky2_pci_write16(hw
, cap
+ PCI_X_CMD
, cmd
);
1266 if (netif_msg_ifup(sky2
))
1267 printk(KERN_INFO PFX
"%s: enabling interface\n", dev
->name
);
1269 netif_carrier_off(dev
);
1271 /* must be power of 2 */
1272 sky2
->tx_le
= pci_alloc_consistent(hw
->pdev
,
1274 sizeof(struct sky2_tx_le
),
1279 sky2
->tx_ring
= kcalloc(TX_RING_SIZE
, sizeof(struct tx_ring_info
),
1283 sky2
->tx_prod
= sky2
->tx_cons
= 0;
1285 sky2
->rx_le
= pci_alloc_consistent(hw
->pdev
, RX_LE_BYTES
,
1289 memset(sky2
->rx_le
, 0, RX_LE_BYTES
);
1291 sky2
->rx_ring
= kcalloc(sky2
->rx_pending
, sizeof(struct rx_ring_info
),
1296 sky2_phy_power(hw
, port
, 1);
1298 sky2_mac_init(hw
, port
);
1300 /* Register is number of 4K blocks on internal RAM buffer. */
1301 ramsize
= sky2_read8(hw
, B2_E_0
) * 4;
1302 printk(KERN_INFO PFX
"%s: ram buffer %dK\n", dev
->name
, ramsize
);
1308 rxspace
= ramsize
/ 2;
1310 rxspace
= 8 + (2*(ramsize
- 16))/3;
1312 sky2_ramset(hw
, rxqaddr
[port
], 0, rxspace
);
1313 sky2_ramset(hw
, txqaddr
[port
], rxspace
, ramsize
- rxspace
);
1315 /* Make sure SyncQ is disabled */
1316 sky2_write8(hw
, RB_ADDR(port
== 0 ? Q_XS1
: Q_XS2
, RB_CTRL
),
1320 sky2_qset(hw
, txqaddr
[port
]);
1322 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1323 if (hw
->chip_id
== CHIP_ID_YUKON_EX
&& hw
->chip_rev
== CHIP_REV_YU_EX_B0
)
1324 sky2_write32(hw
, Q_ADDR(txqaddr
[port
], Q_TEST
), F_TX_CHK_AUTO_OFF
);
1326 /* Set almost empty threshold */
1327 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
1328 && hw
->chip_rev
== CHIP_REV_YU_EC_U_A0
)
1329 sky2_write16(hw
, Q_ADDR(txqaddr
[port
], Q_AL
), ECU_TXFF_LEV
);
1331 sky2_prefetch_init(hw
, txqaddr
[port
], sky2
->tx_le_map
,
1334 err
= sky2_rx_start(sky2
);
1338 /* Enable interrupts from phy/mac for port */
1339 imask
= sky2_read32(hw
, B0_IMSK
);
1340 imask
|= portirq_msk
[port
];
1341 sky2_write32(hw
, B0_IMSK
, imask
);
1347 pci_free_consistent(hw
->pdev
, RX_LE_BYTES
,
1348 sky2
->rx_le
, sky2
->rx_le_map
);
1352 pci_free_consistent(hw
->pdev
,
1353 TX_RING_SIZE
* sizeof(struct sky2_tx_le
),
1354 sky2
->tx_le
, sky2
->tx_le_map
);
1357 kfree(sky2
->tx_ring
);
1358 kfree(sky2
->rx_ring
);
1360 sky2
->tx_ring
= NULL
;
1361 sky2
->rx_ring
= NULL
;
1365 /* Modular subtraction in ring */
1366 static inline int tx_dist(unsigned tail
, unsigned head
)
1368 return (head
- tail
) & (TX_RING_SIZE
- 1);
1371 /* Number of list elements available for next tx */
1372 static inline int tx_avail(const struct sky2_port
*sky2
)
1374 return sky2
->tx_pending
- tx_dist(sky2
->tx_cons
, sky2
->tx_prod
);
1377 /* Estimate of number of transmit list elements required */
1378 static unsigned tx_le_req(const struct sk_buff
*skb
)
1382 count
= sizeof(dma_addr_t
) / sizeof(u32
);
1383 count
+= skb_shinfo(skb
)->nr_frags
* count
;
1385 if (skb_is_gso(skb
))
1388 if (skb
->ip_summed
== CHECKSUM_PARTIAL
)
1395 * Put one packet in ring for transmit.
1396 * A single packet can generate multiple list elements, and
1397 * the number of ring elements will probably be less than the number
1398 * of list elements used.
1400 static int sky2_xmit_frame(struct sk_buff
*skb
, struct net_device
*dev
)
1402 struct sky2_port
*sky2
= netdev_priv(dev
);
1403 struct sky2_hw
*hw
= sky2
->hw
;
1404 struct sky2_tx_le
*le
= NULL
;
1405 struct tx_ring_info
*re
;
1412 if (unlikely(tx_avail(sky2
) < tx_le_req(skb
)))
1413 return NETDEV_TX_BUSY
;
1415 if (unlikely(netif_msg_tx_queued(sky2
)))
1416 printk(KERN_DEBUG
"%s: tx queued, slot %u, len %d\n",
1417 dev
->name
, sky2
->tx_prod
, skb
->len
);
1419 len
= skb_headlen(skb
);
1420 mapping
= pci_map_single(hw
->pdev
, skb
->data
, len
, PCI_DMA_TODEVICE
);
1421 addr64
= upper_32_bits(mapping
);
1423 /* Send high bits if changed or crosses boundary */
1424 if (addr64
!= sky2
->tx_addr64
||
1425 upper_32_bits(mapping
+ len
) != sky2
->tx_addr64
) {
1426 le
= get_tx_le(sky2
);
1427 le
->addr
= cpu_to_le32(addr64
);
1428 le
->opcode
= OP_ADDR64
| HW_OWNER
;
1429 sky2
->tx_addr64
= upper_32_bits(mapping
+ len
);
1432 /* Check for TCP Segmentation Offload */
1433 mss
= skb_shinfo(skb
)->gso_size
;
1435 if (hw
->chip_id
!= CHIP_ID_YUKON_EX
)
1436 mss
+= ETH_HLEN
+ ip_hdrlen(skb
) + tcp_hdrlen(skb
);
1438 if (mss
!= sky2
->tx_last_mss
) {
1439 le
= get_tx_le(sky2
);
1440 le
->addr
= cpu_to_le32(mss
);
1441 if (hw
->chip_id
== CHIP_ID_YUKON_EX
)
1442 le
->opcode
= OP_MSS
| HW_OWNER
;
1444 le
->opcode
= OP_LRGLEN
| HW_OWNER
;
1445 sky2
->tx_last_mss
= mss
;
1450 #ifdef SKY2_VLAN_TAG_USED
1451 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1452 if (sky2
->vlgrp
&& vlan_tx_tag_present(skb
)) {
1454 le
= get_tx_le(sky2
);
1456 le
->opcode
= OP_VLAN
|HW_OWNER
;
1458 le
->opcode
|= OP_VLAN
;
1459 le
->length
= cpu_to_be16(vlan_tx_tag_get(skb
));
1464 /* Handle TCP checksum offload */
1465 if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
1466 /* On Yukon EX (some versions) encoding change. */
1467 if (hw
->chip_id
== CHIP_ID_YUKON_EX
1468 && hw
->chip_rev
!= CHIP_REV_YU_EX_B0
)
1469 ctrl
|= CALSUM
; /* auto checksum */
1471 const unsigned offset
= skb_transport_offset(skb
);
1474 tcpsum
= offset
<< 16; /* sum start */
1475 tcpsum
|= offset
+ skb
->csum_offset
; /* sum write */
1477 ctrl
|= CALSUM
| WR_SUM
| INIT_SUM
| LOCK_SUM
;
1478 if (ip_hdr(skb
)->protocol
== IPPROTO_UDP
)
1481 if (tcpsum
!= sky2
->tx_tcpsum
) {
1482 sky2
->tx_tcpsum
= tcpsum
;
1484 le
= get_tx_le(sky2
);
1485 le
->addr
= cpu_to_le32(tcpsum
);
1486 le
->length
= 0; /* initial checksum value */
1487 le
->ctrl
= 1; /* one packet */
1488 le
->opcode
= OP_TCPLISW
| HW_OWNER
;
1493 le
= get_tx_le(sky2
);
1494 le
->addr
= cpu_to_le32((u32
) mapping
);
1495 le
->length
= cpu_to_le16(len
);
1497 le
->opcode
= mss
? (OP_LARGESEND
| HW_OWNER
) : (OP_PACKET
| HW_OWNER
);
1499 re
= tx_le_re(sky2
, le
);
1501 pci_unmap_addr_set(re
, mapaddr
, mapping
);
1502 pci_unmap_len_set(re
, maplen
, len
);
1504 for (i
= 0; i
< skb_shinfo(skb
)->nr_frags
; i
++) {
1505 const skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
1507 mapping
= pci_map_page(hw
->pdev
, frag
->page
, frag
->page_offset
,
1508 frag
->size
, PCI_DMA_TODEVICE
);
1509 addr64
= upper_32_bits(mapping
);
1510 if (addr64
!= sky2
->tx_addr64
) {
1511 le
= get_tx_le(sky2
);
1512 le
->addr
= cpu_to_le32(addr64
);
1514 le
->opcode
= OP_ADDR64
| HW_OWNER
;
1515 sky2
->tx_addr64
= addr64
;
1518 le
= get_tx_le(sky2
);
1519 le
->addr
= cpu_to_le32((u32
) mapping
);
1520 le
->length
= cpu_to_le16(frag
->size
);
1522 le
->opcode
= OP_BUFFER
| HW_OWNER
;
1524 re
= tx_le_re(sky2
, le
);
1526 pci_unmap_addr_set(re
, mapaddr
, mapping
);
1527 pci_unmap_len_set(re
, maplen
, frag
->size
);
1532 if (tx_avail(sky2
) <= MAX_SKB_TX_LE
)
1533 netif_stop_queue(dev
);
1535 sky2_put_idx(hw
, txqaddr
[sky2
->port
], sky2
->tx_prod
);
1537 dev
->trans_start
= jiffies
;
1538 return NETDEV_TX_OK
;
1542 * Free ring elements from starting at tx_cons until "done"
1544 * NB: the hardware will tell us about partial completion of multi-part
1545 * buffers so make sure not to free skb to early.
1547 static void sky2_tx_complete(struct sky2_port
*sky2
, u16 done
)
1549 struct net_device
*dev
= sky2
->netdev
;
1550 struct pci_dev
*pdev
= sky2
->hw
->pdev
;
1553 BUG_ON(done
>= TX_RING_SIZE
);
1555 for (idx
= sky2
->tx_cons
; idx
!= done
;
1556 idx
= RING_NEXT(idx
, TX_RING_SIZE
)) {
1557 struct sky2_tx_le
*le
= sky2
->tx_le
+ idx
;
1558 struct tx_ring_info
*re
= sky2
->tx_ring
+ idx
;
1560 switch(le
->opcode
& ~HW_OWNER
) {
1563 pci_unmap_single(pdev
,
1564 pci_unmap_addr(re
, mapaddr
),
1565 pci_unmap_len(re
, maplen
),
1569 pci_unmap_page(pdev
, pci_unmap_addr(re
, mapaddr
),
1570 pci_unmap_len(re
, maplen
),
1575 if (le
->ctrl
& EOP
) {
1576 if (unlikely(netif_msg_tx_done(sky2
)))
1577 printk(KERN_DEBUG
"%s: tx done %u\n",
1580 sky2
->net_stats
.tx_packets
++;
1581 sky2
->net_stats
.tx_bytes
+= re
->skb
->len
;
1583 dev_kfree_skb_any(re
->skb
);
1584 sky2
->tx_next
= RING_NEXT(idx
, TX_RING_SIZE
);
1588 sky2
->tx_cons
= idx
;
1591 if (tx_avail(sky2
) > MAX_SKB_TX_LE
+ 4)
1592 netif_wake_queue(dev
);
1595 /* Cleanup all untransmitted buffers, assume transmitter not running */
1596 static void sky2_tx_clean(struct net_device
*dev
)
1598 struct sky2_port
*sky2
= netdev_priv(dev
);
1600 netif_tx_lock_bh(dev
);
1601 sky2_tx_complete(sky2
, sky2
->tx_prod
);
1602 netif_tx_unlock_bh(dev
);
1605 /* Network shutdown */
1606 static int sky2_down(struct net_device
*dev
)
1608 struct sky2_port
*sky2
= netdev_priv(dev
);
1609 struct sky2_hw
*hw
= sky2
->hw
;
1610 unsigned port
= sky2
->port
;
1614 /* Never really got started! */
1618 if (netif_msg_ifdown(sky2
))
1619 printk(KERN_INFO PFX
"%s: disabling interface\n", dev
->name
);
1621 /* Stop more packets from being queued */
1622 netif_stop_queue(dev
);
1624 /* Disable port IRQ */
1625 imask
= sky2_read32(hw
, B0_IMSK
);
1626 imask
&= ~portirq_msk
[port
];
1627 sky2_write32(hw
, B0_IMSK
, imask
);
1629 sky2_gmac_reset(hw
, port
);
1631 /* Stop transmitter */
1632 sky2_write32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
), BMU_STOP
);
1633 sky2_read32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
));
1635 sky2_write32(hw
, RB_ADDR(txqaddr
[port
], RB_CTRL
),
1636 RB_RST_SET
| RB_DIS_OP_MD
);
1638 ctrl
= gma_read16(hw
, port
, GM_GP_CTRL
);
1639 ctrl
&= ~(GM_GPCR_TX_ENA
| GM_GPCR_RX_ENA
);
1640 gma_write16(hw
, port
, GM_GP_CTRL
, ctrl
);
1642 sky2_write8(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_SET
);
1644 /* Workaround shared GMAC reset */
1645 if (!(hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
== 0
1646 && port
== 0 && hw
->dev
[1] && netif_running(hw
->dev
[1])))
1647 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_RST_SET
);
1649 /* Disable Force Sync bit and Enable Alloc bit */
1650 sky2_write8(hw
, SK_REG(port
, TXA_CTRL
),
1651 TXA_DIS_FSYNC
| TXA_DIS_ALLOC
| TXA_STOP_RC
);
1653 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1654 sky2_write32(hw
, SK_REG(port
, TXA_ITI_INI
), 0L);
1655 sky2_write32(hw
, SK_REG(port
, TXA_LIM_INI
), 0L);
1657 /* Reset the PCI FIFO of the async Tx queue */
1658 sky2_write32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
),
1659 BMU_RST_SET
| BMU_FIFO_RST
);
1661 /* Reset the Tx prefetch units */
1662 sky2_write32(hw
, Y2_QADDR(txqaddr
[port
], PREF_UNIT_CTRL
),
1665 sky2_write32(hw
, RB_ADDR(txqaddr
[port
], RB_CTRL
), RB_RST_SET
);
1669 sky2_write8(hw
, SK_REG(port
, RX_GMF_CTRL_T
), GMF_RST_SET
);
1670 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_RST_SET
);
1672 sky2_phy_power(hw
, port
, 0);
1674 netif_carrier_off(dev
);
1676 /* turn off LED's */
1677 sky2_write16(hw
, B0_Y2LED
, LED_STAT_OFF
);
1679 synchronize_irq(hw
->pdev
->irq
);
1682 sky2_rx_clean(sky2
);
1684 pci_free_consistent(hw
->pdev
, RX_LE_BYTES
,
1685 sky2
->rx_le
, sky2
->rx_le_map
);
1686 kfree(sky2
->rx_ring
);
1688 pci_free_consistent(hw
->pdev
,
1689 TX_RING_SIZE
* sizeof(struct sky2_tx_le
),
1690 sky2
->tx_le
, sky2
->tx_le_map
);
1691 kfree(sky2
->tx_ring
);
1696 sky2
->rx_ring
= NULL
;
1697 sky2
->tx_ring
= NULL
;
1702 static u16
sky2_phy_speed(const struct sky2_hw
*hw
, u16 aux
)
1704 if (!sky2_is_copper(hw
))
1707 if (hw
->chip_id
== CHIP_ID_YUKON_FE
)
1708 return (aux
& PHY_M_PS_SPEED_100
) ? SPEED_100
: SPEED_10
;
1710 switch (aux
& PHY_M_PS_SPEED_MSK
) {
1711 case PHY_M_PS_SPEED_1000
:
1713 case PHY_M_PS_SPEED_100
:
1720 static void sky2_link_up(struct sky2_port
*sky2
)
1722 struct sky2_hw
*hw
= sky2
->hw
;
1723 unsigned port
= sky2
->port
;
1725 static const char *fc_name
[] = {
1733 reg
= gma_read16(hw
, port
, GM_GP_CTRL
);
1734 reg
|= GM_GPCR_RX_ENA
| GM_GPCR_TX_ENA
;
1735 gma_write16(hw
, port
, GM_GP_CTRL
, reg
);
1737 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, PHY_M_DEF_MSK
);
1739 netif_carrier_on(sky2
->netdev
);
1741 /* Turn on link LED */
1742 sky2_write8(hw
, SK_REG(port
, LNK_LED_REG
),
1743 LINKLED_ON
| LINKLED_BLINK_OFF
| LINKLED_LINKSYNC_OFF
);
1745 if (hw
->chip_id
== CHIP_ID_YUKON_XL
1746 || hw
->chip_id
== CHIP_ID_YUKON_EC_U
1747 || hw
->chip_id
== CHIP_ID_YUKON_EX
) {
1748 u16 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
1749 u16 led
= PHY_M_LEDC_LOS_CTRL(1); /* link active */
1751 switch(sky2
->speed
) {
1753 led
|= PHY_M_LEDC_INIT_CTRL(7);
1757 led
|= PHY_M_LEDC_STA1_CTRL(7);
1761 led
|= PHY_M_LEDC_STA0_CTRL(7);
1765 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
1766 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, led
);
1767 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
1770 if (netif_msg_link(sky2
))
1771 printk(KERN_INFO PFX
1772 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1773 sky2
->netdev
->name
, sky2
->speed
,
1774 sky2
->duplex
== DUPLEX_FULL
? "full" : "half",
1775 fc_name
[sky2
->flow_status
]);
1778 static void sky2_link_down(struct sky2_port
*sky2
)
1780 struct sky2_hw
*hw
= sky2
->hw
;
1781 unsigned port
= sky2
->port
;
1784 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, 0);
1786 reg
= gma_read16(hw
, port
, GM_GP_CTRL
);
1787 reg
&= ~(GM_GPCR_RX_ENA
| GM_GPCR_TX_ENA
);
1788 gma_write16(hw
, port
, GM_GP_CTRL
, reg
);
1790 netif_carrier_off(sky2
->netdev
);
1792 /* Turn on link LED */
1793 sky2_write8(hw
, SK_REG(port
, LNK_LED_REG
), LINKLED_OFF
);
1795 if (netif_msg_link(sky2
))
1796 printk(KERN_INFO PFX
"%s: Link is down.\n", sky2
->netdev
->name
);
1798 sky2_phy_init(hw
, port
);
1801 static enum flow_control
sky2_flow(int rx
, int tx
)
1804 return tx
? FC_BOTH
: FC_RX
;
1806 return tx
? FC_TX
: FC_NONE
;
1809 static int sky2_autoneg_done(struct sky2_port
*sky2
, u16 aux
)
1811 struct sky2_hw
*hw
= sky2
->hw
;
1812 unsigned port
= sky2
->port
;
1815 advert
= gm_phy_read(hw
, port
, PHY_MARV_AUNE_ADV
);
1816 lpa
= gm_phy_read(hw
, port
, PHY_MARV_AUNE_LP
);
1817 if (lpa
& PHY_M_AN_RF
) {
1818 printk(KERN_ERR PFX
"%s: remote fault", sky2
->netdev
->name
);
1822 if (!(aux
& PHY_M_PS_SPDUP_RES
)) {
1823 printk(KERN_ERR PFX
"%s: speed/duplex mismatch",
1824 sky2
->netdev
->name
);
1828 sky2
->speed
= sky2_phy_speed(hw
, aux
);
1829 sky2
->duplex
= (aux
& PHY_M_PS_FULL_DUP
) ? DUPLEX_FULL
: DUPLEX_HALF
;
1831 /* Since the pause result bits seem to in different positions on
1832 * different chips. look at registers.
1834 if (!sky2_is_copper(hw
)) {
1835 /* Shift for bits in fiber PHY */
1836 advert
&= ~(ADVERTISE_PAUSE_CAP
|ADVERTISE_PAUSE_ASYM
);
1837 lpa
&= ~(LPA_PAUSE_CAP
|LPA_PAUSE_ASYM
);
1839 if (advert
& ADVERTISE_1000XPAUSE
)
1840 advert
|= ADVERTISE_PAUSE_CAP
;
1841 if (advert
& ADVERTISE_1000XPSE_ASYM
)
1842 advert
|= ADVERTISE_PAUSE_ASYM
;
1843 if (lpa
& LPA_1000XPAUSE
)
1844 lpa
|= LPA_PAUSE_CAP
;
1845 if (lpa
& LPA_1000XPAUSE_ASYM
)
1846 lpa
|= LPA_PAUSE_ASYM
;
1849 sky2
->flow_status
= FC_NONE
;
1850 if (advert
& ADVERTISE_PAUSE_CAP
) {
1851 if (lpa
& LPA_PAUSE_CAP
)
1852 sky2
->flow_status
= FC_BOTH
;
1853 else if (advert
& ADVERTISE_PAUSE_ASYM
)
1854 sky2
->flow_status
= FC_RX
;
1855 } else if (advert
& ADVERTISE_PAUSE_ASYM
) {
1856 if ((lpa
& LPA_PAUSE_CAP
) && (lpa
& LPA_PAUSE_ASYM
))
1857 sky2
->flow_status
= FC_TX
;
1860 if (sky2
->duplex
== DUPLEX_HALF
&& sky2
->speed
< SPEED_1000
1861 && !(hw
->chip_id
== CHIP_ID_YUKON_EC_U
|| hw
->chip_id
== CHIP_ID_YUKON_EX
))
1862 sky2
->flow_status
= FC_NONE
;
1864 if (sky2
->flow_status
& FC_TX
)
1865 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_ON
);
1867 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_OFF
);
1872 /* Interrupt from PHY */
1873 static void sky2_phy_intr(struct sky2_hw
*hw
, unsigned port
)
1875 struct net_device
*dev
= hw
->dev
[port
];
1876 struct sky2_port
*sky2
= netdev_priv(dev
);
1877 u16 istatus
, phystat
;
1879 if (!netif_running(dev
))
1882 spin_lock(&sky2
->phy_lock
);
1883 istatus
= gm_phy_read(hw
, port
, PHY_MARV_INT_STAT
);
1884 phystat
= gm_phy_read(hw
, port
, PHY_MARV_PHY_STAT
);
1886 if (netif_msg_intr(sky2
))
1887 printk(KERN_INFO PFX
"%s: phy interrupt status 0x%x 0x%x\n",
1888 sky2
->netdev
->name
, istatus
, phystat
);
1890 if (sky2
->autoneg
== AUTONEG_ENABLE
&& (istatus
& PHY_M_IS_AN_COMPL
)) {
1891 if (sky2_autoneg_done(sky2
, phystat
) == 0)
1896 if (istatus
& PHY_M_IS_LSP_CHANGE
)
1897 sky2
->speed
= sky2_phy_speed(hw
, phystat
);
1899 if (istatus
& PHY_M_IS_DUP_CHANGE
)
1901 (phystat
& PHY_M_PS_FULL_DUP
) ? DUPLEX_FULL
: DUPLEX_HALF
;
1903 if (istatus
& PHY_M_IS_LST_CHANGE
) {
1904 if (phystat
& PHY_M_PS_LINK_UP
)
1907 sky2_link_down(sky2
);
1910 spin_unlock(&sky2
->phy_lock
);
1913 /* Transmit timeout is only called if we are running, carrier is up
1914 * and tx queue is full (stopped).
1916 static void sky2_tx_timeout(struct net_device
*dev
)
1918 struct sky2_port
*sky2
= netdev_priv(dev
);
1919 struct sky2_hw
*hw
= sky2
->hw
;
1921 if (netif_msg_timer(sky2
))
1922 printk(KERN_ERR PFX
"%s: tx timeout\n", dev
->name
);
1924 printk(KERN_DEBUG PFX
"%s: transmit ring %u .. %u report=%u done=%u\n",
1925 dev
->name
, sky2
->tx_cons
, sky2
->tx_prod
,
1926 sky2_read16(hw
, sky2
->port
== 0 ? STAT_TXA1_RIDX
: STAT_TXA2_RIDX
),
1927 sky2_read16(hw
, Q_ADDR(txqaddr
[sky2
->port
], Q_DONE
)));
1929 /* can't restart safely under softirq */
1930 schedule_work(&hw
->restart_work
);
1933 static int sky2_change_mtu(struct net_device
*dev
, int new_mtu
)
1935 struct sky2_port
*sky2
= netdev_priv(dev
);
1936 struct sky2_hw
*hw
= sky2
->hw
;
1937 unsigned port
= sky2
->port
;
1942 if (new_mtu
< ETH_ZLEN
|| new_mtu
> ETH_JUMBO_MTU
)
1945 if (new_mtu
> ETH_DATA_LEN
&& hw
->chip_id
== CHIP_ID_YUKON_FE
)
1948 if (!netif_running(dev
)) {
1953 imask
= sky2_read32(hw
, B0_IMSK
);
1954 sky2_write32(hw
, B0_IMSK
, 0);
1956 dev
->trans_start
= jiffies
; /* prevent tx timeout */
1957 netif_stop_queue(dev
);
1958 netif_poll_disable(hw
->dev
[0]);
1960 synchronize_irq(hw
->pdev
->irq
);
1962 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
|| hw
->chip_id
== CHIP_ID_YUKON_EX
)
1963 sky2_set_tx_stfwd(hw
, port
);
1965 ctl
= gma_read16(hw
, port
, GM_GP_CTRL
);
1966 gma_write16(hw
, port
, GM_GP_CTRL
, ctl
& ~GM_GPCR_RX_ENA
);
1968 sky2_rx_clean(sky2
);
1972 mode
= DATA_BLIND_VAL(DATA_BLIND_DEF
) |
1973 GM_SMOD_VLAN_ENA
| IPG_DATA_VAL(IPG_DATA_DEF
);
1975 if (dev
->mtu
> ETH_DATA_LEN
)
1976 mode
|= GM_SMOD_JUMBO_ENA
;
1978 gma_write16(hw
, port
, GM_SERIAL_MODE
, mode
);
1980 sky2_write8(hw
, RB_ADDR(rxqaddr
[port
], RB_CTRL
), RB_ENA_OP_MD
);
1982 err
= sky2_rx_start(sky2
);
1983 sky2_write32(hw
, B0_IMSK
, imask
);
1988 gma_write16(hw
, port
, GM_GP_CTRL
, ctl
);
1990 netif_poll_enable(hw
->dev
[0]);
1991 netif_wake_queue(dev
);
1997 /* For small just reuse existing skb for next receive */
1998 static struct sk_buff
*receive_copy(struct sky2_port
*sky2
,
1999 const struct rx_ring_info
*re
,
2002 struct sk_buff
*skb
;
2004 skb
= netdev_alloc_skb(sky2
->netdev
, length
+ 2);
2006 skb_reserve(skb
, 2);
2007 pci_dma_sync_single_for_cpu(sky2
->hw
->pdev
, re
->data_addr
,
2008 length
, PCI_DMA_FROMDEVICE
);
2009 skb_copy_from_linear_data(re
->skb
, skb
->data
, length
);
2010 skb
->ip_summed
= re
->skb
->ip_summed
;
2011 skb
->csum
= re
->skb
->csum
;
2012 pci_dma_sync_single_for_device(sky2
->hw
->pdev
, re
->data_addr
,
2013 length
, PCI_DMA_FROMDEVICE
);
2014 re
->skb
->ip_summed
= CHECKSUM_NONE
;
2015 skb_put(skb
, length
);
2020 /* Adjust length of skb with fragments to match received data */
2021 static void skb_put_frags(struct sk_buff
*skb
, unsigned int hdr_space
,
2022 unsigned int length
)
2027 /* put header into skb */
2028 size
= min(length
, hdr_space
);
2033 num_frags
= skb_shinfo(skb
)->nr_frags
;
2034 for (i
= 0; i
< num_frags
; i
++) {
2035 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
2038 /* don't need this page */
2039 __free_page(frag
->page
);
2040 --skb_shinfo(skb
)->nr_frags
;
2042 size
= min(length
, (unsigned) PAGE_SIZE
);
2045 skb
->data_len
+= size
;
2046 skb
->truesize
+= size
;
2053 /* Normal packet - take skb from ring element and put in a new one */
2054 static struct sk_buff
*receive_new(struct sky2_port
*sky2
,
2055 struct rx_ring_info
*re
,
2056 unsigned int length
)
2058 struct sk_buff
*skb
, *nskb
;
2059 unsigned hdr_space
= sky2
->rx_data_size
;
2061 /* Don't be tricky about reusing pages (yet) */
2062 nskb
= sky2_rx_alloc(sky2
);
2063 if (unlikely(!nskb
))
2067 sky2_rx_unmap_skb(sky2
->hw
->pdev
, re
);
2069 prefetch(skb
->data
);
2071 sky2_rx_map_skb(sky2
->hw
->pdev
, re
, hdr_space
);
2073 if (skb_shinfo(skb
)->nr_frags
)
2074 skb_put_frags(skb
, hdr_space
, length
);
2076 skb_put(skb
, length
);
2081 * Receive one packet.
2082 * For larger packets, get new buffer.
2084 static struct sk_buff
*sky2_receive(struct net_device
*dev
,
2085 u16 length
, u32 status
)
2087 struct sky2_port
*sky2
= netdev_priv(dev
);
2088 struct rx_ring_info
*re
= sky2
->rx_ring
+ sky2
->rx_next
;
2089 struct sk_buff
*skb
= NULL
;
2091 if (unlikely(netif_msg_rx_status(sky2
)))
2092 printk(KERN_DEBUG PFX
"%s: rx slot %u status 0x%x len %d\n",
2093 dev
->name
, sky2
->rx_next
, status
, length
);
2095 sky2
->rx_next
= (sky2
->rx_next
+ 1) % sky2
->rx_pending
;
2096 prefetch(sky2
->rx_ring
+ sky2
->rx_next
);
2098 if (status
& GMR_FS_ANY_ERR
)
2101 if (!(status
& GMR_FS_RX_OK
))
2104 if (status
>> 16 != length
)
2107 if (length
< copybreak
)
2108 skb
= receive_copy(sky2
, re
, length
);
2110 skb
= receive_new(sky2
, re
, length
);
2112 sky2_rx_submit(sky2
, re
);
2117 /* Truncation of overlength packets
2118 causes PHY length to not match MAC length */
2119 ++sky2
->net_stats
.rx_length_errors
;
2122 ++sky2
->net_stats
.rx_errors
;
2123 if (status
& GMR_FS_RX_FF_OV
) {
2124 sky2
->net_stats
.rx_over_errors
++;
2128 if (netif_msg_rx_err(sky2
) && net_ratelimit())
2129 printk(KERN_INFO PFX
"%s: rx error, status 0x%x length %d\n",
2130 dev
->name
, status
, length
);
2132 if (status
& (GMR_FS_LONG_ERR
| GMR_FS_UN_SIZE
))
2133 sky2
->net_stats
.rx_length_errors
++;
2134 if (status
& GMR_FS_FRAGMENT
)
2135 sky2
->net_stats
.rx_frame_errors
++;
2136 if (status
& GMR_FS_CRC_ERR
)
2137 sky2
->net_stats
.rx_crc_errors
++;
2142 /* Transmit complete */
2143 static inline void sky2_tx_done(struct net_device
*dev
, u16 last
)
2145 struct sky2_port
*sky2
= netdev_priv(dev
);
2147 if (netif_running(dev
)) {
2149 sky2_tx_complete(sky2
, last
);
2150 netif_tx_unlock(dev
);
2154 /* Process status response ring */
2155 static int sky2_status_intr(struct sky2_hw
*hw
, int to_do
)
2158 unsigned rx
[2] = { 0, 0 };
2159 u16 hwidx
= sky2_read16(hw
, STAT_PUT_IDX
);
2163 while (hw
->st_idx
!= hwidx
) {
2164 struct sky2_port
*sky2
;
2165 struct sky2_status_le
*le
= hw
->st_le
+ hw
->st_idx
;
2166 unsigned port
= le
->css
& CSS_LINK_BIT
;
2167 struct net_device
*dev
;
2168 struct sk_buff
*skb
;
2172 hw
->st_idx
= RING_NEXT(hw
->st_idx
, STATUS_RING_SIZE
);
2174 dev
= hw
->dev
[port
];
2175 sky2
= netdev_priv(dev
);
2176 length
= le16_to_cpu(le
->length
);
2177 status
= le32_to_cpu(le
->status
);
2179 switch (le
->opcode
& ~HW_OWNER
) {
2182 skb
= sky2_receive(dev
, length
, status
);
2183 if (unlikely(!skb
)) {
2184 sky2
->net_stats
.rx_dropped
++;
2188 /* This chip reports checksum status differently */
2189 if (hw
->chip_id
== CHIP_ID_YUKON_EX
) {
2190 if (sky2
->rx_csum
&&
2191 (le
->css
& (CSS_ISIPV4
| CSS_ISIPV6
)) &&
2192 (le
->css
& CSS_TCPUDPCSOK
))
2193 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
2195 skb
->ip_summed
= CHECKSUM_NONE
;
2198 skb
->protocol
= eth_type_trans(skb
, dev
);
2199 sky2
->net_stats
.rx_packets
++;
2200 sky2
->net_stats
.rx_bytes
+= skb
->len
;
2201 dev
->last_rx
= jiffies
;
2203 #ifdef SKY2_VLAN_TAG_USED
2204 if (sky2
->vlgrp
&& (status
& GMR_FS_VLAN
)) {
2205 vlan_hwaccel_receive_skb(skb
,
2207 be16_to_cpu(sky2
->rx_tag
));
2210 netif_receive_skb(skb
);
2212 /* Stop after net poll weight */
2213 if (++work_done
>= to_do
)
2217 #ifdef SKY2_VLAN_TAG_USED
2219 sky2
->rx_tag
= length
;
2223 sky2
->rx_tag
= length
;
2230 if (hw
->chip_id
== CHIP_ID_YUKON_EX
)
2233 /* Both checksum counters are programmed to start at
2234 * the same offset, so unless there is a problem they
2235 * should match. This failure is an early indication that
2236 * hardware receive checksumming won't work.
2238 if (likely(status
>> 16 == (status
& 0xffff))) {
2239 skb
= sky2
->rx_ring
[sky2
->rx_next
].skb
;
2240 skb
->ip_summed
= CHECKSUM_COMPLETE
;
2241 skb
->csum
= status
& 0xffff;
2243 printk(KERN_NOTICE PFX
"%s: hardware receive "
2244 "checksum problem (status = %#x)\n",
2247 sky2_write32(sky2
->hw
,
2248 Q_ADDR(rxqaddr
[port
], Q_CSR
),
2254 /* TX index reports status for both ports */
2255 BUILD_BUG_ON(TX_RING_SIZE
> 0x1000);
2256 sky2_tx_done(hw
->dev
[0], status
& 0xfff);
2258 sky2_tx_done(hw
->dev
[1],
2259 ((status
>> 24) & 0xff)
2260 | (u16
)(length
& 0xf) << 8);
2264 if (net_ratelimit())
2265 printk(KERN_WARNING PFX
2266 "unknown status opcode 0x%x\n", le
->opcode
);
2270 /* Fully processed status ring so clear irq */
2271 sky2_write32(hw
, STAT_CTRL
, SC_STAT_CLR_IRQ
);
2275 sky2_rx_update(netdev_priv(hw
->dev
[0]), Q_R1
);
2278 sky2_rx_update(netdev_priv(hw
->dev
[1]), Q_R2
);
2283 static void sky2_hw_error(struct sky2_hw
*hw
, unsigned port
, u32 status
)
2285 struct net_device
*dev
= hw
->dev
[port
];
2287 if (net_ratelimit())
2288 printk(KERN_INFO PFX
"%s: hw error interrupt status 0x%x\n",
2291 if (status
& Y2_IS_PAR_RD1
) {
2292 if (net_ratelimit())
2293 printk(KERN_ERR PFX
"%s: ram data read parity error\n",
2296 sky2_write16(hw
, RAM_BUFFER(port
, B3_RI_CTRL
), RI_CLR_RD_PERR
);
2299 if (status
& Y2_IS_PAR_WR1
) {
2300 if (net_ratelimit())
2301 printk(KERN_ERR PFX
"%s: ram data write parity error\n",
2304 sky2_write16(hw
, RAM_BUFFER(port
, B3_RI_CTRL
), RI_CLR_WR_PERR
);
2307 if (status
& Y2_IS_PAR_MAC1
) {
2308 if (net_ratelimit())
2309 printk(KERN_ERR PFX
"%s: MAC parity error\n", dev
->name
);
2310 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_CLI_TX_PE
);
2313 if (status
& Y2_IS_PAR_RX1
) {
2314 if (net_ratelimit())
2315 printk(KERN_ERR PFX
"%s: RX parity error\n", dev
->name
);
2316 sky2_write32(hw
, Q_ADDR(rxqaddr
[port
], Q_CSR
), BMU_CLR_IRQ_PAR
);
2319 if (status
& Y2_IS_TCP_TXA1
) {
2320 if (net_ratelimit())
2321 printk(KERN_ERR PFX
"%s: TCP segmentation error\n",
2323 sky2_write32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
), BMU_CLR_IRQ_TCP
);
2327 static void sky2_hw_intr(struct sky2_hw
*hw
)
2329 u32 status
= sky2_read32(hw
, B0_HWE_ISRC
);
2331 if (status
& Y2_IS_TIST_OV
)
2332 sky2_write8(hw
, GMAC_TI_ST_CTRL
, GMT_ST_CLR_IRQ
);
2334 if (status
& (Y2_IS_MST_ERR
| Y2_IS_IRQ_STAT
)) {
2337 pci_err
= sky2_pci_read16(hw
, PCI_STATUS
);
2338 if (net_ratelimit())
2339 dev_err(&hw
->pdev
->dev
, "PCI hardware error (0x%x)\n",
2342 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
2343 sky2_pci_write16(hw
, PCI_STATUS
,
2344 pci_err
| PCI_STATUS_ERROR_BITS
);
2345 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
2348 if (status
& Y2_IS_PCI_EXP
) {
2349 /* PCI-Express uncorrectable Error occurred */
2352 pex_err
= sky2_pci_read32(hw
, PEX_UNC_ERR_STAT
);
2354 if (net_ratelimit())
2355 dev_err(&hw
->pdev
->dev
, "PCI Express error (0x%x)\n",
2358 /* clear the interrupt */
2359 sky2_write32(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
2360 sky2_pci_write32(hw
, PEX_UNC_ERR_STAT
,
2362 sky2_write32(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
2364 if (pex_err
& PEX_FATAL_ERRORS
) {
2365 u32 hwmsk
= sky2_read32(hw
, B0_HWE_IMSK
);
2366 hwmsk
&= ~Y2_IS_PCI_EXP
;
2367 sky2_write32(hw
, B0_HWE_IMSK
, hwmsk
);
2371 if (status
& Y2_HWE_L1_MASK
)
2372 sky2_hw_error(hw
, 0, status
);
2374 if (status
& Y2_HWE_L1_MASK
)
2375 sky2_hw_error(hw
, 1, status
);
2378 static void sky2_mac_intr(struct sky2_hw
*hw
, unsigned port
)
2380 struct net_device
*dev
= hw
->dev
[port
];
2381 struct sky2_port
*sky2
= netdev_priv(dev
);
2382 u8 status
= sky2_read8(hw
, SK_REG(port
, GMAC_IRQ_SRC
));
2384 if (netif_msg_intr(sky2
))
2385 printk(KERN_INFO PFX
"%s: mac interrupt status 0x%x\n",
2388 if (status
& GM_IS_RX_CO_OV
)
2389 gma_read16(hw
, port
, GM_RX_IRQ_SRC
);
2391 if (status
& GM_IS_TX_CO_OV
)
2392 gma_read16(hw
, port
, GM_TX_IRQ_SRC
);
2394 if (status
& GM_IS_RX_FF_OR
) {
2395 ++sky2
->net_stats
.rx_fifo_errors
;
2396 sky2_write8(hw
, SK_REG(port
, RX_GMF_CTRL_T
), GMF_CLI_RX_FO
);
2399 if (status
& GM_IS_TX_FF_UR
) {
2400 ++sky2
->net_stats
.tx_fifo_errors
;
2401 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_CLI_TX_FU
);
2405 /* This should never happen it is a bug. */
2406 static void sky2_le_error(struct sky2_hw
*hw
, unsigned port
,
2407 u16 q
, unsigned ring_size
)
2409 struct net_device
*dev
= hw
->dev
[port
];
2410 struct sky2_port
*sky2
= netdev_priv(dev
);
2412 const u64
*le
= (q
== Q_R1
|| q
== Q_R2
)
2413 ? (u64
*) sky2
->rx_le
: (u64
*) sky2
->tx_le
;
2415 idx
= sky2_read16(hw
, Y2_QADDR(q
, PREF_UNIT_GET_IDX
));
2416 printk(KERN_ERR PFX
"%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2417 dev
->name
, (unsigned) q
, idx
, (unsigned long long) le
[idx
],
2418 (unsigned) sky2_read16(hw
, Y2_QADDR(q
, PREF_UNIT_PUT_IDX
)));
2420 sky2_write32(hw
, Q_ADDR(q
, Q_CSR
), BMU_CLR_IRQ_CHK
);
2423 /* If idle then force a fake soft NAPI poll once a second
2424 * to work around cases where sharing an edge triggered interrupt.
2426 static inline void sky2_idle_start(struct sky2_hw
*hw
)
2428 if (idle_timeout
> 0)
2429 mod_timer(&hw
->idle_timer
,
2430 jiffies
+ msecs_to_jiffies(idle_timeout
));
2433 static void sky2_idle(unsigned long arg
)
2435 struct sky2_hw
*hw
= (struct sky2_hw
*) arg
;
2436 struct net_device
*dev
= hw
->dev
[0];
2438 if (__netif_rx_schedule_prep(dev
))
2439 __netif_rx_schedule(dev
);
2441 mod_timer(&hw
->idle_timer
, jiffies
+ msecs_to_jiffies(idle_timeout
));
2444 /* Hardware/software error handling */
2445 static void sky2_err_intr(struct sky2_hw
*hw
, u32 status
)
2447 if (net_ratelimit())
2448 dev_warn(&hw
->pdev
->dev
, "error interrupt status=%#x\n", status
);
2450 if (status
& Y2_IS_HW_ERR
)
2453 if (status
& Y2_IS_IRQ_MAC1
)
2454 sky2_mac_intr(hw
, 0);
2456 if (status
& Y2_IS_IRQ_MAC2
)
2457 sky2_mac_intr(hw
, 1);
2459 if (status
& Y2_IS_CHK_RX1
)
2460 sky2_le_error(hw
, 0, Q_R1
, RX_LE_SIZE
);
2462 if (status
& Y2_IS_CHK_RX2
)
2463 sky2_le_error(hw
, 1, Q_R2
, RX_LE_SIZE
);
2465 if (status
& Y2_IS_CHK_TXA1
)
2466 sky2_le_error(hw
, 0, Q_XA1
, TX_RING_SIZE
);
2468 if (status
& Y2_IS_CHK_TXA2
)
2469 sky2_le_error(hw
, 1, Q_XA2
, TX_RING_SIZE
);
2472 static int sky2_poll(struct net_device
*dev0
, int *budget
)
2474 struct sky2_hw
*hw
= ((struct sky2_port
*) netdev_priv(dev0
))->hw
;
2476 u32 status
= sky2_read32(hw
, B0_Y2_SP_EISR
);
2478 if (unlikely(status
& Y2_IS_ERROR
))
2479 sky2_err_intr(hw
, status
);
2481 if (status
& Y2_IS_IRQ_PHY1
)
2482 sky2_phy_intr(hw
, 0);
2484 if (status
& Y2_IS_IRQ_PHY2
)
2485 sky2_phy_intr(hw
, 1);
2487 work_done
= sky2_status_intr(hw
, min(dev0
->quota
, *budget
));
2488 *budget
-= work_done
;
2489 dev0
->quota
-= work_done
;
2492 if (hw
->st_idx
!= sky2_read16(hw
, STAT_PUT_IDX
))
2495 /* Bug/Errata workaround?
2496 * Need to kick the TX irq moderation timer.
2498 if (sky2_read8(hw
, STAT_TX_TIMER_CTRL
) == TIM_START
) {
2499 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_STOP
);
2500 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_START
);
2502 netif_rx_complete(dev0
);
2504 sky2_read32(hw
, B0_Y2_SP_LISR
);
2508 static irqreturn_t
sky2_intr(int irq
, void *dev_id
)
2510 struct sky2_hw
*hw
= dev_id
;
2511 struct net_device
*dev0
= hw
->dev
[0];
2514 /* Reading this mask interrupts as side effect */
2515 status
= sky2_read32(hw
, B0_Y2_SP_ISRC2
);
2516 if (status
== 0 || status
== ~0)
2519 prefetch(&hw
->st_le
[hw
->st_idx
]);
2520 if (likely(__netif_rx_schedule_prep(dev0
)))
2521 __netif_rx_schedule(dev0
);
2526 #ifdef CONFIG_NET_POLL_CONTROLLER
2527 static void sky2_netpoll(struct net_device
*dev
)
2529 struct sky2_port
*sky2
= netdev_priv(dev
);
2530 struct net_device
*dev0
= sky2
->hw
->dev
[0];
2532 if (netif_running(dev
) && __netif_rx_schedule_prep(dev0
))
2533 __netif_rx_schedule(dev0
);
2537 /* Chip internal frequency for clock calculations */
2538 static inline u32
sky2_mhz(const struct sky2_hw
*hw
)
2540 switch (hw
->chip_id
) {
2541 case CHIP_ID_YUKON_EC
:
2542 case CHIP_ID_YUKON_EC_U
:
2543 case CHIP_ID_YUKON_EX
:
2544 return 125; /* 125 Mhz */
2545 case CHIP_ID_YUKON_FE
:
2546 return 100; /* 100 Mhz */
2547 default: /* YUKON_XL */
2548 return 156; /* 156 Mhz */
2552 static inline u32
sky2_us2clk(const struct sky2_hw
*hw
, u32 us
)
2554 return sky2_mhz(hw
) * us
;
2557 static inline u32
sky2_clk2us(const struct sky2_hw
*hw
, u32 clk
)
2559 return clk
/ sky2_mhz(hw
);
2563 static int __devinit
sky2_init(struct sky2_hw
*hw
)
2567 /* Enable all clocks */
2568 sky2_pci_write32(hw
, PCI_DEV_REG3
, 0);
2570 sky2_write8(hw
, B0_CTST
, CS_RST_CLR
);
2572 hw
->chip_id
= sky2_read8(hw
, B2_CHIP_ID
);
2573 if (hw
->chip_id
< CHIP_ID_YUKON_XL
|| hw
->chip_id
> CHIP_ID_YUKON_FE
) {
2574 dev_err(&hw
->pdev
->dev
, "unsupported chip type 0x%x\n",
2579 hw
->chip_rev
= (sky2_read8(hw
, B2_MAC_CFG
) & CFG_CHIP_R_MSK
) >> 4;
2581 /* This rev is really old, and requires untested workarounds */
2582 if (hw
->chip_id
== CHIP_ID_YUKON_EC
&& hw
->chip_rev
== CHIP_REV_YU_EC_A1
) {
2583 dev_err(&hw
->pdev
->dev
, "unsupported revision Yukon-%s (0x%x) rev %d\n",
2584 yukon2_name
[hw
->chip_id
- CHIP_ID_YUKON_XL
],
2585 hw
->chip_id
, hw
->chip_rev
);
2589 hw
->pmd_type
= sky2_read8(hw
, B2_PMD_TYP
);
2591 t8
= sky2_read8(hw
, B2_Y2_HW_RES
);
2592 if ((t8
& CFG_DUAL_MAC_MSK
) == CFG_DUAL_MAC_MSK
) {
2593 if (!(sky2_read8(hw
, B2_Y2_CLK_GATE
) & Y2_STATUS_LNK2_INAC
))
2600 static void sky2_reset(struct sky2_hw
*hw
)
2606 if (hw
->chip_id
== CHIP_ID_YUKON_EX
) {
2607 status
= sky2_read16(hw
, HCU_CCSR
);
2608 status
&= ~(HCU_CCSR_AHB_RST
| HCU_CCSR_CPU_RST_MODE
|
2609 HCU_CCSR_UC_STATE_MSK
);
2610 sky2_write16(hw
, HCU_CCSR
, status
);
2612 sky2_write8(hw
, B28_Y2_ASF_STAT_CMD
, Y2_ASF_RESET
);
2613 sky2_write16(hw
, B0_CTST
, Y2_ASF_DISABLE
);
2616 sky2_write8(hw
, B0_CTST
, CS_RST_SET
);
2617 sky2_write8(hw
, B0_CTST
, CS_RST_CLR
);
2619 /* clear PCI errors, if any */
2620 status
= sky2_pci_read16(hw
, PCI_STATUS
);
2622 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
2623 sky2_pci_write16(hw
, PCI_STATUS
, status
| PCI_STATUS_ERROR_BITS
);
2626 sky2_write8(hw
, B0_CTST
, CS_MRST_CLR
);
2628 /* clear any PEX errors */
2629 if (pci_find_capability(hw
->pdev
, PCI_CAP_ID_EXP
))
2630 sky2_pci_write32(hw
, PEX_UNC_ERR_STAT
, 0xffffffffUL
);
2635 for (i
= 0; i
< hw
->ports
; i
++) {
2636 sky2_write8(hw
, SK_REG(i
, GMAC_LINK_CTRL
), GMLC_RST_SET
);
2637 sky2_write8(hw
, SK_REG(i
, GMAC_LINK_CTRL
), GMLC_RST_CLR
);
2639 if (hw
->chip_id
== CHIP_ID_YUKON_EX
)
2640 sky2_write16(hw
, SK_REG(i
, GMAC_CTRL
),
2641 GMC_BYP_MACSECRX_ON
| GMC_BYP_MACSECTX_ON
2645 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
2647 /* Clear I2C IRQ noise */
2648 sky2_write32(hw
, B2_I2C_IRQ
, 1);
2650 /* turn off hardware timer (unused) */
2651 sky2_write8(hw
, B2_TI_CTRL
, TIM_STOP
);
2652 sky2_write8(hw
, B2_TI_CTRL
, TIM_CLR_IRQ
);
2654 sky2_write8(hw
, B0_Y2LED
, LED_STAT_ON
);
2656 /* Turn off descriptor polling */
2657 sky2_write32(hw
, B28_DPT_CTRL
, DPT_STOP
);
2659 /* Turn off receive timestamp */
2660 sky2_write8(hw
, GMAC_TI_ST_CTRL
, GMT_ST_STOP
);
2661 sky2_write8(hw
, GMAC_TI_ST_CTRL
, GMT_ST_CLR_IRQ
);
2663 /* enable the Tx Arbiters */
2664 for (i
= 0; i
< hw
->ports
; i
++)
2665 sky2_write8(hw
, SK_REG(i
, TXA_CTRL
), TXA_ENA_ARB
);
2667 /* Initialize ram interface */
2668 for (i
= 0; i
< hw
->ports
; i
++) {
2669 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_CTRL
), RI_RST_CLR
);
2671 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_R1
), SK_RI_TO_53
);
2672 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XA1
), SK_RI_TO_53
);
2673 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XS1
), SK_RI_TO_53
);
2674 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_R1
), SK_RI_TO_53
);
2675 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XA1
), SK_RI_TO_53
);
2676 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XS1
), SK_RI_TO_53
);
2677 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_R2
), SK_RI_TO_53
);
2678 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XA2
), SK_RI_TO_53
);
2679 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XS2
), SK_RI_TO_53
);
2680 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_R2
), SK_RI_TO_53
);
2681 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XA2
), SK_RI_TO_53
);
2682 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XS2
), SK_RI_TO_53
);
2685 sky2_write32(hw
, B0_HWE_IMSK
, Y2_HWE_ALL_MASK
);
2687 for (i
= 0; i
< hw
->ports
; i
++)
2688 sky2_gmac_reset(hw
, i
);
2690 memset(hw
->st_le
, 0, STATUS_LE_BYTES
);
2693 sky2_write32(hw
, STAT_CTRL
, SC_STAT_RST_SET
);
2694 sky2_write32(hw
, STAT_CTRL
, SC_STAT_RST_CLR
);
2696 sky2_write32(hw
, STAT_LIST_ADDR_LO
, hw
->st_dma
);
2697 sky2_write32(hw
, STAT_LIST_ADDR_HI
, (u64
) hw
->st_dma
>> 32);
2699 /* Set the list last index */
2700 sky2_write16(hw
, STAT_LAST_IDX
, STATUS_RING_SIZE
- 1);
2702 sky2_write16(hw
, STAT_TX_IDX_TH
, 10);
2703 sky2_write8(hw
, STAT_FIFO_WM
, 16);
2705 /* set Status-FIFO ISR watermark */
2706 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
== 0)
2707 sky2_write8(hw
, STAT_FIFO_ISR_WM
, 4);
2709 sky2_write8(hw
, STAT_FIFO_ISR_WM
, 16);
2711 sky2_write32(hw
, STAT_TX_TIMER_INI
, sky2_us2clk(hw
, 1000));
2712 sky2_write32(hw
, STAT_ISR_TIMER_INI
, sky2_us2clk(hw
, 20));
2713 sky2_write32(hw
, STAT_LEV_TIMER_INI
, sky2_us2clk(hw
, 100));
2715 /* enable status unit */
2716 sky2_write32(hw
, STAT_CTRL
, SC_STAT_OP_ON
);
2718 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_START
);
2719 sky2_write8(hw
, STAT_LEV_TIMER_CTRL
, TIM_START
);
2720 sky2_write8(hw
, STAT_ISR_TIMER_CTRL
, TIM_START
);
2723 static void sky2_restart(struct work_struct
*work
)
2725 struct sky2_hw
*hw
= container_of(work
, struct sky2_hw
, restart_work
);
2726 struct net_device
*dev
;
2729 del_timer_sync(&hw
->idle_timer
);
2732 sky2_write32(hw
, B0_IMSK
, 0);
2733 sky2_read32(hw
, B0_IMSK
);
2735 netif_poll_disable(hw
->dev
[0]);
2737 for (i
= 0; i
< hw
->ports
; i
++) {
2739 if (netif_running(dev
))
2744 sky2_write32(hw
, B0_IMSK
, Y2_IS_BASE
);
2745 netif_poll_enable(hw
->dev
[0]);
2747 for (i
= 0; i
< hw
->ports
; i
++) {
2749 if (netif_running(dev
)) {
2752 printk(KERN_INFO PFX
"%s: could not restart %d\n",
2759 sky2_idle_start(hw
);
2764 static inline u8
sky2_wol_supported(const struct sky2_hw
*hw
)
2766 return sky2_is_copper(hw
) ? (WAKE_PHY
| WAKE_MAGIC
) : 0;
2769 static void sky2_get_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
2771 const struct sky2_port
*sky2
= netdev_priv(dev
);
2773 wol
->supported
= sky2_wol_supported(sky2
->hw
);
2774 wol
->wolopts
= sky2
->wol
;
2777 static int sky2_set_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
2779 struct sky2_port
*sky2
= netdev_priv(dev
);
2780 struct sky2_hw
*hw
= sky2
->hw
;
2782 if (wol
->wolopts
& ~sky2_wol_supported(sky2
->hw
))
2785 sky2
->wol
= wol
->wolopts
;
2787 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
|| hw
->chip_id
== CHIP_ID_YUKON_EX
)
2788 sky2_write32(hw
, B0_CTST
, sky2
->wol
2789 ? Y2_HW_WOL_ON
: Y2_HW_WOL_OFF
);
2791 if (!netif_running(dev
))
2792 sky2_wol_init(sky2
);
2796 static u32
sky2_supported_modes(const struct sky2_hw
*hw
)
2798 if (sky2_is_copper(hw
)) {
2799 u32 modes
= SUPPORTED_10baseT_Half
2800 | SUPPORTED_10baseT_Full
2801 | SUPPORTED_100baseT_Half
2802 | SUPPORTED_100baseT_Full
2803 | SUPPORTED_Autoneg
| SUPPORTED_TP
;
2805 if (hw
->chip_id
!= CHIP_ID_YUKON_FE
)
2806 modes
|= SUPPORTED_1000baseT_Half
2807 | SUPPORTED_1000baseT_Full
;
2810 return SUPPORTED_1000baseT_Half
2811 | SUPPORTED_1000baseT_Full
2816 static int sky2_get_settings(struct net_device
*dev
, struct ethtool_cmd
*ecmd
)
2818 struct sky2_port
*sky2
= netdev_priv(dev
);
2819 struct sky2_hw
*hw
= sky2
->hw
;
2821 ecmd
->transceiver
= XCVR_INTERNAL
;
2822 ecmd
->supported
= sky2_supported_modes(hw
);
2823 ecmd
->phy_address
= PHY_ADDR_MARV
;
2824 if (sky2_is_copper(hw
)) {
2825 ecmd
->supported
= SUPPORTED_10baseT_Half
2826 | SUPPORTED_10baseT_Full
2827 | SUPPORTED_100baseT_Half
2828 | SUPPORTED_100baseT_Full
2829 | SUPPORTED_1000baseT_Half
2830 | SUPPORTED_1000baseT_Full
2831 | SUPPORTED_Autoneg
| SUPPORTED_TP
;
2832 ecmd
->port
= PORT_TP
;
2833 ecmd
->speed
= sky2
->speed
;
2835 ecmd
->speed
= SPEED_1000
;
2836 ecmd
->port
= PORT_FIBRE
;
2839 ecmd
->advertising
= sky2
->advertising
;
2840 ecmd
->autoneg
= sky2
->autoneg
;
2841 ecmd
->duplex
= sky2
->duplex
;
2845 static int sky2_set_settings(struct net_device
*dev
, struct ethtool_cmd
*ecmd
)
2847 struct sky2_port
*sky2
= netdev_priv(dev
);
2848 const struct sky2_hw
*hw
= sky2
->hw
;
2849 u32 supported
= sky2_supported_modes(hw
);
2851 if (ecmd
->autoneg
== AUTONEG_ENABLE
) {
2852 ecmd
->advertising
= supported
;
2858 switch (ecmd
->speed
) {
2860 if (ecmd
->duplex
== DUPLEX_FULL
)
2861 setting
= SUPPORTED_1000baseT_Full
;
2862 else if (ecmd
->duplex
== DUPLEX_HALF
)
2863 setting
= SUPPORTED_1000baseT_Half
;
2868 if (ecmd
->duplex
== DUPLEX_FULL
)
2869 setting
= SUPPORTED_100baseT_Full
;
2870 else if (ecmd
->duplex
== DUPLEX_HALF
)
2871 setting
= SUPPORTED_100baseT_Half
;
2877 if (ecmd
->duplex
== DUPLEX_FULL
)
2878 setting
= SUPPORTED_10baseT_Full
;
2879 else if (ecmd
->duplex
== DUPLEX_HALF
)
2880 setting
= SUPPORTED_10baseT_Half
;
2888 if ((setting
& supported
) == 0)
2891 sky2
->speed
= ecmd
->speed
;
2892 sky2
->duplex
= ecmd
->duplex
;
2895 sky2
->autoneg
= ecmd
->autoneg
;
2896 sky2
->advertising
= ecmd
->advertising
;
2898 if (netif_running(dev
))
2899 sky2_phy_reinit(sky2
);
2904 static void sky2_get_drvinfo(struct net_device
*dev
,
2905 struct ethtool_drvinfo
*info
)
2907 struct sky2_port
*sky2
= netdev_priv(dev
);
2909 strcpy(info
->driver
, DRV_NAME
);
2910 strcpy(info
->version
, DRV_VERSION
);
2911 strcpy(info
->fw_version
, "N/A");
2912 strcpy(info
->bus_info
, pci_name(sky2
->hw
->pdev
));
2915 static const struct sky2_stat
{
2916 char name
[ETH_GSTRING_LEN
];
2919 { "tx_bytes", GM_TXO_OK_HI
},
2920 { "rx_bytes", GM_RXO_OK_HI
},
2921 { "tx_broadcast", GM_TXF_BC_OK
},
2922 { "rx_broadcast", GM_RXF_BC_OK
},
2923 { "tx_multicast", GM_TXF_MC_OK
},
2924 { "rx_multicast", GM_RXF_MC_OK
},
2925 { "tx_unicast", GM_TXF_UC_OK
},
2926 { "rx_unicast", GM_RXF_UC_OK
},
2927 { "tx_mac_pause", GM_TXF_MPAUSE
},
2928 { "rx_mac_pause", GM_RXF_MPAUSE
},
2929 { "collisions", GM_TXF_COL
},
2930 { "late_collision",GM_TXF_LAT_COL
},
2931 { "aborted", GM_TXF_ABO_COL
},
2932 { "single_collisions", GM_TXF_SNG_COL
},
2933 { "multi_collisions", GM_TXF_MUL_COL
},
2935 { "rx_short", GM_RXF_SHT
},
2936 { "rx_runt", GM_RXE_FRAG
},
2937 { "rx_64_byte_packets", GM_RXF_64B
},
2938 { "rx_65_to_127_byte_packets", GM_RXF_127B
},
2939 { "rx_128_to_255_byte_packets", GM_RXF_255B
},
2940 { "rx_256_to_511_byte_packets", GM_RXF_511B
},
2941 { "rx_512_to_1023_byte_packets", GM_RXF_1023B
},
2942 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B
},
2943 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ
},
2944 { "rx_too_long", GM_RXF_LNG_ERR
},
2945 { "rx_fifo_overflow", GM_RXE_FIFO_OV
},
2946 { "rx_jabber", GM_RXF_JAB_PKT
},
2947 { "rx_fcs_error", GM_RXF_FCS_ERR
},
2949 { "tx_64_byte_packets", GM_TXF_64B
},
2950 { "tx_65_to_127_byte_packets", GM_TXF_127B
},
2951 { "tx_128_to_255_byte_packets", GM_TXF_255B
},
2952 { "tx_256_to_511_byte_packets", GM_TXF_511B
},
2953 { "tx_512_to_1023_byte_packets", GM_TXF_1023B
},
2954 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B
},
2955 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ
},
2956 { "tx_fifo_underrun", GM_TXE_FIFO_UR
},
2959 static u32
sky2_get_rx_csum(struct net_device
*dev
)
2961 struct sky2_port
*sky2
= netdev_priv(dev
);
2963 return sky2
->rx_csum
;
2966 static int sky2_set_rx_csum(struct net_device
*dev
, u32 data
)
2968 struct sky2_port
*sky2
= netdev_priv(dev
);
2970 sky2
->rx_csum
= data
;
2972 sky2_write32(sky2
->hw
, Q_ADDR(rxqaddr
[sky2
->port
], Q_CSR
),
2973 data
? BMU_ENA_RX_CHKSUM
: BMU_DIS_RX_CHKSUM
);
2978 static u32
sky2_get_msglevel(struct net_device
*netdev
)
2980 struct sky2_port
*sky2
= netdev_priv(netdev
);
2981 return sky2
->msg_enable
;
2984 static int sky2_nway_reset(struct net_device
*dev
)
2986 struct sky2_port
*sky2
= netdev_priv(dev
);
2988 if (!netif_running(dev
) || sky2
->autoneg
!= AUTONEG_ENABLE
)
2991 sky2_phy_reinit(sky2
);
2996 static void sky2_phy_stats(struct sky2_port
*sky2
, u64
* data
, unsigned count
)
2998 struct sky2_hw
*hw
= sky2
->hw
;
2999 unsigned port
= sky2
->port
;
3002 data
[0] = (u64
) gma_read32(hw
, port
, GM_TXO_OK_HI
) << 32
3003 | (u64
) gma_read32(hw
, port
, GM_TXO_OK_LO
);
3004 data
[1] = (u64
) gma_read32(hw
, port
, GM_RXO_OK_HI
) << 32
3005 | (u64
) gma_read32(hw
, port
, GM_RXO_OK_LO
);
3007 for (i
= 2; i
< count
; i
++)
3008 data
[i
] = (u64
) gma_read32(hw
, port
, sky2_stats
[i
].offset
);
3011 static void sky2_set_msglevel(struct net_device
*netdev
, u32 value
)
3013 struct sky2_port
*sky2
= netdev_priv(netdev
);
3014 sky2
->msg_enable
= value
;
3017 static int sky2_get_stats_count(struct net_device
*dev
)
3019 return ARRAY_SIZE(sky2_stats
);
3022 static void sky2_get_ethtool_stats(struct net_device
*dev
,
3023 struct ethtool_stats
*stats
, u64
* data
)
3025 struct sky2_port
*sky2
= netdev_priv(dev
);
3027 sky2_phy_stats(sky2
, data
, ARRAY_SIZE(sky2_stats
));
3030 static void sky2_get_strings(struct net_device
*dev
, u32 stringset
, u8
* data
)
3034 switch (stringset
) {
3036 for (i
= 0; i
< ARRAY_SIZE(sky2_stats
); i
++)
3037 memcpy(data
+ i
* ETH_GSTRING_LEN
,
3038 sky2_stats
[i
].name
, ETH_GSTRING_LEN
);
3043 static struct net_device_stats
*sky2_get_stats(struct net_device
*dev
)
3045 struct sky2_port
*sky2
= netdev_priv(dev
);
3046 return &sky2
->net_stats
;
3049 static int sky2_set_mac_address(struct net_device
*dev
, void *p
)
3051 struct sky2_port
*sky2
= netdev_priv(dev
);
3052 struct sky2_hw
*hw
= sky2
->hw
;
3053 unsigned port
= sky2
->port
;
3054 const struct sockaddr
*addr
= p
;
3056 if (!is_valid_ether_addr(addr
->sa_data
))
3057 return -EADDRNOTAVAIL
;
3059 memcpy(dev
->dev_addr
, addr
->sa_data
, ETH_ALEN
);
3060 memcpy_toio(hw
->regs
+ B2_MAC_1
+ port
* 8,
3061 dev
->dev_addr
, ETH_ALEN
);
3062 memcpy_toio(hw
->regs
+ B2_MAC_2
+ port
* 8,
3063 dev
->dev_addr
, ETH_ALEN
);
3065 /* virtual address for data */
3066 gma_set_addr(hw
, port
, GM_SRC_ADDR_2L
, dev
->dev_addr
);
3068 /* physical address: used for pause frames */
3069 gma_set_addr(hw
, port
, GM_SRC_ADDR_1L
, dev
->dev_addr
);
3074 static void inline sky2_add_filter(u8 filter
[8], const u8
*addr
)
3078 bit
= ether_crc(ETH_ALEN
, addr
) & 63;
3079 filter
[bit
>> 3] |= 1 << (bit
& 7);
3082 static void sky2_set_multicast(struct net_device
*dev
)
3084 struct sky2_port
*sky2
= netdev_priv(dev
);
3085 struct sky2_hw
*hw
= sky2
->hw
;
3086 unsigned port
= sky2
->port
;
3087 struct dev_mc_list
*list
= dev
->mc_list
;
3091 static const u8 pause_mc_addr
[ETH_ALEN
] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3093 rx_pause
= (sky2
->flow_status
== FC_RX
|| sky2
->flow_status
== FC_BOTH
);
3094 memset(filter
, 0, sizeof(filter
));
3096 reg
= gma_read16(hw
, port
, GM_RX_CTRL
);
3097 reg
|= GM_RXCR_UCF_ENA
;
3099 if (dev
->flags
& IFF_PROMISC
) /* promiscuous */
3100 reg
&= ~(GM_RXCR_UCF_ENA
| GM_RXCR_MCF_ENA
);
3101 else if (dev
->flags
& IFF_ALLMULTI
)
3102 memset(filter
, 0xff, sizeof(filter
));
3103 else if (dev
->mc_count
== 0 && !rx_pause
)
3104 reg
&= ~GM_RXCR_MCF_ENA
;
3107 reg
|= GM_RXCR_MCF_ENA
;
3110 sky2_add_filter(filter
, pause_mc_addr
);
3112 for (i
= 0; list
&& i
< dev
->mc_count
; i
++, list
= list
->next
)
3113 sky2_add_filter(filter
, list
->dmi_addr
);
3116 gma_write16(hw
, port
, GM_MC_ADDR_H1
,
3117 (u16
) filter
[0] | ((u16
) filter
[1] << 8));
3118 gma_write16(hw
, port
, GM_MC_ADDR_H2
,
3119 (u16
) filter
[2] | ((u16
) filter
[3] << 8));
3120 gma_write16(hw
, port
, GM_MC_ADDR_H3
,
3121 (u16
) filter
[4] | ((u16
) filter
[5] << 8));
3122 gma_write16(hw
, port
, GM_MC_ADDR_H4
,
3123 (u16
) filter
[6] | ((u16
) filter
[7] << 8));
3125 gma_write16(hw
, port
, GM_RX_CTRL
, reg
);
3128 /* Can have one global because blinking is controlled by
3129 * ethtool and that is always under RTNL mutex
3131 static void sky2_led(struct sky2_hw
*hw
, unsigned port
, int on
)
3135 switch (hw
->chip_id
) {
3136 case CHIP_ID_YUKON_XL
:
3137 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
3138 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
3139 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
3140 on
? (PHY_M_LEDC_LOS_CTRL(1) |
3141 PHY_M_LEDC_INIT_CTRL(7) |
3142 PHY_M_LEDC_STA1_CTRL(7) |
3143 PHY_M_LEDC_STA0_CTRL(7))
3146 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
3150 gm_phy_write(hw
, port
, PHY_MARV_LED_CTRL
, 0);
3151 gm_phy_write(hw
, port
, PHY_MARV_LED_OVER
,
3152 on
? PHY_M_LED_ALL
: 0);
3156 /* blink LED's for finding board */
3157 static int sky2_phys_id(struct net_device
*dev
, u32 data
)
3159 struct sky2_port
*sky2
= netdev_priv(dev
);
3160 struct sky2_hw
*hw
= sky2
->hw
;
3161 unsigned port
= sky2
->port
;
3162 u16 ledctrl
, ledover
= 0;
3167 if (!data
|| data
> (u32
) (MAX_SCHEDULE_TIMEOUT
/ HZ
))
3168 ms
= jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT
);
3172 /* save initial values */
3173 spin_lock_bh(&sky2
->phy_lock
);
3174 if (hw
->chip_id
== CHIP_ID_YUKON_XL
) {
3175 u16 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
3176 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
3177 ledctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
3178 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
3180 ledctrl
= gm_phy_read(hw
, port
, PHY_MARV_LED_CTRL
);
3181 ledover
= gm_phy_read(hw
, port
, PHY_MARV_LED_OVER
);
3185 while (!interrupted
&& ms
> 0) {
3186 sky2_led(hw
, port
, onoff
);
3189 spin_unlock_bh(&sky2
->phy_lock
);
3190 interrupted
= msleep_interruptible(250);
3191 spin_lock_bh(&sky2
->phy_lock
);
3196 /* resume regularly scheduled programming */
3197 if (hw
->chip_id
== CHIP_ID_YUKON_XL
) {
3198 u16 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
3199 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
3200 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ledctrl
);
3201 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
3203 gm_phy_write(hw
, port
, PHY_MARV_LED_CTRL
, ledctrl
);
3204 gm_phy_write(hw
, port
, PHY_MARV_LED_OVER
, ledover
);
3206 spin_unlock_bh(&sky2
->phy_lock
);
3211 static void sky2_get_pauseparam(struct net_device
*dev
,
3212 struct ethtool_pauseparam
*ecmd
)
3214 struct sky2_port
*sky2
= netdev_priv(dev
);
3216 switch (sky2
->flow_mode
) {
3218 ecmd
->tx_pause
= ecmd
->rx_pause
= 0;
3221 ecmd
->tx_pause
= 1, ecmd
->rx_pause
= 0;
3224 ecmd
->tx_pause
= 0, ecmd
->rx_pause
= 1;
3227 ecmd
->tx_pause
= ecmd
->rx_pause
= 1;
3230 ecmd
->autoneg
= sky2
->autoneg
;
3233 static int sky2_set_pauseparam(struct net_device
*dev
,
3234 struct ethtool_pauseparam
*ecmd
)
3236 struct sky2_port
*sky2
= netdev_priv(dev
);
3238 sky2
->autoneg
= ecmd
->autoneg
;
3239 sky2
->flow_mode
= sky2_flow(ecmd
->rx_pause
, ecmd
->tx_pause
);
3241 if (netif_running(dev
))
3242 sky2_phy_reinit(sky2
);
3247 static int sky2_get_coalesce(struct net_device
*dev
,
3248 struct ethtool_coalesce
*ecmd
)
3250 struct sky2_port
*sky2
= netdev_priv(dev
);
3251 struct sky2_hw
*hw
= sky2
->hw
;
3253 if (sky2_read8(hw
, STAT_TX_TIMER_CTRL
) == TIM_STOP
)
3254 ecmd
->tx_coalesce_usecs
= 0;
3256 u32 clks
= sky2_read32(hw
, STAT_TX_TIMER_INI
);
3257 ecmd
->tx_coalesce_usecs
= sky2_clk2us(hw
, clks
);
3259 ecmd
->tx_max_coalesced_frames
= sky2_read16(hw
, STAT_TX_IDX_TH
);
3261 if (sky2_read8(hw
, STAT_LEV_TIMER_CTRL
) == TIM_STOP
)
3262 ecmd
->rx_coalesce_usecs
= 0;
3264 u32 clks
= sky2_read32(hw
, STAT_LEV_TIMER_INI
);
3265 ecmd
->rx_coalesce_usecs
= sky2_clk2us(hw
, clks
);
3267 ecmd
->rx_max_coalesced_frames
= sky2_read8(hw
, STAT_FIFO_WM
);
3269 if (sky2_read8(hw
, STAT_ISR_TIMER_CTRL
) == TIM_STOP
)
3270 ecmd
->rx_coalesce_usecs_irq
= 0;
3272 u32 clks
= sky2_read32(hw
, STAT_ISR_TIMER_INI
);
3273 ecmd
->rx_coalesce_usecs_irq
= sky2_clk2us(hw
, clks
);
3276 ecmd
->rx_max_coalesced_frames_irq
= sky2_read8(hw
, STAT_FIFO_ISR_WM
);
3281 /* Note: this affect both ports */
3282 static int sky2_set_coalesce(struct net_device
*dev
,
3283 struct ethtool_coalesce
*ecmd
)
3285 struct sky2_port
*sky2
= netdev_priv(dev
);
3286 struct sky2_hw
*hw
= sky2
->hw
;
3287 const u32 tmax
= sky2_clk2us(hw
, 0x0ffffff);
3289 if (ecmd
->tx_coalesce_usecs
> tmax
||
3290 ecmd
->rx_coalesce_usecs
> tmax
||
3291 ecmd
->rx_coalesce_usecs_irq
> tmax
)
3294 if (ecmd
->tx_max_coalesced_frames
>= TX_RING_SIZE
-1)
3296 if (ecmd
->rx_max_coalesced_frames
> RX_MAX_PENDING
)
3298 if (ecmd
->rx_max_coalesced_frames_irq
>RX_MAX_PENDING
)
3301 if (ecmd
->tx_coalesce_usecs
== 0)
3302 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_STOP
);
3304 sky2_write32(hw
, STAT_TX_TIMER_INI
,
3305 sky2_us2clk(hw
, ecmd
->tx_coalesce_usecs
));
3306 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_START
);
3308 sky2_write16(hw
, STAT_TX_IDX_TH
, ecmd
->tx_max_coalesced_frames
);
3310 if (ecmd
->rx_coalesce_usecs
== 0)
3311 sky2_write8(hw
, STAT_LEV_TIMER_CTRL
, TIM_STOP
);
3313 sky2_write32(hw
, STAT_LEV_TIMER_INI
,
3314 sky2_us2clk(hw
, ecmd
->rx_coalesce_usecs
));
3315 sky2_write8(hw
, STAT_LEV_TIMER_CTRL
, TIM_START
);
3317 sky2_write8(hw
, STAT_FIFO_WM
, ecmd
->rx_max_coalesced_frames
);
3319 if (ecmd
->rx_coalesce_usecs_irq
== 0)
3320 sky2_write8(hw
, STAT_ISR_TIMER_CTRL
, TIM_STOP
);
3322 sky2_write32(hw
, STAT_ISR_TIMER_INI
,
3323 sky2_us2clk(hw
, ecmd
->rx_coalesce_usecs_irq
));
3324 sky2_write8(hw
, STAT_ISR_TIMER_CTRL
, TIM_START
);
3326 sky2_write8(hw
, STAT_FIFO_ISR_WM
, ecmd
->rx_max_coalesced_frames_irq
);
3330 static void sky2_get_ringparam(struct net_device
*dev
,
3331 struct ethtool_ringparam
*ering
)
3333 struct sky2_port
*sky2
= netdev_priv(dev
);
3335 ering
->rx_max_pending
= RX_MAX_PENDING
;
3336 ering
->rx_mini_max_pending
= 0;
3337 ering
->rx_jumbo_max_pending
= 0;
3338 ering
->tx_max_pending
= TX_RING_SIZE
- 1;
3340 ering
->rx_pending
= sky2
->rx_pending
;
3341 ering
->rx_mini_pending
= 0;
3342 ering
->rx_jumbo_pending
= 0;
3343 ering
->tx_pending
= sky2
->tx_pending
;
3346 static int sky2_set_ringparam(struct net_device
*dev
,
3347 struct ethtool_ringparam
*ering
)
3349 struct sky2_port
*sky2
= netdev_priv(dev
);
3352 if (ering
->rx_pending
> RX_MAX_PENDING
||
3353 ering
->rx_pending
< 8 ||
3354 ering
->tx_pending
< MAX_SKB_TX_LE
||
3355 ering
->tx_pending
> TX_RING_SIZE
- 1)
3358 if (netif_running(dev
))
3361 sky2
->rx_pending
= ering
->rx_pending
;
3362 sky2
->tx_pending
= ering
->tx_pending
;
3364 if (netif_running(dev
)) {
3369 sky2_set_multicast(dev
);
3375 static int sky2_get_regs_len(struct net_device
*dev
)
3381 * Returns copy of control register region
3382 * Note: ethtool_get_regs always provides full size (16k) buffer
3384 static void sky2_get_regs(struct net_device
*dev
, struct ethtool_regs
*regs
,
3387 const struct sky2_port
*sky2
= netdev_priv(dev
);
3388 const void __iomem
*io
= sky2
->hw
->regs
;
3391 memset(p
, 0, regs
->len
);
3393 memcpy_fromio(p
, io
, B3_RAM_ADDR
);
3395 /* skip diagnostic ram region */
3396 memcpy_fromio(p
+ B3_RI_WTO_R1
, io
+ B3_RI_WTO_R1
, 0x2000 - B3_RI_WTO_R1
);
3398 /* copy GMAC registers */
3399 memcpy_fromio(p
+ BASE_GMAC_1
, io
+ BASE_GMAC_1
, 0x1000);
3400 if (sky2
->hw
->ports
> 1)
3401 memcpy_fromio(p
+ BASE_GMAC_2
, io
+ BASE_GMAC_2
, 0x1000);
3405 /* In order to do Jumbo packets on these chips, need to turn off the
3406 * transmit store/forward. Therefore checksum offload won't work.
3408 static int no_tx_offload(struct net_device
*dev
)
3410 const struct sky2_port
*sky2
= netdev_priv(dev
);
3411 const struct sky2_hw
*hw
= sky2
->hw
;
3413 return dev
->mtu
> ETH_DATA_LEN
&& hw
->chip_id
== CHIP_ID_YUKON_EC_U
;
3416 static int sky2_set_tx_csum(struct net_device
*dev
, u32 data
)
3418 if (data
&& no_tx_offload(dev
))
3421 return ethtool_op_set_tx_csum(dev
, data
);
3425 static int sky2_set_tso(struct net_device
*dev
, u32 data
)
3427 if (data
&& no_tx_offload(dev
))
3430 return ethtool_op_set_tso(dev
, data
);
3433 static int sky2_get_eeprom_len(struct net_device
*dev
)
3435 struct sky2_port
*sky2
= netdev_priv(dev
);
3438 reg2
= sky2_pci_read32(sky2
->hw
, PCI_DEV_REG2
);
3439 return 1 << ( ((reg2
& PCI_VPD_ROM_SZ
) >> 14) + 8);
3442 static u32
sky2_vpd_read(struct sky2_hw
*hw
, int cap
, u16 offset
)
3444 sky2_pci_write16(hw
, cap
+ PCI_VPD_ADDR
, offset
);
3446 while (!(sky2_pci_read16(hw
, cap
+ PCI_VPD_ADDR
) & PCI_VPD_ADDR_F
))
3448 return sky2_pci_read32(hw
, cap
+ PCI_VPD_DATA
);
3451 static void sky2_vpd_write(struct sky2_hw
*hw
, int cap
, u16 offset
, u32 val
)
3453 sky2_pci_write32(hw
, cap
+ PCI_VPD_DATA
, val
);
3454 sky2_pci_write16(hw
, cap
+ PCI_VPD_ADDR
, offset
| PCI_VPD_ADDR_F
);
3457 } while (sky2_pci_read16(hw
, cap
+ PCI_VPD_ADDR
) & PCI_VPD_ADDR_F
);
3460 static int sky2_get_eeprom(struct net_device
*dev
, struct ethtool_eeprom
*eeprom
,
3463 struct sky2_port
*sky2
= netdev_priv(dev
);
3464 int cap
= pci_find_capability(sky2
->hw
->pdev
, PCI_CAP_ID_VPD
);
3465 int length
= eeprom
->len
;
3466 u16 offset
= eeprom
->offset
;
3471 eeprom
->magic
= SKY2_EEPROM_MAGIC
;
3473 while (length
> 0) {
3474 u32 val
= sky2_vpd_read(sky2
->hw
, cap
, offset
);
3475 int n
= min_t(int, length
, sizeof(val
));
3477 memcpy(data
, &val
, n
);
3485 static int sky2_set_eeprom(struct net_device
*dev
, struct ethtool_eeprom
*eeprom
,
3488 struct sky2_port
*sky2
= netdev_priv(dev
);
3489 int cap
= pci_find_capability(sky2
->hw
->pdev
, PCI_CAP_ID_VPD
);
3490 int length
= eeprom
->len
;
3491 u16 offset
= eeprom
->offset
;
3496 if (eeprom
->magic
!= SKY2_EEPROM_MAGIC
)
3499 while (length
> 0) {
3501 int n
= min_t(int, length
, sizeof(val
));
3503 if (n
< sizeof(val
))
3504 val
= sky2_vpd_read(sky2
->hw
, cap
, offset
);
3505 memcpy(&val
, data
, n
);
3507 sky2_vpd_write(sky2
->hw
, cap
, offset
, val
);
3517 static const struct ethtool_ops sky2_ethtool_ops
= {
3518 .get_settings
= sky2_get_settings
,
3519 .set_settings
= sky2_set_settings
,
3520 .get_drvinfo
= sky2_get_drvinfo
,
3521 .get_wol
= sky2_get_wol
,
3522 .set_wol
= sky2_set_wol
,
3523 .get_msglevel
= sky2_get_msglevel
,
3524 .set_msglevel
= sky2_set_msglevel
,
3525 .nway_reset
= sky2_nway_reset
,
3526 .get_regs_len
= sky2_get_regs_len
,
3527 .get_regs
= sky2_get_regs
,
3528 .get_link
= ethtool_op_get_link
,
3529 .get_eeprom_len
= sky2_get_eeprom_len
,
3530 .get_eeprom
= sky2_get_eeprom
,
3531 .set_eeprom
= sky2_set_eeprom
,
3532 .get_sg
= ethtool_op_get_sg
,
3533 .set_sg
= ethtool_op_set_sg
,
3534 .get_tx_csum
= ethtool_op_get_tx_csum
,
3535 .set_tx_csum
= sky2_set_tx_csum
,
3536 .get_tso
= ethtool_op_get_tso
,
3537 .set_tso
= sky2_set_tso
,
3538 .get_rx_csum
= sky2_get_rx_csum
,
3539 .set_rx_csum
= sky2_set_rx_csum
,
3540 .get_strings
= sky2_get_strings
,
3541 .get_coalesce
= sky2_get_coalesce
,
3542 .set_coalesce
= sky2_set_coalesce
,
3543 .get_ringparam
= sky2_get_ringparam
,
3544 .set_ringparam
= sky2_set_ringparam
,
3545 .get_pauseparam
= sky2_get_pauseparam
,
3546 .set_pauseparam
= sky2_set_pauseparam
,
3547 .phys_id
= sky2_phys_id
,
3548 .get_stats_count
= sky2_get_stats_count
,
3549 .get_ethtool_stats
= sky2_get_ethtool_stats
,
3550 .get_perm_addr
= ethtool_op_get_perm_addr
,
3553 #ifdef CONFIG_SKY2_DEBUG
3555 static struct dentry
*sky2_debug
;
3557 static int sky2_debug_show(struct seq_file
*seq
, void *v
)
3559 struct net_device
*dev
= seq
->private;
3560 const struct sky2_port
*sky2
= netdev_priv(dev
);
3561 const struct sky2_hw
*hw
= sky2
->hw
;
3562 unsigned port
= sky2
->port
;
3566 if (!netif_running(dev
))
3569 seq_printf(seq
, "IRQ src=%x mask=%x control=%x\n",
3570 sky2_read32(hw
, B0_ISRC
),
3571 sky2_read32(hw
, B0_IMSK
),
3572 sky2_read32(hw
, B0_Y2_SP_ICR
));
3574 netif_poll_disable(hw
->dev
[0]);
3575 last
= sky2_read16(hw
, STAT_PUT_IDX
);
3577 if (hw
->st_idx
== last
)
3578 seq_puts(seq
, "Status ring (empty)\n");
3580 seq_puts(seq
, "Status ring\n");
3581 for (idx
= hw
->st_idx
; idx
!= last
&& idx
< STATUS_RING_SIZE
;
3582 idx
= RING_NEXT(idx
, STATUS_RING_SIZE
)) {
3583 const struct sky2_status_le
*le
= hw
->st_le
+ idx
;
3584 seq_printf(seq
, "[%d] %#x %d %#x\n",
3585 idx
, le
->opcode
, le
->length
, le
->status
);
3587 seq_puts(seq
, "\n");
3590 seq_printf(seq
, "Tx ring pending=%u...%u report=%d done=%d\n",
3591 sky2
->tx_cons
, sky2
->tx_prod
,
3592 sky2_read16(hw
, port
== 0 ? STAT_TXA1_RIDX
: STAT_TXA2_RIDX
),
3593 sky2_read16(hw
, Q_ADDR(txqaddr
[port
], Q_DONE
)));
3595 /* Dump contents of tx ring */
3597 for (idx
= sky2
->tx_next
; idx
!= sky2
->tx_prod
&& idx
< TX_RING_SIZE
;
3598 idx
= RING_NEXT(idx
, TX_RING_SIZE
)) {
3599 const struct sky2_tx_le
*le
= sky2
->tx_le
+ idx
;
3600 u32 a
= le32_to_cpu(le
->addr
);
3603 seq_printf(seq
, "%u:", idx
);
3606 switch(le
->opcode
& ~HW_OWNER
) {
3608 seq_printf(seq
, " %#x:", a
);
3611 seq_printf(seq
, " mtu=%d", a
);
3614 seq_printf(seq
, " vlan=%d", be16_to_cpu(le
->length
));
3617 seq_printf(seq
, " csum=%#x", a
);
3620 seq_printf(seq
, " tso=%#x(%d)", a
, le16_to_cpu(le
->length
));
3623 seq_printf(seq
, " %#x(%d)", a
, le16_to_cpu(le
->length
));
3626 seq_printf(seq
, " frag=%#x(%d)", a
, le16_to_cpu(le
->length
));
3629 seq_printf(seq
, " op=%#x,%#x(%d)", le
->opcode
,
3630 a
, le16_to_cpu(le
->length
));
3633 if (le
->ctrl
& EOP
) {
3634 seq_putc(seq
, '\n');
3639 seq_printf(seq
, "\nRx ring hw get=%d put=%d last=%d\n",
3640 sky2_read16(hw
, Y2_QADDR(rxqaddr
[port
], PREF_UNIT_GET_IDX
)),
3641 last
= sky2_read16(hw
, Y2_QADDR(rxqaddr
[port
], PREF_UNIT_PUT_IDX
)),
3642 sky2_read16(hw
, Y2_QADDR(rxqaddr
[port
], PREF_UNIT_LAST_IDX
)));
3644 netif_poll_enable(hw
->dev
[0]);
3648 static int sky2_debug_open(struct inode
*inode
, struct file
*file
)
3650 return single_open(file
, sky2_debug_show
, inode
->i_private
);
3653 static const struct file_operations sky2_debug_fops
= {
3654 .owner
= THIS_MODULE
,
3655 .open
= sky2_debug_open
,
3657 .llseek
= seq_lseek
,
3658 .release
= single_release
,
3662 * Use network device events to create/remove/rename
3663 * debugfs file entries
3665 static int sky2_device_event(struct notifier_block
*unused
,
3666 unsigned long event
, void *ptr
)
3668 struct net_device
*dev
= ptr
;
3670 if (dev
->open
== sky2_up
) {
3671 struct sky2_port
*sky2
= netdev_priv(dev
);
3674 case NETDEV_CHANGENAME
:
3675 if (!netif_running(dev
))
3679 case NETDEV_GOING_DOWN
:
3680 if (sky2
->debugfs
) {
3681 printk(KERN_DEBUG PFX
"%s: remove debugfs\n",
3683 debugfs_remove(sky2
->debugfs
);
3684 sky2
->debugfs
= NULL
;
3687 if (event
!= NETDEV_CHANGENAME
)
3689 /* fallthrough for changename */
3693 d
= debugfs_create_file(dev
->name
, S_IRUGO
,
3696 if (d
== NULL
|| IS_ERR(d
))
3697 printk(KERN_INFO PFX
3698 "%s: debugfs create failed\n",
3710 static struct notifier_block sky2_notifier
= {
3711 .notifier_call
= sky2_device_event
,
3715 static __init
void sky2_debug_init(void)
3719 ent
= debugfs_create_dir("sky2", NULL
);
3720 if (!ent
|| IS_ERR(ent
))
3724 register_netdevice_notifier(&sky2_notifier
);
3727 static __exit
void sky2_debug_cleanup(void)
3730 unregister_netdevice_notifier(&sky2_notifier
);
3731 debugfs_remove(sky2_debug
);
3737 #define sky2_debug_init()
3738 #define sky2_debug_cleanup()
3742 /* Initialize network device */
3743 static __devinit
struct net_device
*sky2_init_netdev(struct sky2_hw
*hw
,
3745 int highmem
, int wol
)
3747 struct sky2_port
*sky2
;
3748 struct net_device
*dev
= alloc_etherdev(sizeof(*sky2
));
3751 dev_err(&hw
->pdev
->dev
, "etherdev alloc failed");
3755 SET_MODULE_OWNER(dev
);
3756 SET_NETDEV_DEV(dev
, &hw
->pdev
->dev
);
3757 dev
->irq
= hw
->pdev
->irq
;
3758 dev
->open
= sky2_up
;
3759 dev
->stop
= sky2_down
;
3760 dev
->do_ioctl
= sky2_ioctl
;
3761 dev
->hard_start_xmit
= sky2_xmit_frame
;
3762 dev
->get_stats
= sky2_get_stats
;
3763 dev
->set_multicast_list
= sky2_set_multicast
;
3764 dev
->set_mac_address
= sky2_set_mac_address
;
3765 dev
->change_mtu
= sky2_change_mtu
;
3766 SET_ETHTOOL_OPS(dev
, &sky2_ethtool_ops
);
3767 dev
->tx_timeout
= sky2_tx_timeout
;
3768 dev
->watchdog_timeo
= TX_WATCHDOG
;
3770 dev
->poll
= sky2_poll
;
3771 dev
->weight
= NAPI_WEIGHT
;
3772 #ifdef CONFIG_NET_POLL_CONTROLLER
3773 /* Network console (only works on port 0)
3774 * because netpoll makes assumptions about NAPI
3777 dev
->poll_controller
= sky2_netpoll
;
3780 sky2
= netdev_priv(dev
);
3783 sky2
->msg_enable
= netif_msg_init(debug
, default_msg
);
3785 /* Auto speed and flow control */
3786 sky2
->autoneg
= AUTONEG_ENABLE
;
3787 sky2
->flow_mode
= FC_BOTH
;
3791 sky2
->advertising
= sky2_supported_modes(hw
);
3795 spin_lock_init(&sky2
->phy_lock
);
3796 sky2
->tx_pending
= TX_DEF_PENDING
;
3797 sky2
->rx_pending
= RX_DEF_PENDING
;
3799 hw
->dev
[port
] = dev
;
3803 dev
->features
|= NETIF_F_TSO
| NETIF_F_IP_CSUM
| NETIF_F_SG
;
3805 dev
->features
|= NETIF_F_HIGHDMA
;
3807 #ifdef SKY2_VLAN_TAG_USED
3808 dev
->features
|= NETIF_F_HW_VLAN_TX
| NETIF_F_HW_VLAN_RX
;
3809 dev
->vlan_rx_register
= sky2_vlan_rx_register
;
3812 /* read the mac address */
3813 memcpy_fromio(dev
->dev_addr
, hw
->regs
+ B2_MAC_1
+ port
* 8, ETH_ALEN
);
3814 memcpy(dev
->perm_addr
, dev
->dev_addr
, dev
->addr_len
);
3819 static void __devinit
sky2_show_addr(struct net_device
*dev
)
3821 const struct sky2_port
*sky2
= netdev_priv(dev
);
3823 if (netif_msg_probe(sky2
))
3824 printk(KERN_INFO PFX
"%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3826 dev
->dev_addr
[0], dev
->dev_addr
[1], dev
->dev_addr
[2],
3827 dev
->dev_addr
[3], dev
->dev_addr
[4], dev
->dev_addr
[5]);
3830 /* Handle software interrupt used during MSI test */
3831 static irqreturn_t __devinit
sky2_test_intr(int irq
, void *dev_id
)
3833 struct sky2_hw
*hw
= dev_id
;
3834 u32 status
= sky2_read32(hw
, B0_Y2_SP_ISRC2
);
3839 if (status
& Y2_IS_IRQ_SW
) {
3841 wake_up(&hw
->msi_wait
);
3842 sky2_write8(hw
, B0_CTST
, CS_CL_SW_IRQ
);
3844 sky2_write32(hw
, B0_Y2_SP_ICR
, 2);
3849 /* Test interrupt path by forcing a a software IRQ */
3850 static int __devinit
sky2_test_msi(struct sky2_hw
*hw
)
3852 struct pci_dev
*pdev
= hw
->pdev
;
3855 init_waitqueue_head (&hw
->msi_wait
);
3857 sky2_write32(hw
, B0_IMSK
, Y2_IS_IRQ_SW
);
3859 err
= request_irq(pdev
->irq
, sky2_test_intr
, 0, DRV_NAME
, hw
);
3861 dev_err(&pdev
->dev
, "cannot assign irq %d\n", pdev
->irq
);
3865 sky2_write8(hw
, B0_CTST
, CS_ST_SW_IRQ
);
3866 sky2_read8(hw
, B0_CTST
);
3868 wait_event_timeout(hw
->msi_wait
, hw
->msi
, HZ
/10);
3871 /* MSI test failed, go back to INTx mode */
3872 dev_info(&pdev
->dev
, "No interrupt generated using MSI, "
3873 "switching to INTx mode.\n");
3876 sky2_write8(hw
, B0_CTST
, CS_CL_SW_IRQ
);
3879 sky2_write32(hw
, B0_IMSK
, 0);
3880 sky2_read32(hw
, B0_IMSK
);
3882 free_irq(pdev
->irq
, hw
);
3887 static int __devinit
pci_wake_enabled(struct pci_dev
*dev
)
3889 int pm
= pci_find_capability(dev
, PCI_CAP_ID_PM
);
3894 if (pci_read_config_word(dev
, pm
+ PCI_PM_CTRL
, &value
))
3896 return value
& PCI_PM_CTRL_PME_ENABLE
;
3899 static int __devinit
sky2_probe(struct pci_dev
*pdev
,
3900 const struct pci_device_id
*ent
)
3902 struct net_device
*dev
;
3904 int err
, using_dac
= 0, wol_default
;
3906 err
= pci_enable_device(pdev
);
3908 dev_err(&pdev
->dev
, "cannot enable PCI device\n");
3912 err
= pci_request_regions(pdev
, DRV_NAME
);
3914 dev_err(&pdev
->dev
, "cannot obtain PCI resources\n");
3915 goto err_out_disable
;
3918 pci_set_master(pdev
);
3920 if (sizeof(dma_addr_t
) > sizeof(u32
) &&
3921 !(err
= pci_set_dma_mask(pdev
, DMA_64BIT_MASK
))) {
3923 err
= pci_set_consistent_dma_mask(pdev
, DMA_64BIT_MASK
);
3925 dev_err(&pdev
->dev
, "unable to obtain 64 bit DMA "
3926 "for consistent allocations\n");
3927 goto err_out_free_regions
;
3930 err
= pci_set_dma_mask(pdev
, DMA_32BIT_MASK
);
3932 dev_err(&pdev
->dev
, "no usable DMA configuration\n");
3933 goto err_out_free_regions
;
3937 wol_default
= pci_wake_enabled(pdev
) ? WAKE_MAGIC
: 0;
3940 hw
= kzalloc(sizeof(*hw
), GFP_KERNEL
);
3942 dev_err(&pdev
->dev
, "cannot allocate hardware struct\n");
3943 goto err_out_free_regions
;
3948 hw
->regs
= ioremap_nocache(pci_resource_start(pdev
, 0), 0x4000);
3950 dev_err(&pdev
->dev
, "cannot map device registers\n");
3951 goto err_out_free_hw
;
3955 /* The sk98lin vendor driver uses hardware byte swapping but
3956 * this driver uses software swapping.
3960 reg
= sky2_pci_read32(hw
, PCI_DEV_REG2
);
3961 reg
&= ~PCI_REV_DESC
;
3962 sky2_pci_write32(hw
, PCI_DEV_REG2
, reg
);
3966 /* ring for status responses */
3967 hw
->st_le
= pci_alloc_consistent(hw
->pdev
, STATUS_LE_BYTES
,
3970 goto err_out_iounmap
;
3972 err
= sky2_init(hw
);
3974 goto err_out_iounmap
;
3976 dev_info(&pdev
->dev
, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3977 DRV_VERSION
, (unsigned long long)pci_resource_start(pdev
, 0),
3978 pdev
->irq
, yukon2_name
[hw
->chip_id
- CHIP_ID_YUKON_XL
],
3979 hw
->chip_id
, hw
->chip_rev
);
3983 dev
= sky2_init_netdev(hw
, 0, using_dac
, wol_default
);
3986 goto err_out_free_pci
;
3989 if (!disable_msi
&& pci_enable_msi(pdev
) == 0) {
3990 err
= sky2_test_msi(hw
);
3991 if (err
== -EOPNOTSUPP
)
3992 pci_disable_msi(pdev
);
3994 goto err_out_free_netdev
;
3997 err
= register_netdev(dev
);
3999 dev_err(&pdev
->dev
, "cannot register net device\n");
4000 goto err_out_free_netdev
;
4003 err
= request_irq(pdev
->irq
, sky2_intr
, hw
->msi
? 0 : IRQF_SHARED
,
4006 dev_err(&pdev
->dev
, "cannot assign irq %d\n", pdev
->irq
);
4007 goto err_out_unregister
;
4009 sky2_write32(hw
, B0_IMSK
, Y2_IS_BASE
);
4011 sky2_show_addr(dev
);
4013 if (hw
->ports
> 1) {
4014 struct net_device
*dev1
;
4016 dev1
= sky2_init_netdev(hw
, 1, using_dac
, wol_default
);
4018 dev_warn(&pdev
->dev
, "allocation for second device failed\n");
4019 else if ((err
= register_netdev(dev1
))) {
4020 dev_warn(&pdev
->dev
,
4021 "register of second port failed (%d)\n", err
);
4025 sky2_show_addr(dev1
);
4028 setup_timer(&hw
->idle_timer
, sky2_idle
, (unsigned long) hw
);
4029 INIT_WORK(&hw
->restart_work
, sky2_restart
);
4031 sky2_idle_start(hw
);
4033 pci_set_drvdata(pdev
, hw
);
4039 pci_disable_msi(pdev
);
4040 unregister_netdev(dev
);
4041 err_out_free_netdev
:
4044 sky2_write8(hw
, B0_CTST
, CS_RST_SET
);
4045 pci_free_consistent(hw
->pdev
, STATUS_LE_BYTES
, hw
->st_le
, hw
->st_dma
);
4050 err_out_free_regions
:
4051 pci_release_regions(pdev
);
4053 pci_disable_device(pdev
);
4055 pci_set_drvdata(pdev
, NULL
);
4059 static void __devexit
sky2_remove(struct pci_dev
*pdev
)
4061 struct sky2_hw
*hw
= pci_get_drvdata(pdev
);
4062 struct net_device
*dev0
, *dev1
;
4067 del_timer_sync(&hw
->idle_timer
);
4069 flush_scheduled_work();
4071 sky2_write32(hw
, B0_IMSK
, 0);
4072 synchronize_irq(hw
->pdev
->irq
);
4077 unregister_netdev(dev1
);
4078 unregister_netdev(dev0
);
4082 sky2_write16(hw
, B0_Y2LED
, LED_STAT_OFF
);
4083 sky2_write8(hw
, B0_CTST
, CS_RST_SET
);
4084 sky2_read8(hw
, B0_CTST
);
4086 free_irq(pdev
->irq
, hw
);
4088 pci_disable_msi(pdev
);
4089 pci_free_consistent(pdev
, STATUS_LE_BYTES
, hw
->st_le
, hw
->st_dma
);
4090 pci_release_regions(pdev
);
4091 pci_disable_device(pdev
);
4099 pci_set_drvdata(pdev
, NULL
);
4103 static int sky2_suspend(struct pci_dev
*pdev
, pm_message_t state
)
4105 struct sky2_hw
*hw
= pci_get_drvdata(pdev
);
4111 del_timer_sync(&hw
->idle_timer
);
4112 netif_poll_disable(hw
->dev
[0]);
4114 for (i
= 0; i
< hw
->ports
; i
++) {
4115 struct net_device
*dev
= hw
->dev
[i
];
4116 struct sky2_port
*sky2
= netdev_priv(dev
);
4118 if (netif_running(dev
))
4122 sky2_wol_init(sky2
);
4127 sky2_write32(hw
, B0_IMSK
, 0);
4130 pci_save_state(pdev
);
4131 pci_enable_wake(pdev
, pci_choose_state(pdev
, state
), wol
);
4132 pci_set_power_state(pdev
, pci_choose_state(pdev
, state
));
4137 static int sky2_resume(struct pci_dev
*pdev
)
4139 struct sky2_hw
*hw
= pci_get_drvdata(pdev
);
4145 err
= pci_set_power_state(pdev
, PCI_D0
);
4149 err
= pci_restore_state(pdev
);
4153 pci_enable_wake(pdev
, PCI_D0
, 0);
4155 /* Re-enable all clocks */
4156 if (hw
->chip_id
== CHIP_ID_YUKON_EX
|| hw
->chip_id
== CHIP_ID_YUKON_EC_U
)
4157 sky2_pci_write32(hw
, PCI_DEV_REG3
, 0);
4161 sky2_write32(hw
, B0_IMSK
, Y2_IS_BASE
);
4163 for (i
= 0; i
< hw
->ports
; i
++) {
4164 struct net_device
*dev
= hw
->dev
[i
];
4165 if (netif_running(dev
)) {
4168 printk(KERN_ERR PFX
"%s: could not up: %d\n",
4176 netif_poll_enable(hw
->dev
[0]);
4177 sky2_idle_start(hw
);
4180 dev_err(&pdev
->dev
, "resume failed (%d)\n", err
);
4181 pci_disable_device(pdev
);
4186 static void sky2_shutdown(struct pci_dev
*pdev
)
4188 struct sky2_hw
*hw
= pci_get_drvdata(pdev
);
4194 del_timer_sync(&hw
->idle_timer
);
4195 netif_poll_disable(hw
->dev
[0]);
4197 for (i
= 0; i
< hw
->ports
; i
++) {
4198 struct net_device
*dev
= hw
->dev
[i
];
4199 struct sky2_port
*sky2
= netdev_priv(dev
);
4203 sky2_wol_init(sky2
);
4210 pci_enable_wake(pdev
, PCI_D3hot
, wol
);
4211 pci_enable_wake(pdev
, PCI_D3cold
, wol
);
4213 pci_disable_device(pdev
);
4214 pci_set_power_state(pdev
, PCI_D3hot
);
4218 static struct pci_driver sky2_driver
= {
4220 .id_table
= sky2_id_table
,
4221 .probe
= sky2_probe
,
4222 .remove
= __devexit_p(sky2_remove
),
4224 .suspend
= sky2_suspend
,
4225 .resume
= sky2_resume
,
4227 .shutdown
= sky2_shutdown
,
4230 static int __init
sky2_init_module(void)
4233 return pci_register_driver(&sky2_driver
);
4236 static void __exit
sky2_cleanup_module(void)
4238 pci_unregister_driver(&sky2_driver
);
4239 sky2_debug_cleanup();
4242 module_init(sky2_init_module
);
4243 module_exit(sky2_cleanup_module
);
4245 MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4246 MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4247 MODULE_LICENSE("GPL");
4248 MODULE_VERSION(DRV_VERSION
);