2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 1999, 2000 MIPS Technologies, Inc. All rights reserved.
5 * ########################################################################
7 * This program is free software; you can distribute it and/or modify it
8 * under the terms of the GNU General Public License (Version 2) as
9 * published by the Free Software Foundation.
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, write to the Free Software Foundation, Inc.,
18 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
20 * ########################################################################
22 * Interrupt exception dispatch code.
25 #include <linux/config.h>
28 #include <asm/mipsregs.h>
29 #include <asm/regdef.h>
30 #include <asm/stackframe.h>
32 /* A lot of complication here is taken away because:
34 * 1) We handle one interrupt and return, sitting in a loop and moving across
35 * all the pending IRQ bits in the cause register is _NOT_ the answer, the
36 * common case is one pending IRQ so optimize in that direction.
38 * 2) We need not check against bits in the status register IRQ mask, that
39 * would make this routine slow as hell.
41 * 3) Linux only thinks in terms of all IRQs on or all IRQs off, nothing in
42 * between like BSD spl() brain-damage.
44 * Furthermore, the IRQs on the MIPS board look basically (barring software
45 * IRQs which we don't use at all and all external interrupt sources are
46 * combined together on hardware interrupt 0 (MIPS IRQ 2)) like:
50 * 0 Software (ignored)
51 * 1 Software (ignored)
52 * 2 Combined hardware interrupt (hw0)
53 * 3 Hardware (ignored)
54 * 4 Hardware (ignored)
55 * 5 Hardware (ignored)
56 * 6 Hardware (ignored)
57 * 7 R4k timer (what we use)
59 * Note: On the SEAD board thing are a little bit different.
60 * Here IRQ 2 (hw0) is wired to the UART0 and IRQ 3 (hw1) is wired
63 * We handle the IRQ according to _our_ priority which is:
65 * Highest ---- R4k Timer
66 * Lowest ---- Combined hardware interrupt
68 * then we just return, if multiple IRQs are pending then we will just take
69 * another exception, big deal.
76 NESTED(mipsIRQ, PT_SIZE, sp)
81 mfc0 s0, CP0_CAUSE # get irq bits
82 mfc0 s1, CP0_STATUS # get irq mask
85 /* First we check for r4k counter/timer IRQ. */
86 andi a0, s0, CAUSEF_IP7
88 andi a0, s0, CAUSEF_IP2 # delay slot, check hw0 interrupt
90 /* Wheee, a timer interrupt. */
92 jal mips_timer_interrupt
99 #if defined(CONFIG_MIPS_SEAD)
101 andi a0, s0, CAUSEF_IP3 # delay slot, check hw1 interrupt
103 beq a0, zero, 1f # delay slot, check hw3 interrupt
104 andi a0, s0, CAUSEF_IP5
107 /* Wheee, combined hardware level zero interrupt. */
108 #if defined(CONFIG_MIPS_ATLAS)
109 jal atlas_hw0_irqdispatch
110 #elif defined(CONFIG_MIPS_MALTA)
111 jal malta_hw0_irqdispatch
112 #elif defined(CONFIG_MIPS_SEAD)
113 jal sead_hw0_irqdispatch
115 #error "MIPS board not supported\n"
117 move a0, sp # delay slot
123 #if defined(CONFIG_MIPS_SEAD)
125 andi a0, s0, CAUSEF_IP5 # delay slot, check hw3 interrupt
126 jal sead_hw1_irqdispatch
127 move a0, sp # delay slot
132 #if defined(CONFIG_MIPS_MALTA)
133 beq a0, zero, 1f # check hw3 (coreHI) interrupt
135 jal corehi_irqdispatch
142 * Here by mistake? This is possible, what can happen is that by the
143 * time we take the exception the IRQ pin goes low, so just leave if
147 PRINT("Got interrupt: c0_cause = %08x\n")
149 PRINT("c0_epc = %08x\n")