2 * arch/ppc/platforms/lopec.c
4 * Setup routines for the Motorola LoPEC.
7 * Maintainer: Tom Rini <trini@kernel.crashing.org>
9 * 2001-2004 (c) MontaVista, Software, Inc. This file is licensed under
10 * the terms of the GNU General Public License version 2. This program
11 * is licensed "as is" without any warranty of any kind, whether express
15 #include <linux/config.h>
16 #include <linux/types.h>
17 #include <linux/delay.h>
18 #include <linux/pci_ids.h>
19 #include <linux/ioport.h>
20 #include <linux/init.h>
21 #include <linux/ide.h>
22 #include <linux/seq_file.h>
23 #include <linux/initrd.h>
24 #include <linux/console.h>
25 #include <linux/root_dev.h>
26 #include <linux/pci.h>
28 #include <asm/machdep.h>
29 #include <asm/pci-bridge.h>
31 #include <asm/open_pic.h>
32 #include <asm/i8259.h>
34 #include <asm/bootinfo.h>
35 #include <asm/mpc10x.h>
36 #include <asm/hw_irq.h>
37 #include <asm/prep_nvram.h>
41 * Define all of the IRQ senses and polarities. Taken from the
42 * LoPEC Programmer's Reference Guide.
44 static u_char lopec_openpic_initsenses
[16] __initdata
= {
45 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_POSITIVE
), /* IRQ 0 */
46 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ 1 */
47 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_POSITIVE
), /* IRQ 2 */
48 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ 3 */
49 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_POSITIVE
), /* IRQ 4 */
50 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_POSITIVE
), /* IRQ 5 */
51 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ 6 */
52 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ 7 */
53 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ 8 */
54 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ 9 */
55 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ 10 */
56 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ 11 */
57 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ 12 */
58 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_POSITIVE
), /* IRQ 13 */
59 (IRQ_SENSE_EDGE
| IRQ_POLARITY_NEGATIVE
), /* IRQ 14 */
60 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
) /* IRQ 15 */
63 static inline int __init
64 lopec_map_irq(struct pci_dev
*dev
, unsigned char idsel
, unsigned char pin
)
67 static char pci_irq_table
[][4] = {
68 {16, 0, 0, 0}, /* ID 11 - Winbond */
69 {22, 0, 0, 0}, /* ID 12 - SCSI */
70 {0, 0, 0, 0}, /* ID 13 - nothing */
71 {17, 0, 0, 0}, /* ID 14 - 82559 Ethernet */
72 {27, 0, 0, 0}, /* ID 15 - USB */
73 {23, 0, 0, 0}, /* ID 16 - PMC slot 1 */
74 {24, 0, 0, 0}, /* ID 17 - PMC slot 2 */
75 {25, 0, 0, 0}, /* ID 18 - PCI slot */
76 {0, 0, 0, 0}, /* ID 19 - nothing */
77 {0, 0, 0, 0}, /* ID 20 - nothing */
78 {0, 0, 0, 0}, /* ID 21 - nothing */
79 {0, 0, 0, 0}, /* ID 22 - nothing */
80 {0, 0, 0, 0}, /* ID 23 - nothing */
81 {0, 0, 0, 0}, /* ID 24 - PMC slot 1b */
82 {0, 0, 0, 0}, /* ID 25 - nothing */
83 {0, 0, 0, 0} /* ID 26 - PMC Slot 2b */
85 const long min_idsel
= 11, max_idsel
= 26, irqs_per_slot
= 4;
87 irq
= PCI_IRQ_TABLE_LOOKUP
;
95 lopec_setup_winbond_83553(struct pci_controller
*hose
)
99 devfn
= PCI_DEVFN(11,0);
101 /* IDE interrupt routing (primary 14, secondary 15) */
102 early_write_config_byte(hose
, 0, devfn
, 0x43, 0xef);
103 /* PCI interrupt routing */
104 early_write_config_word(hose
, 0, devfn
, 0x44, 0x0000);
106 /* ISA-PCI address decoder */
107 early_write_config_byte(hose
, 0, devfn
, 0x48, 0xf0);
109 /* RTC, kb, not used in PPC */
110 early_write_config_byte(hose
, 0, devfn
, 0x4d, 0x00);
111 early_write_config_byte(hose
, 0, devfn
, 0x4e, 0x04);
112 devfn
= PCI_DEVFN(11, 1);
113 early_write_config_byte(hose
, 0, devfn
, 0x09, 0x8f);
114 early_write_config_dword(hose
, 0, devfn
, 0x40, 0x00ff0011);
118 lopec_find_bridges(void)
120 struct pci_controller
*hose
;
122 hose
= pcibios_alloc_controller();
126 hose
->first_busno
= 0;
127 hose
->last_busno
= 0xff;
129 if (mpc10x_bridge_init(hose
, MPC10X_MEM_MAP_B
, MPC10X_MEM_MAP_B
,
130 MPC10X_MAPB_EUMB_BASE
) == 0) {
132 hose
->mem_resources
[0].end
= 0xffffffff;
133 lopec_setup_winbond_83553(hose
);
134 hose
->last_busno
= pciauto_bus_scan(hose
, hose
->first_busno
);
135 ppc_md
.pci_swizzle
= common_swizzle
;
136 ppc_md
.pci_map_irq
= lopec_map_irq
;
141 lopec_show_cpuinfo(struct seq_file
*m
)
143 seq_printf(m
, "machine\t\t: Motorola LoPEC\n");
148 lopec_irq_canonicalize(u32 irq
)
157 lopec_restart(char *cmd
)
159 #define LOPEC_SYSSTAT1 0xffe00000
160 /* force a hard reset, if possible */
161 unsigned char reg
= *((unsigned char *) LOPEC_SYSSTAT1
);
163 *((unsigned char *) LOPEC_SYSSTAT1
) = reg
;
167 #undef LOPEC_SYSSTAT1
178 lopec_power_off(void)
183 #if defined(CONFIG_BLK_DEV_IDE) || defined(CONFIG_BLK_DEV_IDE_MODULE)
184 int lopec_ide_ports_known
= 0;
185 static unsigned long lopec_ide_regbase
[MAX_HWIFS
];
186 static unsigned long lopec_ide_ctl_regbase
[MAX_HWIFS
];
187 static unsigned long lopec_idedma_regbase
;
190 lopec_ide_probe(void)
192 struct pci_dev
*dev
= pci_get_device(PCI_VENDOR_ID_WINBOND
,
193 PCI_DEVICE_ID_WINBOND_82C105
,
195 lopec_ide_ports_known
= 1;
198 lopec_ide_regbase
[0] = dev
->resource
[0].start
;
199 lopec_ide_regbase
[1] = dev
->resource
[2].start
;
200 lopec_ide_ctl_regbase
[0] = dev
->resource
[1].start
;
201 lopec_ide_ctl_regbase
[1] = dev
->resource
[3].start
;
202 lopec_idedma_regbase
= dev
->resource
[4].start
;
208 lopec_ide_default_irq(unsigned long base
)
210 if (lopec_ide_ports_known
== 0)
213 if (base
== lopec_ide_regbase
[0])
215 else if (base
== lopec_ide_regbase
[1])
222 lopec_ide_default_io_base(int index
)
224 if (lopec_ide_ports_known
== 0)
226 return lopec_ide_regbase
[index
];
230 lopec_ide_init_hwif_ports(hw_regs_t
*hw
, unsigned long data
,
231 unsigned long ctl
, int *irq
)
233 unsigned long reg
= data
;
234 uint alt_status_base
;
237 for (i
= IDE_DATA_OFFSET
; i
<= IDE_STATUS_OFFSET
; i
++)
238 hw
->io_ports
[i
] = reg
++;
240 if (data
== lopec_ide_regbase
[0]) {
241 alt_status_base
= lopec_ide_ctl_regbase
[0] + 2;
243 } else if (data
== lopec_ide_regbase
[1]) {
244 alt_status_base
= lopec_ide_ctl_regbase
[1] + 2;
252 hw
->io_ports
[IDE_CONTROL_OFFSET
] = ctl
;
254 hw
->io_ports
[IDE_CONTROL_OFFSET
] = alt_status_base
;
260 #endif /* BLK_DEV_IDE */
268 * Provide the open_pic code with the correct table of interrupts.
270 OpenPIC_InitSenses
= lopec_openpic_initsenses
;
271 OpenPIC_NumInitSenses
= sizeof(lopec_openpic_initsenses
);
273 mpc10x_set_openpic();
275 /* We have a cascade on OpenPIC IRQ 0, Linux IRQ 16 */
276 openpic_hookup_cascade(NUM_8259_INTERRUPTS
, "82c59 cascade",
279 /* Map i8259 interrupts */
280 for(i
= 0; i
< NUM_8259_INTERRUPTS
; i
++)
281 irq_desc
[i
].handler
= &i8259_pic
;
284 * The EPIC allows for a read in the range of 0xFEF00000 ->
285 * 0xFEFFFFFF to generate a PCI interrupt-acknowledge transaction.
287 i8259_init(0xfef00000);
291 lopec_request_io(void)
296 request_region(0x00, 0x20, "dma1");
297 request_region(0x20, 0x20, "pic1");
298 request_region(0x40, 0x20, "timer");
299 request_region(0x80, 0x10, "dma page reg");
300 request_region(0xa0, 0x20, "pic2");
301 request_region(0xc0, 0x20, "dma2");
306 device_initcall(lopec_request_io
);
311 io_block_mapping(0xf0000000, 0xf0000000, 0x10000000, _PAGE_IO
);
312 io_block_mapping(0xb0000000, 0xb0000000, 0x10000000, _PAGE_IO
);
316 * Set BAT 3 to map 0xf8000000 to end of physical memory space 1-to-1.
318 static __inline__
void
322 mtspr(SPRN_DBAT1U
, 0xf8000ffe);
323 mtspr(SPRN_DBAT1L
, 0xf800002a);
330 lopec_setup_arch(void)
333 TODC_INIT(TODC_TYPE_MK48T37
, 0, 0,
334 ioremap(0xffe80000, 0x8000), 8);
336 loops_per_jiffy
= 100000000/HZ
;
338 lopec_find_bridges();
340 #ifdef CONFIG_BLK_DEV_INITRD
342 ROOT_DEV
= Root_RAM0
;
344 #elif defined(CONFIG_ROOT_NFS)
346 #elif defined(CONFIG_BLK_DEV_IDEDISK)
347 ROOT_DEV
= Root_HDA1
;
349 ROOT_DEV
= Root_SDA1
;
352 #ifdef CONFIG_PPCBUG_NVRAM
353 /* Read in NVRAM data */
356 /* if no bootargs, look in NVRAM */
357 if ( cmd_line
[0] == '\0' ) {
359 bootargs
= prep_nvram_get_var("bootargs");
360 if (bootargs
!= NULL
) {
361 strcpy(cmd_line
, bootargs
);
363 strcpy(saved_command_line
, cmd_line
);
370 platform_init(unsigned long r3
, unsigned long r4
, unsigned long r5
,
371 unsigned long r6
, unsigned long r7
)
373 parse_bootinfo(find_bootinfo());
376 isa_io_base
= MPC10X_MAPB_ISA_IO_BASE
;
377 isa_mem_base
= MPC10X_MAPB_ISA_MEM_BASE
;
378 pci_dram_offset
= MPC10X_MAPB_DRAM_OFFSET
;
379 ISA_DMA_THRESHOLD
= 0x00ffffff;
380 DMA_MODE_READ
= 0x44;
381 DMA_MODE_WRITE
= 0x48;
383 ppc_md
.setup_arch
= lopec_setup_arch
;
384 ppc_md
.show_cpuinfo
= lopec_show_cpuinfo
;
385 ppc_md
.irq_canonicalize
= lopec_irq_canonicalize
;
386 ppc_md
.init_IRQ
= lopec_init_IRQ
;
387 ppc_md
.get_irq
= openpic_get_irq
;
389 ppc_md
.restart
= lopec_restart
;
390 ppc_md
.power_off
= lopec_power_off
;
391 ppc_md
.halt
= lopec_halt
;
393 ppc_md
.setup_io_mappings
= lopec_map_io
;
395 ppc_md
.time_init
= todc_time_init
;
396 ppc_md
.set_rtc_time
= todc_set_rtc_time
;
397 ppc_md
.get_rtc_time
= todc_get_rtc_time
;
398 ppc_md
.calibrate_decr
= todc_calibrate_decr
;
400 ppc_md
.nvram_read_val
= todc_direct_read_val
;
401 ppc_md
.nvram_write_val
= todc_direct_write_val
;
403 #if defined(CONFIG_BLK_DEV_IDE) || defined(CONFIG_BLK_DEV_IDE_MODULE)
404 ppc_ide_md
.default_irq
= lopec_ide_default_irq
;
405 ppc_ide_md
.default_io_base
= lopec_ide_default_io_base
;
406 ppc_ide_md
.ide_init_hwif
= lopec_ide_init_hwif_ports
;
408 #ifdef CONFIG_SERIAL_TEXT_DEBUG
409 ppc_md
.progress
= gen550_progress
;