2 * arch/ppc/platforms/pplus.c
4 * Board and PCI setup routines for MCG PowerPlus
6 * Author: Randy Vinson <rvinson@mvista.com>
8 * Derived from original PowerPlus PReP work by
9 * Cort Dougan, Johnnie Peters, Matt Porter, and
12 * 2001-2004 (c) MontaVista, Software, Inc. This file is licensed under
13 * the terms of the GNU General Public License version 2. This program
14 * is licensed "as is" without any warranty of any kind, whether express
18 #include <linux/config.h>
19 #include <linux/kernel.h>
20 #include <linux/interrupt.h>
21 #include <linux/init.h>
22 #include <linux/ioport.h>
23 #include <linux/console.h>
24 #include <linux/pci.h>
25 #include <linux/irq.h>
26 #include <linux/ide.h>
27 #include <linux/seq_file.h>
28 #include <linux/root_dev.h>
30 #include <asm/system.h>
32 #include <asm/pgtable.h>
34 #include <asm/machdep.h>
35 #include <asm/prep_nvram.h>
37 #include <asm/i8259.h>
38 #include <asm/open_pic.h>
41 #include <asm/bootinfo.h>
51 extern void pplus_setup_hose(void);
52 extern void pplus_set_VIA_IDE_native(void);
54 extern unsigned long loops_per_jiffy
;
55 unsigned char *Motherboard_map_name
;
57 /* Tables for known hardware */
59 /* Motorola Mesquite */
61 mesquite_map_irq(struct pci_dev
*dev
, unsigned char idsel
, unsigned char pin
)
63 static char pci_irq_table
[][4] =
65 * MPIC interrupts for various IDSEL values (MPIC IRQ0 =
66 * Linux IRQ16 (to leave room for ISA IRQs at 0-15).
67 * PCI IDSEL/INTPIN->INTLINE
71 {18, 0, 0, 0}, /* IDSEL 14 - Enet 0 */
72 { 0, 0, 0, 0}, /* IDSEL 15 - unused */
73 {19, 19, 19, 19}, /* IDSEL 16 - PMC Slot 1 */
74 { 0, 0, 0, 0}, /* IDSEL 17 - unused */
75 { 0, 0, 0, 0}, /* IDSEL 18 - unused */
76 { 0, 0, 0, 0}, /* IDSEL 19 - unused */
77 {24, 25, 26, 27}, /* IDSEL 20 - P2P bridge (to cPCI 1) */
78 { 0, 0, 0, 0}, /* IDSEL 21 - unused */
79 {28, 29, 30, 31} /* IDSEL 22 - P2P bridge (to cPCI 2) */
82 const long min_idsel
= 14, max_idsel
= 22, irqs_per_slot
= 4;
83 return PCI_IRQ_TABLE_LOOKUP
;
88 sitka_map_irq(struct pci_dev
*dev
, unsigned char idsel
, unsigned char pin
)
90 static char pci_irq_table
[][4] =
92 * MPIC interrupts for various IDSEL values (MPIC IRQ0 =
93 * Linux IRQ16 (to leave room for ISA IRQs at 0-15).
94 * PCI IDSEL/INTPIN->INTLINE
98 {18, 0, 0, 0}, /* IDSEL 14 - Enet 0 */
99 { 0, 0, 0, 0}, /* IDSEL 15 - unused */
100 {25, 26, 27, 28}, /* IDSEL 16 - PMC Slot 1 */
101 {28, 25, 26, 27}, /* IDSEL 17 - PMC Slot 2 */
102 { 0, 0, 0, 0}, /* IDSEL 18 - unused */
103 { 0, 0, 0, 0}, /* IDSEL 19 - unused */
104 {20, 0, 0, 0} /* IDSEL 20 - P2P bridge (to cPCI) */
107 const long min_idsel
= 14, max_idsel
= 20, irqs_per_slot
= 4;
108 return PCI_IRQ_TABLE_LOOKUP
;
113 MTX_map_irq(struct pci_dev
*dev
, unsigned char idsel
, unsigned char pin
)
115 static char pci_irq_table
[][4] =
117 * MPIC interrupts for various IDSEL values (MPIC IRQ0 =
118 * Linux IRQ16 (to leave room for ISA IRQs at 0-15).
119 * PCI IDSEL/INTPIN->INTLINE
123 {19, 0, 0, 0}, /* IDSEL 12 - SCSI */
124 { 0, 0, 0, 0}, /* IDSEL 13 - unused */
125 {18, 0, 0, 0}, /* IDSEL 14 - Enet */
126 { 0, 0, 0, 0}, /* IDSEL 15 - unused */
127 {25, 26, 27, 28}, /* IDSEL 16 - PMC Slot 1 */
128 {26, 27, 28, 25}, /* IDSEL 17 - PMC Slot 2 */
129 {27, 28, 25, 26} /* IDSEL 18 - PCI Slot 3 */
132 const long min_idsel
= 12, max_idsel
= 18, irqs_per_slot
= 4;
133 return PCI_IRQ_TABLE_LOOKUP
;
136 /* Motorola MTX Plus */
137 /* Secondary bus interrupt routing is not supported yet */
139 MTXplus_map_irq(struct pci_dev
*dev
, unsigned char idsel
, unsigned char pin
)
141 static char pci_irq_table
[][4] =
143 * MPIC interrupts for various IDSEL values (MPIC IRQ0 =
144 * Linux IRQ16 (to leave room for ISA IRQs at 0-15).
145 * PCI IDSEL/INTPIN->INTLINE
149 {19, 0, 0, 0}, /* IDSEL 12 - SCSI */
150 { 0, 0, 0, 0}, /* IDSEL 13 - unused */
151 {18, 0, 0, 0}, /* IDSEL 14 - Enet 1 */
152 { 0, 0, 0, 0}, /* IDSEL 15 - unused */
153 {25, 26, 27, 28}, /* IDSEL 16 - PCI Slot 1P */
154 {26, 27, 28, 25}, /* IDSEL 17 - PCI Slot 2P */
155 {27, 28, 25, 26}, /* IDSEL 18 - PCI Slot 3P */
156 {26, 0, 0, 0}, /* IDSEL 19 - Enet 2 */
157 { 0, 0, 0, 0} /* IDSEL 20 - P2P Bridge */
160 const long min_idsel
= 12, max_idsel
= 20, irqs_per_slot
= 4;
161 return PCI_IRQ_TABLE_LOOKUP
;
165 Genesis2_map_irq(struct pci_dev
*dev
, unsigned char idsel
, unsigned char pin
)
174 * PMC1 16 - IRQ9,10,11,12 = PMC1 A-D
175 * PMC2 17 - IRQ12,9,10,11 = A-D
178 * PCIX 20 - IRQ9,10,11,12 = PCI A-D
186 * PMC1 16 - IRQ9,10,11,12 = PMC A-D
187 * PMC2 17 - IRQ12,9,10,11 = PMC A-D
188 * PCIX 20 - IRQ9,10,11,12 = PMC A-D
196 * PMC1 16 - 9,10,11,12 = A-D
197 * PMC2 17 - 9,10,11,12 = B,C,D,A
200 static char pci_irq_table
[][4] =
202 * MPIC interrupts for various IDSEL values (MPIC IRQ0 =
203 * Linux IRQ16 (to leave room for ISA IRQs at 0-15).
204 * PCI IDSEL/INTPIN->INTLINE
208 {19, 0, 0, 0}, /* IDSEL 12 - SCSI */
209 { 0, 0, 0, 0}, /* IDSEL 13 - Universe PCI - VME */
210 {18, 0, 0, 0}, /* IDSEL 14 - Enet 1 */
211 { 0, 0, 0, 0}, /* IDSEL 15 - unused */
212 {25, 26, 27, 28}, /* IDSEL 16 - PCI/PMC Slot 1P */
213 {28, 25, 26, 27}, /* IDSEL 17 - PCI/PMC Slot 2P */
214 {27, 28, 25, 26}, /* IDSEL 18 - PCI Slot 3P */
215 {26, 0, 0, 0}, /* IDSEL 19 - Enet 2 */
216 {25, 26, 27, 28} /* IDSEL 20 - P2P Bridge */
219 const long min_idsel
= 12, max_idsel
= 20, irqs_per_slot
= 4;
220 return PCI_IRQ_TABLE_LOOKUP
;
223 #define MOTOROLA_CPUTYPE_REG 0x800
224 #define MOTOROLA_BASETYPE_REG 0x803
225 #define MPIC_RAVEN_ID 0x48010000
226 #define MPIC_HAWK_ID 0x48030000
227 #define MOT_PROC2_BIT 0x800
229 static u_char pplus_openpic_initsenses
[] __initdata
= {
230 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_POSITIVE
), /* MVME2600_INT_SIO */
231 (IRQ_SENSE_EDGE
| IRQ_POLARITY_NEGATIVE
),/*MVME2600_INT_FALCN_ECC_ERR */
232 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
),/*MVME2600_INT_PCI_ETHERNET */
233 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* MVME2600_INT_PCI_SCSI */
234 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
),/*MVME2600_INT_PCI_GRAPHICS */
235 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* MVME2600_INT_PCI_VME0 */
236 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* MVME2600_INT_PCI_VME1 */
237 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* MVME2600_INT_PCI_VME2 */
238 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* MVME2600_INT_PCI_VME3 */
239 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* MVME2600_INT_PCI_INTA */
240 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* MVME2600_INT_PCI_INTB */
241 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* MVME2600_INT_PCI_INTC */
242 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* MVME2600_INT_PCI_INTD */
243 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* MVME2600_INT_LM_SIG0 */
244 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* MVME2600_INT_LM_SIG1 */
245 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
),
249 int prep_keybd_present
= 1;
253 /* 0x100 mask assumes for Raven and Hawk boards that the level/edge
256 /* 0x200 if this board has a Hawk chip. */
258 /* or'ed with 0x80 if this board should be checked for multi CPU */
261 int (*map_irq
) (struct pci_dev
*, unsigned char, unsigned char);
263 struct brd_info mot_info
[] = {
264 {0x300, 0x00, 0x00, "MVME 2400", Genesis2_map_irq
},
265 {0x1E0, 0xE0, 0x00, "Mesquite cPCI (MCP750)", mesquite_map_irq
},
266 {0x1E0, 0xE1, 0x00, "Sitka cPCI (MCPN750)", sitka_map_irq
},
267 {0x1E0, 0xE2, 0x00, "Mesquite cPCI (MCP750) w/ HAC", mesquite_map_irq
},
268 {0x1E0, 0xF6, 0x80, "MTX Plus", MTXplus_map_irq
},
269 {0x1E0, 0xF6, 0x81, "Dual MTX Plus", MTXplus_map_irq
},
270 {0x1E0, 0xF7, 0x80, "MTX wo/ Parallel Port", MTX_map_irq
},
271 {0x1E0, 0xF7, 0x81, "Dual MTX wo/ Parallel Port", MTX_map_irq
},
272 {0x1E0, 0xF8, 0x80, "MTX w/ Parallel Port", MTX_map_irq
},
273 {0x1E0, 0xF8, 0x81, "Dual MTX w/ Parallel Port", MTX_map_irq
},
274 {0x1E0, 0xF9, 0x00, "MVME 2300", Genesis2_map_irq
},
275 {0x1E0, 0xFA, 0x00, "MVME 2300SC/2600", Genesis2_map_irq
},
276 {0x1E0, 0xFB, 0x00, "MVME 2600 with MVME712M", Genesis2_map_irq
},
277 {0x1E0, 0xFC, 0x00, "MVME 2600/2700 with MVME761", Genesis2_map_irq
},
278 {0x1E0, 0xFD, 0x80, "MVME 3600 with MVME712M", Genesis2_map_irq
},
279 {0x1E0, 0xFD, 0x81, "MVME 4600 with MVME712M", Genesis2_map_irq
},
280 {0x1E0, 0xFE, 0x80, "MVME 3600 with MVME761", Genesis2_map_irq
},
281 {0x1E0, 0xFE, 0x81, "MVME 4600 with MVME761", Genesis2_map_irq
},
282 {0x000, 0x00, 0x00, "", NULL
}
285 void __init
pplus_set_board_type(void)
287 unsigned char cpu_type
;
288 unsigned char base_mod
;
290 unsigned short devid
;
291 unsigned long *ProcInfo
= NULL
;
293 cpu_type
= inb(MOTOROLA_CPUTYPE_REG
) & 0xF0;
294 base_mod
= inb(MOTOROLA_BASETYPE_REG
);
295 early_read_config_word(0, 0, 0, PCI_VENDOR_ID
, &devid
);
297 for (entry
= 0; mot_info
[entry
].cpu_type
!= 0; entry
++) {
298 /* Check for Hawk chip */
299 if (mot_info
[entry
].cpu_type
& 0x200) {
300 if (devid
!= PCI_DEVICE_ID_MOTOROLA_HAWK
)
303 /* store the system config register for later use. */
305 (unsigned long *)ioremap(PPLUS_SYS_CONFIG_REG
, 4);
307 /* Check non hawk boards */
308 if ((mot_info
[entry
].cpu_type
& 0xff) != cpu_type
)
311 if (mot_info
[entry
].base_type
== 0) {
316 if (mot_info
[entry
].base_type
!= base_mod
)
320 if (!(mot_info
[entry
].max_cpu
& 0x80)) {
325 /* processor 1 not present and max processor zero indicated */
326 if ((*ProcInfo
& MOT_PROC2_BIT
)
327 && !(mot_info
[entry
].max_cpu
& 0x7f)) {
332 /* processor 1 present and max processor zero indicated */
333 if (!(*ProcInfo
& MOT_PROC2_BIT
)
334 && (mot_info
[entry
].max_cpu
& 0x7f)) {
339 /* Indicate to system if this is a multiprocessor board */
340 if (!(*ProcInfo
& MOT_PROC2_BIT
))
345 /* No particular cpu type found - assume Mesquite (MCP750) */
348 Motherboard_map_name
= (unsigned char *)mot_info
[mot_entry
].name
;
349 ppc_md
.pci_map_irq
= mot_info
[mot_entry
].map_irq
;
351 void __init
pplus_pib_init(void)
354 unsigned short short_reg
;
356 struct pci_dev
*dev
= NULL
;
359 * Perform specific configuration for the Via Tech or
360 * or Winbond PCI-ISA-Bridge part.
362 if ((dev
= pci_get_device(PCI_VENDOR_ID_VIA
,
363 PCI_DEVICE_ID_VIA_82C586_1
, dev
))) {
365 * PPCBUG does not set the enable bits
366 * for the IDE device. Force them on here.
368 pci_read_config_byte(dev
, 0x40, ®
);
370 reg
|= 0x03; /* IDE: Chip Enable Bits */
371 pci_write_config_byte(dev
, 0x40, reg
);
374 if ((dev
= pci_get_device(PCI_VENDOR_ID_VIA
,
375 PCI_DEVICE_ID_VIA_82C586_2
,
376 dev
)) && (dev
->devfn
= 0x5a)) {
377 /* Force correct USB interrupt */
379 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, dev
->irq
);
382 if ((dev
= pci_get_device(PCI_VENDOR_ID_WINBOND
,
383 PCI_DEVICE_ID_WINBOND_83C553
, dev
))) {
384 /* Clear PCI Interrupt Routing Control Register. */
386 pci_write_config_word(dev
, 0x44, short_reg
);
387 /* Route IDE interrupts to IRQ 14 */
389 pci_write_config_byte(dev
, 0x43, reg
);
392 if ((dev
= pci_get_device(PCI_VENDOR_ID_WINBOND
,
393 PCI_DEVICE_ID_WINBOND_82C105
, dev
))) {
395 * Disable LEGIRQ mode so PCI INTS are routed
396 * directly to the 8259 and enable both channels
398 pci_write_config_dword(dev
, 0x40, 0x10ff0033);
400 /* Force correct IDE interrupt */
402 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, dev
->irq
);
407 void __init
pplus_set_VIA_IDE_legacy(void)
409 unsigned short vend
, dev
;
411 early_read_config_word(0, 0, PCI_DEVFN(0xb, 1), PCI_VENDOR_ID
, &vend
);
412 early_read_config_word(0, 0, PCI_DEVFN(0xb, 1), PCI_DEVICE_ID
, &dev
);
414 if ((vend
== PCI_VENDOR_ID_VIA
) &&
415 (dev
== PCI_DEVICE_ID_VIA_82C586_1
)) {
418 /* put back original "standard" port base addresses */
419 early_write_config_dword(0, 0, PCI_DEVFN(0xb, 1),
420 PCI_BASE_ADDRESS_0
, 0x1f1);
421 early_write_config_dword(0, 0, PCI_DEVFN(0xb, 1),
422 PCI_BASE_ADDRESS_1
, 0x3f5);
423 early_write_config_dword(0, 0, PCI_DEVFN(0xb, 1),
424 PCI_BASE_ADDRESS_2
, 0x171);
425 early_write_config_dword(0, 0, PCI_DEVFN(0xb, 1),
426 PCI_BASE_ADDRESS_3
, 0x375);
427 early_write_config_dword(0, 0, PCI_DEVFN(0xb, 1),
428 PCI_BASE_ADDRESS_4
, 0xcc01);
430 /* put into legacy mode */
431 early_read_config_byte(0, 0, PCI_DEVFN(0xb, 1), PCI_CLASS_PROG
,
434 early_write_config_byte(0, 0, PCI_DEVFN(0xb, 1), PCI_CLASS_PROG
,
439 void pplus_set_VIA_IDE_native(void)
441 unsigned short vend
, dev
;
443 early_read_config_word(0, 0, PCI_DEVFN(0xb, 1), PCI_VENDOR_ID
, &vend
);
444 early_read_config_word(0, 0, PCI_DEVFN(0xb, 1), PCI_DEVICE_ID
, &dev
);
446 if ((vend
== PCI_VENDOR_ID_VIA
) &&
447 (dev
== PCI_DEVICE_ID_VIA_82C586_1
)) {
450 /* put into native mode */
451 early_read_config_byte(0, 0, PCI_DEVFN(0xb, 1), PCI_CLASS_PROG
,
454 early_write_config_byte(0, 0, PCI_DEVFN(0xb, 1), PCI_CLASS_PROG
,
459 void __init
pplus_pcibios_fixup(void)
463 unsigned short devid
;
464 unsigned char base_mod
;
466 printk(KERN_INFO
"Setting PCI interrupts for a \"%s\"\n",
467 Motherboard_map_name
);
469 /* Setup the Winbond or Via PIB */
472 /* Set up floppy in PS/2 mode */
473 outb(0x09, SIO_CONFIG_RA
);
474 reg
= inb(SIO_CONFIG_RD
);
475 reg
= (reg
& 0x3F) | 0x40;
476 outb(reg
, SIO_CONFIG_RD
);
477 outb(reg
, SIO_CONFIG_RD
); /* Have to write twice to change! */
479 /* This is a hack. If this is a 2300 or 2400 mot board then there is
480 * no keyboard controller and we have to indicate that.
483 early_read_config_word(0, 0, 0, PCI_VENDOR_ID
, &devid
);
484 base_mod
= inb(MOTOROLA_BASETYPE_REG
);
485 if ((devid
== PCI_DEVICE_ID_MOTOROLA_HAWK
) ||
486 (base_mod
== 0xF9) || (base_mod
== 0xFA) || (base_mod
== 0xE1))
487 prep_keybd_present
= 0;
490 void __init
pplus_find_bridges(void)
492 struct pci_controller
*hose
;
494 hose
= pcibios_alloc_controller();
498 hose
->first_busno
= 0;
499 hose
->last_busno
= 0xff;
501 hose
->pci_mem_offset
= PREP_ISA_MEM_BASE
;
502 hose
->io_base_virt
= (void *)PREP_ISA_IO_BASE
;
504 pci_init_resource(&hose
->io_resource
, PPLUS_PCI_IO_START
,
505 PPLUS_PCI_IO_END
, IORESOURCE_IO
, "PCI host bridge");
506 pci_init_resource(&hose
->mem_resources
[0], PPLUS_PROC_PCI_MEM_START
,
507 PPLUS_PROC_PCI_MEM_END
, IORESOURCE_MEM
,
510 hose
->io_space
.start
= PPLUS_PCI_IO_START
;
511 hose
->io_space
.end
= PPLUS_PCI_IO_END
;
512 hose
->mem_space
.start
= PPLUS_PCI_MEM_START
;
513 hose
->mem_space
.end
= PPLUS_PCI_MEM_END
- HAWK_MPIC_SIZE
;
515 if (hawk_init(hose
, PPLUS_HAWK_PPC_REG_BASE
, PPLUS_PROC_PCI_MEM_START
,
516 PPLUS_PROC_PCI_MEM_END
- HAWK_MPIC_SIZE
,
517 PPLUS_PROC_PCI_IO_START
, PPLUS_PROC_PCI_IO_END
,
518 PPLUS_PROC_PCI_MEM_END
- HAWK_MPIC_SIZE
+ 1)
520 printk(KERN_CRIT
"Could not initialize host bridge\n");
524 pplus_set_VIA_IDE_legacy();
526 hose
->last_busno
= pciauto_bus_scan(hose
, hose
->first_busno
);
528 ppc_md
.pcibios_fixup
= pplus_pcibios_fixup
;
529 ppc_md
.pci_swizzle
= common_swizzle
;
532 static int pplus_show_cpuinfo(struct seq_file
*m
)
534 seq_printf(m
, "vendor\t\t: Motorola MCG\n");
535 seq_printf(m
, "machine\t\t: %s\n", Motherboard_map_name
);
540 static void __init
pplus_setup_arch(void)
542 struct pci_controller
*hose
;
545 ppc_md
.progress("pplus_setup_arch: enter", 0);
547 /* init to some ~sane value until calibrate_delay() runs */
548 loops_per_jiffy
= 50000000;
551 ppc_md
.progress("pplus_setup_arch: find_bridges", 0);
553 /* Setup PCI host bridge */
554 pplus_find_bridges();
556 hose
= pci_bus_to_hose(0);
557 isa_io_base
= (ulong
) hose
->io_base_virt
;
560 ppc_md
.progress("pplus_setup_arch: set_board_type", 0);
562 pplus_set_board_type();
564 /* Enable L2. Assume we don't need to flush -- Cort */
565 *(unsigned char *)(PPLUS_L2_CONTROL_REG
) |= 3;
567 #ifdef CONFIG_BLK_DEV_INITRD
569 ROOT_DEV
= Root_RAM0
;
572 #ifdef CONFIG_ROOT_NFS
575 ROOT_DEV
= Root_SDA2
;
578 printk(KERN_INFO
"Motorola PowerPlus Platform\n");
580 "Port by MontaVista Software, Inc. (source@mvista.com)\n");
582 #ifdef CONFIG_VGA_CONSOLE
583 /* remap the VGA memory */
584 vgacon_remap_base
= (unsigned long)ioremap(PPLUS_ISA_MEM_BASE
,
586 conswitchp
= &vga_con
;
588 #ifdef CONFIG_PPCBUG_NVRAM
589 /* Read in NVRAM data */
592 /* if no bootargs, look in NVRAM */
593 if (cmd_line
[0] == '\0') {
595 bootargs
= prep_nvram_get_var("bootargs");
596 if (bootargs
!= NULL
) {
597 strcpy(cmd_line
, bootargs
);
599 strcpy(saved_command_line
, cmd_line
);
604 ppc_md
.progress("pplus_setup_arch: exit", 0);
607 static void pplus_restart(char *cmd
)
609 unsigned long i
= 10000;
613 /* set VIA IDE controller into native mode */
614 pplus_set_VIA_IDE_native();
616 /* set exception prefix high - to the prom */
617 _nmask_and_or_msr(0, MSR_IP
);
619 /* make sure bit 0 (reset) is a 0 */
620 outb(inb(0x92) & ~1L, 0x92);
621 /* signal a reset to system control port A - soft reset */
622 outb(inb(0x92) | 1, 0x92);
626 panic("restart failed\n");
629 static void pplus_halt(void)
631 /* set exception prefix high - to the prom */
632 _nmask_and_or_msr(MSR_EE
, MSR_IP
);
634 /* make sure bit 0 (reset) is a 0 */
635 outb(inb(0x92) & ~1L, 0x92);
636 /* signal a reset to system control port A - soft reset */
637 outb(inb(0x92) | 1, 0x92);
645 static void pplus_power_off(void)
650 static unsigned int pplus_irq_canonicalize(u_int irq
)
658 static void __init
pplus_init_IRQ(void)
663 ppc_md
.progress("init_irq: enter", 0);
665 OpenPIC_InitSenses
= pplus_openpic_initsenses
;
666 OpenPIC_NumInitSenses
= sizeof(pplus_openpic_initsenses
);
668 if (OpenPIC_Addr
!= NULL
) {
670 openpic_set_sources(0, 16, OpenPIC_Addr
+ 0x10000);
671 openpic_init(NUM_8259_INTERRUPTS
);
672 openpic_hookup_cascade(NUM_8259_INTERRUPTS
, "82c59 cascade",
674 ppc_md
.get_irq
= openpic_get_irq
;
677 for (i
= 0; i
< NUM_8259_INTERRUPTS
; i
++)
678 irq_desc
[i
].handler
= &i8259_pic
;
683 ppc_md
.progress("init_irq: exit", 0);
686 #if defined(CONFIG_BLK_DEV_IDE) || defined(CONFIG_BLK_DEV_IDE_MODULE)
690 static int pplus_ide_default_irq(unsigned long base
)
702 static unsigned long pplus_ide_default_io_base(int index
)
715 pplus_ide_init_hwif_ports(hw_regs_t
* hw
, unsigned long data_port
,
716 unsigned long ctrl_port
, int *irq
)
718 unsigned long reg
= data_port
;
721 for (i
= IDE_DATA_OFFSET
; i
<= IDE_STATUS_OFFSET
; i
++) {
722 hw
->io_ports
[i
] = reg
;
727 hw
->io_ports
[IDE_CONTROL_OFFSET
] = ctrl_port
;
729 hw
->io_ports
[IDE_CONTROL_OFFSET
] =
730 hw
->io_ports
[IDE_DATA_OFFSET
] + 0x206;
733 *irq
= pplus_ide_default_irq(data_port
);
738 /* PowerPlus (MTX) support */
739 static int __init
smp_pplus_probe(void)
741 extern int mot_multi
;
744 openpic_request_IPIs();
752 static void __init
smp_pplus_kick_cpu(int nr
)
754 *(unsigned long *)KERNELBASE
= nr
;
755 asm volatile ("dcbf 0,%0"::"r" (KERNELBASE
):"memory");
756 printk(KERN_INFO
"CPU1 reset, waiting\n");
759 static void __init
smp_pplus_setup_cpu(int cpu_nr
)
762 do_openpic_setup_cpu();
765 static struct smp_ops_t pplus_smp_ops
= {
766 smp_openpic_message_pass
,
770 .give_timebase
= smp_generic_give_timebase
,
771 .take_timebase
= smp_generic_take_timebase
,
773 #endif /* CONFIG_SMP */
776 static void print_dbat(int idx
, u32 bat
)
781 sprintf(str
, "DBAT%c%c = 0x%08x\n",
782 (char)((idx
- DBAT0U
) / 2) + '0', (idx
& 1) ? 'L' : 'U', bat
);
783 ppc_md
.progress(str
, 0);
786 #define DUMP_DBAT(x) \
788 u32 __temp = mfspr(x);\
789 print_dbat(x, __temp); \
792 static void dump_dbats(void)
794 if (ppc_md
.progress
) {
807 static unsigned long __init
pplus_find_end_of_memory(void)
812 ppc_md
.progress("pplus_find_end_of_memory", 0);
818 total
= hawk_get_mem_size(PPLUS_HAWK_SMC_BASE
);
822 static void __init
pplus_map_io(void)
824 io_block_mapping(PPLUS_ISA_IO_BASE
, PPLUS_ISA_IO_BASE
, 0x10000000,
826 io_block_mapping(0xfef80000, 0xfef80000, 0x00080000, _PAGE_IO
);
829 static void __init
pplus_init2(void)
832 request_region(PREP_NVRAM_AS0
, 0x8, "nvram");
834 request_region(0x20, 0x20, "pic1");
835 request_region(0xa0, 0x20, "pic2");
836 request_region(0x00, 0x20, "dma1");
837 request_region(0x40, 0x20, "timer");
838 request_region(0x80, 0x10, "dma page reg");
839 request_region(0xc0, 0x20, "dma2");
843 * Set BAT 2 to access 0x8000000 so progress messages will work and set BAT 3
844 * to 0xf0000000 to access Falcon/Raven or Hawk registers
846 static __inline__
void pplus_set_bat(void)
848 /* wait for all outstanding memory accesses to complete */
852 mtspr(SPRN_DBAT2U
, 0x80001ffe);
853 mtspr(SPRN_DBAT2L
, 0x8000002a);
854 mtspr(SPRN_DBAT3U
, 0xf0001ffe);
855 mtspr(SPRN_DBAT3L
, 0xf000002a);
857 /* wait for updates */
862 platform_init(unsigned long r3
, unsigned long r4
, unsigned long r5
,
863 unsigned long r6
, unsigned long r7
)
865 parse_bootinfo(find_bootinfo());
867 /* Map in board regs, etc. */
870 isa_io_base
= PREP_ISA_IO_BASE
;
871 isa_mem_base
= PREP_ISA_MEM_BASE
;
872 pci_dram_offset
= PREP_PCI_DRAM_OFFSET
;
873 ISA_DMA_THRESHOLD
= 0x00ffffff;
874 DMA_MODE_READ
= 0x44;
875 DMA_MODE_WRITE
= 0x48;
877 ppc_md
.setup_arch
= pplus_setup_arch
;
878 ppc_md
.show_cpuinfo
= pplus_show_cpuinfo
;
879 ppc_md
.irq_canonicalize
= pplus_irq_canonicalize
;
880 ppc_md
.init_IRQ
= pplus_init_IRQ
;
881 /* this gets changed later on if we have an OpenPIC -- Cort */
882 ppc_md
.get_irq
= i8259_irq
;
883 ppc_md
.init
= pplus_init2
;
885 ppc_md
.restart
= pplus_restart
;
886 ppc_md
.power_off
= pplus_power_off
;
887 ppc_md
.halt
= pplus_halt
;
889 TODC_INIT(TODC_TYPE_MK48T59
, PREP_NVRAM_AS0
, PREP_NVRAM_AS1
,
892 ppc_md
.time_init
= todc_time_init
;
893 ppc_md
.set_rtc_time
= todc_set_rtc_time
;
894 ppc_md
.get_rtc_time
= todc_get_rtc_time
;
895 ppc_md
.calibrate_decr
= todc_calibrate_decr
;
896 ppc_md
.nvram_read_val
= todc_m48txx_read_val
;
897 ppc_md
.nvram_write_val
= todc_m48txx_write_val
;
899 ppc_md
.find_end_of_memory
= pplus_find_end_of_memory
;
900 ppc_md
.setup_io_mappings
= pplus_map_io
;
902 #if defined(CONFIG_BLK_DEV_IDE) || defined(CONFIG_BLK_DEV_IDE_MODULE)
903 ppc_ide_md
.default_irq
= pplus_ide_default_irq
;
904 ppc_ide_md
.default_io_base
= pplus_ide_default_io_base
;
905 ppc_ide_md
.ide_init_hwif
= pplus_ide_init_hwif_ports
;
908 #ifdef CONFIG_SERIAL_TEXT_DEBUG
909 ppc_md
.progress
= gen550_progress
;
910 #endif /* CONFIG_SERIAL_TEXT_DEBUG */
912 ppc_md
.kgdb_map_scc
= gen550_kgdb_map_scc
;
915 ppc_md
.smp_ops
= &pplus_smp_ops
;
916 #endif /* CONFIG_SMP */