1 /* linux/arch/arm/mach-s3c2410/clock.c
3 * Copyright (c) 2004-2005 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C2410 Clock control support
8 * Based on, and code from linux/arch/arm/mach-versatile/clock.c
10 ** Copyright (C) 2004 ARM Limited.
11 ** Written by Deep Blue Solutions Limited.
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
29 #include <linux/init.h>
30 #include <linux/module.h>
31 #include <linux/kernel.h>
32 #include <linux/list.h>
33 #include <linux/errno.h>
34 #include <linux/err.h>
35 #include <linux/device.h>
36 #include <linux/sysdev.h>
38 #include <linux/interrupt.h>
39 #include <linux/ioport.h>
41 #include <asm/hardware.h>
42 #include <asm/atomic.h>
46 #include <asm/hardware/clock.h>
47 #include <asm/arch/regs-clock.h>
52 /* clock information */
54 static LIST_HEAD(clocks
);
55 static DECLARE_MUTEX(clocks_sem
);
59 void inline s3c24xx_clk_enable(unsigned int clocks
, unsigned int enable
)
64 local_irq_save(flags
);
66 clkcon
= __raw_readl(S3C2410_CLKCON
);
72 /* ensure none of the special function bits set */
73 clkcon
&= ~(S3C2410_CLKCON_IDLE
|S3C2410_CLKCON_POWER
);
75 __raw_writel(clkcon
, S3C2410_CLKCON
);
77 local_irq_restore(flags
);
80 /* enable and disable calls for use with the clk struct */
82 static int clk_null_enable(struct clk
*clk
, int enable
)
87 int s3c24xx_clkcon_enable(struct clk
*clk
, int enable
)
89 s3c24xx_clk_enable(clk
->ctrlbit
, enable
);
95 struct clk
*clk_get(struct device
*dev
, const char *id
)
98 struct clk
*clk
= ERR_PTR(-ENOENT
);
101 idno
= (dev
== NULL
) ? -1 : to_platform_device(dev
)->id
;
105 list_for_each_entry(p
, &clocks
, list
) {
107 strcmp(id
, p
->name
) == 0 &&
108 try_module_get(p
->owner
)) {
114 /* check for the case where a device was supplied, but the
115 * clock that was being searched for is not device specific */
118 list_for_each_entry(p
, &clocks
, list
) {
119 if (p
->id
== -1 && strcmp(id
, p
->name
) == 0 &&
120 try_module_get(p
->owner
)) {
131 void clk_put(struct clk
*clk
)
133 module_put(clk
->owner
);
136 int clk_enable(struct clk
*clk
)
141 return (clk
->enable
)(clk
, 1);
144 void clk_disable(struct clk
*clk
)
147 (clk
->enable
)(clk
, 0);
151 int clk_use(struct clk
*clk
)
153 atomic_inc(&clk
->used
);
158 void clk_unuse(struct clk
*clk
)
160 atomic_dec(&clk
->used
);
163 unsigned long clk_get_rate(struct clk
*clk
)
171 while (clk
->parent
!= NULL
&& clk
->rate
== 0)
177 long clk_round_rate(struct clk
*clk
, unsigned long rate
)
182 int clk_set_rate(struct clk
*clk
, unsigned long rate
)
187 struct clk
*clk_get_parent(struct clk
*clk
)
192 EXPORT_SYMBOL(clk_get
);
193 EXPORT_SYMBOL(clk_put
);
194 EXPORT_SYMBOL(clk_enable
);
195 EXPORT_SYMBOL(clk_disable
);
196 EXPORT_SYMBOL(clk_use
);
197 EXPORT_SYMBOL(clk_unuse
);
198 EXPORT_SYMBOL(clk_get_rate
);
199 EXPORT_SYMBOL(clk_round_rate
);
200 EXPORT_SYMBOL(clk_set_rate
);
201 EXPORT_SYMBOL(clk_get_parent
);
205 static struct clk clk_xtal
= {
213 static struct clk clk_f
= {
221 static struct clk clk_h
= {
229 static struct clk clk_p
= {
237 /* clocks that could be registered by external code */
239 struct clk s3c24xx_dclk0
= {
244 struct clk s3c24xx_dclk1
= {
249 struct clk s3c24xx_clkout0
= {
254 struct clk s3c24xx_clkout1
= {
259 struct clk s3c24xx_uclk
= {
265 /* clock definitions */
267 static struct clk init_clocks
[] = {
271 .enable
= s3c24xx_clkcon_enable
,
272 .ctrlbit
= S3C2410_CLKCON_NAND
277 .enable
= s3c24xx_clkcon_enable
,
278 .ctrlbit
= S3C2410_CLKCON_LCDC
280 { .name
= "usb-host",
283 .enable
= s3c24xx_clkcon_enable
,
284 .ctrlbit
= S3C2410_CLKCON_USBH
286 { .name
= "usb-device",
289 .enable
= s3c24xx_clkcon_enable
,
290 .ctrlbit
= S3C2410_CLKCON_USBD
295 .enable
= s3c24xx_clkcon_enable
,
296 .ctrlbit
= S3C2410_CLKCON_PWMT
301 .enable
= s3c24xx_clkcon_enable
,
302 .ctrlbit
= S3C2410_CLKCON_SDI
307 .enable
= s3c24xx_clkcon_enable
,
308 .ctrlbit
= S3C2410_CLKCON_UART0
313 .enable
= s3c24xx_clkcon_enable
,
314 .ctrlbit
= S3C2410_CLKCON_UART1
319 .enable
= s3c24xx_clkcon_enable
,
320 .ctrlbit
= S3C2410_CLKCON_UART2
325 .enable
= s3c24xx_clkcon_enable
,
326 .ctrlbit
= S3C2410_CLKCON_GPIO
331 .enable
= s3c24xx_clkcon_enable
,
332 .ctrlbit
= S3C2410_CLKCON_RTC
337 .enable
= s3c24xx_clkcon_enable
,
338 .ctrlbit
= S3C2410_CLKCON_ADC
343 .enable
= s3c24xx_clkcon_enable
,
344 .ctrlbit
= S3C2410_CLKCON_IIC
349 .enable
= s3c24xx_clkcon_enable
,
350 .ctrlbit
= S3C2410_CLKCON_IIS
355 .enable
= s3c24xx_clkcon_enable
,
356 .ctrlbit
= S3C2410_CLKCON_SPI
358 { .name
= "watchdog",
365 /* initialise the clock system */
367 int s3c24xx_register_clock(struct clk
*clk
)
369 clk
->owner
= THIS_MODULE
;
370 atomic_set(&clk
->used
, 0);
372 if (clk
->enable
== NULL
)
373 clk
->enable
= clk_null_enable
;
375 /* add to the list of available clocks */
378 list_add(&clk
->list
, &clocks
);
384 /* initalise all the clocks */
386 int __init
s3c24xx_setup_clocks(unsigned long xtal
,
391 struct clk
*clkp
= init_clocks
;
395 printk(KERN_INFO
"S3C2410 Clocks, (c) 2004 Simtec Electronics\n");
397 /* initialise the main system clocks */
399 clk_xtal
.rate
= xtal
;
405 /* it looks like just setting the register here is not good
406 * enough, and causes the odd hang at initial boot time, so
407 * do all of them indivdually.
409 * I think disabling the LCD clock if the LCD is active is
410 * very dangerous, and therefore the bootloader should be
411 * careful to not enable the LCD clock if it is not needed.
413 * and of course, this looks neater
416 s3c24xx_clk_enable(S3C2410_CLKCON_NAND
, 0);
417 s3c24xx_clk_enable(S3C2410_CLKCON_USBH
, 0);
418 s3c24xx_clk_enable(S3C2410_CLKCON_USBD
, 0);
419 s3c24xx_clk_enable(S3C2410_CLKCON_ADC
, 0);
420 s3c24xx_clk_enable(S3C2410_CLKCON_IIC
, 0);
421 s3c24xx_clk_enable(S3C2410_CLKCON_SPI
, 0);
423 /* assume uart clocks are correctly setup */
425 /* register our clocks */
427 if (s3c24xx_register_clock(&clk_xtal
) < 0)
428 printk(KERN_ERR
"failed to register master xtal\n");
430 if (s3c24xx_register_clock(&clk_f
) < 0)
431 printk(KERN_ERR
"failed to register cpu fclk\n");
433 if (s3c24xx_register_clock(&clk_h
) < 0)
434 printk(KERN_ERR
"failed to register cpu hclk\n");
436 if (s3c24xx_register_clock(&clk_p
) < 0)
437 printk(KERN_ERR
"failed to register cpu pclk\n");
439 /* register clocks from clock array */
441 for (ptr
= 0; ptr
< ARRAY_SIZE(init_clocks
); ptr
++, clkp
++) {
442 ret
= s3c24xx_register_clock(clkp
);
444 printk(KERN_ERR
"Failed to register clock %s (%d)\n",
452 /* S3C2440 extended clock support */
454 #ifdef CONFIG_CPU_S3C2440
456 static struct clk s3c2440_clk_upll
= {
461 static struct clk s3c2440_clk_cam
= {
465 .enable
= s3c24xx_clkcon_enable
,
466 .ctrlbit
= S3C2440_CLKCON_CAMERA
,
469 static struct clk s3c2440_clk_ac97
= {
473 .enable
= s3c24xx_clkcon_enable
,
474 .ctrlbit
= S3C2440_CLKCON_CAMERA
,
477 static int s3c2440_clk_add(struct sys_device
*sysdev
)
479 unsigned long upllcon
= __raw_readl(S3C2410_UPLLCON
);
481 s3c2440_clk_upll
.rate
= s3c2410_get_pll(upllcon
, clk_xtal
.rate
);
483 printk("S3C2440: Clock Support, UPLL %ld.%03ld MHz\n",
484 print_mhz(s3c2440_clk_upll
.rate
));
486 s3c24xx_register_clock(&s3c2440_clk_ac97
);
487 s3c24xx_register_clock(&s3c2440_clk_cam
);
488 s3c24xx_register_clock(&s3c2440_clk_upll
);
490 clk_disable(&s3c2440_clk_ac97
);
491 clk_disable(&s3c2440_clk_cam
);
496 static struct sysdev_driver s3c2440_clk_driver
= {
497 .add
= s3c2440_clk_add
,
500 static int s3c24xx_clk_driver(void)
502 return sysdev_driver_register(&s3c2440_sysclass
, &s3c2440_clk_driver
);
505 arch_initcall(s3c24xx_clk_driver
);
507 #endif /* CONFIG_CPU_S3C2440 */