4 | fpsp_ovfl --- FPSP handler for overflow exception
6 | Overflow occurs when a floating-point intermediate result is
7 | too large to be represented in a floating-point data register,
8 | or when storing to memory, the contents of a floating-point
9 | data register are too large to be represented in the
12 | Trap disabled results
14 | If the instruction is move_out, then garbage is stored in the
15 | destination. If the instruction is not move_out, then the
16 | destination is not affected. For 68881 compatibility, the
17 | following values should be stored at the destination, based
18 | on the current rounding mode:
20 | RN Infinity with the sign of the intermediate result.
21 | RZ Largest magnitude number, with the sign of the
22 | intermediate result.
23 | RM For pos overflow, the largest pos number. For neg overflow,
25 | RP For pos overflow, +infinity. For neg overflow, the largest
28 | Trap enabled results
29 | All trap disabled code applies. In addition the exceptional
30 | operand needs to be made available to the users exception handler
31 | with a bias of $6000 subtracted from the exponent.
35 | Copyright (C) Motorola, Inc. 1990
38 | THIS IS UNPUBLISHED PROPRIETARY SOURCE CODE OF MOTOROLA
39 | The copyright notice above does not evidence any
40 | actual or intended publication of such source code.
42 X_OVFL: |idnt 2,1 | Motorola 040 Floating Point Software Package
61 moveml %d0-%d1/%a0-%a1,USER_DA(%a6)
62 fmovemx %fp0-%fp3,USER_FP0(%a6)
63 fmoveml %fpcr/%fpsr/%fpiar,USER_FPCR(%a6)
66 | The 040 doesn't set the AINEX bit in the FPSR, the following
67 | line temporarily rectifies this error.
69 bsetb #ainex_bit,FPSR_AEXCEPT(%a6)
71 bsrl ovf_adj |denormalize, round & store interm op
73 | if overflow traps not enabled check for inexact exception
75 btstb #ovfl_bit,FPCR_ENABLE(%a6)
80 bfextu CMDREG3B(%a6){#6:#3},%d0 |get dest reg no
81 bclrb %d0,FPR_DIRTY_BITS(%a6) |clr dest dirty bit
83 movel USER_FPSR(%a6),FPSR_SHADOW(%a6)
84 orl #sx_mask,E_BYTE(%a6)
86 moveml USER_DA(%a6),%d0-%d1/%a0-%a1
87 fmovemx USER_FP0(%a6),%fp0-%fp3
88 fmoveml USER_FPCR(%a6),%fpcr/%fpsr/%fpiar
93 | It is possible to have either inex2 or inex1 exceptions with the
94 | ovfl. If the inex enable bit is set in the FPCR, and either
95 | inex2 or inex1 occurred, we must clean up and branch to the
99 | move.b FPCR_ENABLE(%a6),%d0
100 | and.b FPSR_EXCEPT(%a6),%d0
102 btstb #inex2_bit,FPCR_ENABLE(%a6)
105 | Inexact enabled and reported, and we must take an inexact exception.
108 btstb #E3,E_BYTE(%a6)
110 bfextu CMDREG3B(%a6){#6:#3},%d0 |get dest reg no
111 bclrb %d0,FPR_DIRTY_BITS(%a6) |clr dest dirty bit
113 movel USER_FPSR(%a6),FPSR_SHADOW(%a6)
114 orl #sx_mask,E_BYTE(%a6)
116 moveb #INEX_VEC,EXC_VEC+1(%a6)
117 moveml USER_DA(%a6),%d0-%d1/%a0-%a1
118 fmovemx USER_FP0(%a6),%fp0-%fp3
119 fmoveml USER_FPCR(%a6),%fpcr/%fpsr/%fpiar
125 bclrb #E3,E_BYTE(%a6) |test and clear E3 bit
128 | Clear dirty bit on dest resister in the frame before branching
131 bfextu CMDREG3B(%a6){#6:#3},%d0 |get dest reg no
132 bclrb %d0,FPR_DIRTY_BITS(%a6) |clr dest dirty bit
133 bsrl b1238_fix |test for bug1238 case
135 movel USER_FPSR(%a6),FPSR_SHADOW(%a6)
136 orl #sx_mask,E_BYTE(%a6)
137 moveml USER_DA(%a6),%d0-%d1/%a0-%a1
138 fmovemx USER_FP0(%a6),%fp0-%fp3
139 fmoveml USER_FPCR(%a6),%fpcr/%fpsr/%fpiar
144 moveml USER_DA(%a6),%d0-%d1/%a0-%a1
145 fmovemx USER_FP0(%a6),%fp0-%fp3
146 fmoveml USER_FPCR(%a6),%fpcr/%fpsr/%fpiar
155 | Have a0 point to the correct operand.
157 btstb #E3,E_BYTE(%a6) |test E3 bit
166 bclrb #sign_bit,LOCAL_EX(%a0)
169 bsrl g_opcls |returns opclass in d0
170 cmpiw #3,%d0 |check for opclass3
174 | FPSR_CC is saved and restored because ovf_r_x3 affects it. The
175 | CCs are defined to be 'not affected' for the opclass3 instruction.
177 moveb FPSR_CC(%a6),L_SCR1(%a6)
178 bsrl ovf_r_x3 |returns a0 pointing to result
179 moveb L_SCR1(%a6),FPSR_CC(%a6)
180 bral store |stores to memory or register
183 bsrl ovf_r_x2 |returns a0 pointing to result
184 bral store |stores to memory or register