2 * linux/drivers/char/clps711x.c
4 * Driver for CLPS711x serial ports
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
8 * Copyright 1999 ARM Limited
9 * Copyright (C) 2000 Deep Blue Solutions Ltd.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 * $Id: clps711x.c,v 1.42 2002/07/28 10:03:28 rmk Exp $
28 #include <linux/config.h>
30 #if defined(CONFIG_SERIAL_CLPS711X_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
34 #include <linux/module.h>
35 #include <linux/ioport.h>
36 #include <linux/init.h>
37 #include <linux/console.h>
38 #include <linux/sysrq.h>
39 #include <linux/spinlock.h>
40 #include <linux/device.h>
41 #include <linux/tty.h>
42 #include <linux/tty_flip.h>
43 #include <linux/serial_core.h>
44 #include <linux/serial.h>
46 #include <asm/hardware.h>
49 #include <asm/hardware/clps7111.h>
53 #define SERIAL_CLPS711X_MAJOR 204
54 #define SERIAL_CLPS711X_MINOR 40
55 #define SERIAL_CLPS711X_NR UART_NR
58 * We use the relevant SYSCON register as a base address for these ports.
60 #define UBRLCR(port) ((port)->iobase + UBRLCR1 - SYSCON1)
61 #define UARTDR(port) ((port)->iobase + UARTDR1 - SYSCON1)
62 #define SYSFLG(port) ((port)->iobase + SYSFLG1 - SYSCON1)
63 #define SYSCON(port) ((port)->iobase + SYSCON1 - SYSCON1)
65 #define TX_IRQ(port) ((port)->irq)
66 #define RX_IRQ(port) ((port)->irq + 1)
68 #define UART_ANY_ERR (UARTDR_FRMERR | UARTDR_PARERR | UARTDR_OVERR)
70 #define tx_enabled(port) ((port)->unused[0])
72 static void clps711xuart_stop_tx(struct uart_port
*port
)
74 if (tx_enabled(port
)) {
75 disable_irq(TX_IRQ(port
));
80 static void clps711xuart_start_tx(struct uart_port
*port
)
82 if (!tx_enabled(port
)) {
83 enable_irq(TX_IRQ(port
));
88 static void clps711xuart_stop_rx(struct uart_port
*port
)
90 disable_irq(RX_IRQ(port
));
93 static void clps711xuart_enable_ms(struct uart_port
*port
)
97 static irqreturn_t
clps711xuart_int_rx(int irq
, void *dev_id
, struct pt_regs
*regs
)
99 struct uart_port
*port
= dev_id
;
100 struct tty_struct
*tty
= port
->info
->tty
;
101 unsigned int status
, ch
, flg
;
103 status
= clps_readl(SYSFLG(port
));
104 while (!(status
& SYSFLG_URXFE
)) {
105 ch
= clps_readl(UARTDR(port
));
107 if (tty
->flip
.count
>= TTY_FLIPBUF_SIZE
)
114 * Note that the error handling code is
115 * out of the main execution path
117 if (unlikely(ch
& UART_ANY_ERR
)) {
118 if (ch
& UARTDR_PARERR
)
119 port
->icount
.parity
++;
120 else if (ch
& UARTDR_FRMERR
)
121 port
->icount
.frame
++;
122 if (ch
& UARTDR_OVERR
)
123 port
->icount
.overrun
++;
125 ch
&= port
->read_status_mask
;
127 if (ch
& UARTDR_PARERR
)
129 else if (ch
& UARTDR_FRMERR
)
137 if (uart_handle_sysrq_char(port
, ch
, regs
))
141 * CHECK: does overrun affect the current character?
142 * ASSUMPTION: it does not.
144 uart_insert_char(port
, ch
, UARTDR_OVERR
, ch
, flg
);
147 status
= clps_readl(SYSFLG(port
));
149 tty_flip_buffer_push(tty
);
153 static irqreturn_t
clps711xuart_int_tx(int irq
, void *dev_id
, struct pt_regs
*regs
)
155 struct uart_port
*port
= dev_id
;
156 struct circ_buf
*xmit
= &port
->info
->xmit
;
160 clps_writel(port
->x_char
, UARTDR(port
));
165 if (uart_circ_empty(xmit
) || uart_tx_stopped(port
)) {
166 clps711xuart_stop_tx(port
);
170 count
= port
->fifosize
>> 1;
172 clps_writel(xmit
->buf
[xmit
->tail
], UARTDR(port
));
173 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
175 if (uart_circ_empty(xmit
))
177 } while (--count
> 0);
179 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
180 uart_write_wakeup(port
);
182 if (uart_circ_empty(xmit
))
183 clps711xuart_stop_tx(port
);
188 static unsigned int clps711xuart_tx_empty(struct uart_port
*port
)
190 unsigned int status
= clps_readl(SYSFLG(port
));
191 return status
& SYSFLG_UBUSY
? 0 : TIOCSER_TEMT
;
194 static unsigned int clps711xuart_get_mctrl(struct uart_port
*port
)
196 unsigned int port_addr
;
197 unsigned int result
= 0;
200 port_addr
= SYSFLG(port
);
201 if (port_addr
== SYSFLG1
) {
202 status
= clps_readl(SYSFLG1
);
203 if (status
& SYSFLG1_DCD
)
205 if (status
& SYSFLG1_DSR
)
207 if (status
& SYSFLG1_CTS
)
215 clps711xuart_set_mctrl_null(struct uart_port
*port
, unsigned int mctrl
)
219 static void clps711xuart_break_ctl(struct uart_port
*port
, int break_state
)
224 spin_lock_irqsave(&port
->lock
, flags
);
225 ubrlcr
= clps_readl(UBRLCR(port
));
226 if (break_state
== -1)
227 ubrlcr
|= UBRLCR_BREAK
;
229 ubrlcr
&= ~UBRLCR_BREAK
;
230 clps_writel(ubrlcr
, UBRLCR(port
));
231 spin_unlock_irqrestore(&port
->lock
, flags
);
234 static int clps711xuart_startup(struct uart_port
*port
)
239 tx_enabled(port
) = 1;
244 retval
= request_irq(TX_IRQ(port
), clps711xuart_int_tx
, 0,
245 "clps711xuart_tx", port
);
249 retval
= request_irq(RX_IRQ(port
), clps711xuart_int_rx
, 0,
250 "clps711xuart_rx", port
);
252 free_irq(TX_IRQ(port
), port
);
259 syscon
= clps_readl(SYSCON(port
));
260 syscon
|= SYSCON_UARTEN
;
261 clps_writel(syscon
, SYSCON(port
));
266 static void clps711xuart_shutdown(struct uart_port
*port
)
268 unsigned int ubrlcr
, syscon
;
273 free_irq(TX_IRQ(port
), port
); /* TX interrupt */
274 free_irq(RX_IRQ(port
), port
); /* RX interrupt */
279 syscon
= clps_readl(SYSCON(port
));
280 syscon
&= ~SYSCON_UARTEN
;
281 clps_writel(syscon
, SYSCON(port
));
284 * disable break condition and fifos
286 ubrlcr
= clps_readl(UBRLCR(port
));
287 ubrlcr
&= ~(UBRLCR_FIFOEN
| UBRLCR_BREAK
);
288 clps_writel(ubrlcr
, UBRLCR(port
));
292 clps711xuart_set_termios(struct uart_port
*port
, struct termios
*termios
,
295 unsigned int ubrlcr
, baud
, quot
;
299 * We don't implement CREAD.
301 termios
->c_cflag
|= CREAD
;
304 * Ask the core to calculate the divisor for us.
306 baud
= uart_get_baud_rate(port
, termios
, old
, 0, port
->uartclk
/16);
307 quot
= uart_get_divisor(port
, baud
);
309 switch (termios
->c_cflag
& CSIZE
) {
311 ubrlcr
= UBRLCR_WRDLEN5
;
314 ubrlcr
= UBRLCR_WRDLEN6
;
317 ubrlcr
= UBRLCR_WRDLEN7
;
320 ubrlcr
= UBRLCR_WRDLEN8
;
323 if (termios
->c_cflag
& CSTOPB
)
324 ubrlcr
|= UBRLCR_XSTOP
;
325 if (termios
->c_cflag
& PARENB
) {
326 ubrlcr
|= UBRLCR_PRTEN
;
327 if (!(termios
->c_cflag
& PARODD
))
328 ubrlcr
|= UBRLCR_EVENPRT
;
330 if (port
->fifosize
> 1)
331 ubrlcr
|= UBRLCR_FIFOEN
;
333 spin_lock_irqsave(&port
->lock
, flags
);
336 * Update the per-port timeout.
338 uart_update_timeout(port
, termios
->c_cflag
, baud
);
340 port
->read_status_mask
= UARTDR_OVERR
;
341 if (termios
->c_iflag
& INPCK
)
342 port
->read_status_mask
|= UARTDR_PARERR
| UARTDR_FRMERR
;
345 * Characters to ignore
347 port
->ignore_status_mask
= 0;
348 if (termios
->c_iflag
& IGNPAR
)
349 port
->ignore_status_mask
|= UARTDR_FRMERR
| UARTDR_PARERR
;
350 if (termios
->c_iflag
& IGNBRK
) {
352 * If we're ignoring parity and break indicators,
353 * ignore overruns to (for real raw support).
355 if (termios
->c_iflag
& IGNPAR
)
356 port
->ignore_status_mask
|= UARTDR_OVERR
;
361 clps_writel(ubrlcr
| quot
, UBRLCR(port
));
363 spin_unlock_irqrestore(&port
->lock
, flags
);
366 static const char *clps711xuart_type(struct uart_port
*port
)
368 return port
->type
== PORT_CLPS711X
? "CLPS711x" : NULL
;
372 * Configure/autoconfigure the port.
374 static void clps711xuart_config_port(struct uart_port
*port
, int flags
)
376 if (flags
& UART_CONFIG_TYPE
)
377 port
->type
= PORT_CLPS711X
;
380 static void clps711xuart_release_port(struct uart_port
*port
)
384 static int clps711xuart_request_port(struct uart_port
*port
)
389 static struct uart_ops clps711x_pops
= {
390 .tx_empty
= clps711xuart_tx_empty
,
391 .set_mctrl
= clps711xuart_set_mctrl_null
,
392 .get_mctrl
= clps711xuart_get_mctrl
,
393 .stop_tx
= clps711xuart_stop_tx
,
394 .start_tx
= clps711xuart_start_tx
,
395 .stop_rx
= clps711xuart_stop_rx
,
396 .enable_ms
= clps711xuart_enable_ms
,
397 .break_ctl
= clps711xuart_break_ctl
,
398 .startup
= clps711xuart_startup
,
399 .shutdown
= clps711xuart_shutdown
,
400 .set_termios
= clps711xuart_set_termios
,
401 .type
= clps711xuart_type
,
402 .config_port
= clps711xuart_config_port
,
403 .release_port
= clps711xuart_release_port
,
404 .request_port
= clps711xuart_request_port
,
407 static struct uart_port clps711x_ports
[UART_NR
] = {
410 .irq
= IRQ_UTXINT1
, /* IRQ_URXINT1, IRQ_UMSINT */
413 .ops
= &clps711x_pops
,
415 .flags
= ASYNC_BOOT_AUTOCONF
,
419 .irq
= IRQ_UTXINT2
, /* IRQ_URXINT2 */
422 .ops
= &clps711x_pops
,
424 .flags
= ASYNC_BOOT_AUTOCONF
,
428 #ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
430 * Print a string to the serial port trying not to disturb
431 * any possible real use of the port...
433 * The console_lock must be held when we get here.
435 * Note that this is called with interrupts already disabled
438 clps711xuart_console_write(struct console
*co
, const char *s
,
441 struct uart_port
*port
= clps711x_ports
+ co
->index
;
442 unsigned int status
, syscon
;
446 * Ensure that the port is enabled.
448 syscon
= clps_readl(SYSCON(port
));
449 clps_writel(syscon
| SYSCON_UARTEN
, SYSCON(port
));
452 * Now, do each character
454 for (i
= 0; i
< count
; i
++) {
456 status
= clps_readl(SYSFLG(port
));
457 } while (status
& SYSFLG_UTXFF
);
458 clps_writel(s
[i
], UARTDR(port
));
461 status
= clps_readl(SYSFLG(port
));
462 } while (status
& SYSFLG_UTXFF
);
463 clps_writel('\r', UARTDR(port
));
468 * Finally, wait for transmitter to become empty
469 * and restore the uart state.
472 status
= clps_readl(SYSFLG(port
));
473 } while (status
& SYSFLG_UBUSY
);
475 clps_writel(syscon
, SYSCON(port
));
479 clps711xuart_console_get_options(struct uart_port
*port
, int *baud
,
480 int *parity
, int *bits
)
482 if (clps_readl(SYSCON(port
)) & SYSCON_UARTEN
) {
483 unsigned int ubrlcr
, quot
;
485 ubrlcr
= clps_readl(UBRLCR(port
));
488 if (ubrlcr
& UBRLCR_PRTEN
) {
489 if (ubrlcr
& UBRLCR_EVENPRT
)
495 if ((ubrlcr
& UBRLCR_WRDLEN_MASK
) == UBRLCR_WRDLEN7
)
500 quot
= ubrlcr
& UBRLCR_BAUD_MASK
;
501 *baud
= port
->uartclk
/ (16 * (quot
+ 1));
505 static int __init
clps711xuart_console_setup(struct console
*co
, char *options
)
507 struct uart_port
*port
;
514 * Check whether an invalid uart number has been specified, and
515 * if so, search for the first available port that does have
518 port
= uart_get_console(clps711x_ports
, UART_NR
, co
);
521 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
523 clps711xuart_console_get_options(port
, &baud
, &parity
, &bits
);
525 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
528 static struct uart_driver clps711x_reg
;
529 static struct console clps711x_console
= {
531 .write
= clps711xuart_console_write
,
532 .device
= uart_console_device
,
533 .setup
= clps711xuart_console_setup
,
534 .flags
= CON_PRINTBUFFER
,
536 .data
= &clps711x_reg
,
539 static int __init
clps711xuart_console_init(void)
541 register_console(&clps711x_console
);
544 console_initcall(clps711xuart_console_init
);
546 #define CLPS711X_CONSOLE &clps711x_console
548 #define CLPS711X_CONSOLE NULL
551 static struct uart_driver clps711x_reg
= {
552 .driver_name
= "ttyCL",
554 .major
= SERIAL_CLPS711X_MAJOR
,
555 .minor
= SERIAL_CLPS711X_MINOR
,
558 .cons
= CLPS711X_CONSOLE
,
561 static int __init
clps711xuart_init(void)
565 printk(KERN_INFO
"Serial: CLPS711x driver $Revision: 1.42 $\n");
567 ret
= uart_register_driver(&clps711x_reg
);
571 for (i
= 0; i
< UART_NR
; i
++)
572 uart_add_one_port(&clps711x_reg
, &clps711x_ports
[i
]);
577 static void __exit
clps711xuart_exit(void)
581 for (i
= 0; i
< UART_NR
; i
++)
582 uart_remove_one_port(&clps711x_reg
, &clps711x_ports
[i
]);
584 uart_unregister_driver(&clps711x_reg
);
587 module_init(clps711xuart_init
);
588 module_exit(clps711xuart_exit
);
590 MODULE_AUTHOR("Deep Blue Solutions Ltd");
591 MODULE_DESCRIPTION("CLPS-711x generic serial driver $Revision: 1.42 $");
592 MODULE_LICENSE("GPL");
593 MODULE_ALIAS_CHARDEV(SERIAL_CLPS711X_MAJOR
, SERIAL_CLPS711X_MINOR
);