2 * OHCI HCD (Host Controller Driver) for USB.
4 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
5 * (C) Copyright 2000-2004 David Brownell <dbrownell@users.sourceforge.net>
7 * [ Initialisation is based on Linus' ]
8 * [ uhci code and gregs ohci fragments ]
9 * [ (C) Copyright 1999 Linus Torvalds ]
10 * [ (C) Copyright 1999 Gregory P. Smith]
13 * OHCI is the main "non-Intel/VIA" standard for USB 1.1 host controller
14 * interfaces (though some non-x86 Intel chips use it). It supports
15 * smarter hardware than UHCI. A download link for the spec available
16 * through the http://www.usb.org website.
20 * 2004/03/24 LH7A404 support (Durgesh Pattamatta & Marc Singer)
21 * 2004/02/04 use generic dma_* functions instead of pci_* (dsaxena@plexity.net)
22 * 2003/02/24 show registers in sysfs (Kevin Brosius)
24 * 2002/09/03 get rid of ed hashtables, rework periodic scheduling and
25 * bandwidth accounting; if debugging, show schedules in driverfs
26 * 2002/07/19 fixes to management of ED and schedule state.
27 * 2002/06/09 SA-1111 support (Christopher Hoover)
28 * 2002/06/01 remember frame when HC won't see EDs any more; use that info
29 * to fix urb unlink races caused by interrupt latency assumptions;
30 * minor ED field and function naming updates
31 * 2002/01/18 package as a patch for 2.5.3; this should match the
32 * 2.4.17 kernel modulo some bugs being fixed.
34 * 2001/10/18 merge pmac cleanup (Benjamin Herrenschmidt) and bugfixes
35 * from post-2.4.5 patches.
36 * 2001/09/20 URB_ZERO_PACKET support; hcca_dma portability, OPTi warning
37 * 2001/09/07 match PCI PM changes, errnos from Linus' tree
38 * 2001/05/05 fork 2.4.5 version into "hcd" framework, cleanup, simplify;
39 * pbook pci quirks gone (please fix pbook pci sw!) (db)
41 * 2001/04/08 Identify version on module load (gb)
42 * 2001/03/24 td/ed hashing to remove bus_to_virt (Steve Longerbeam);
44 * 2001/03/21 td and dev/ed allocation uses new pci_pool API (db)
45 * 2001/03/07 hcca allocation uses pci_alloc_consistent (Steve Longerbeam)
47 * 2000/09/26 fixed races in removing the private portion of the urb
48 * 2000/09/07 disable bulk and control lists when unlinking the last
49 * endpoint descriptor in order to avoid unrecoverable errors on
50 * the Lucent chips. (rwc@sgi)
51 * 2000/08/29 use bandwidth claiming hooks (thanks Randy!), fix some
52 * urb unlink probs, indentation fixes
53 * 2000/08/11 various oops fixes mostly affecting iso and cleanup from
55 * 2000/06/28 use PCI hotplug framework, for better power management
56 * and for Cardbus support (David Brownell)
57 * 2000/earlier: fixes for NEC/Lucent chips; suspend/resume handling
58 * when the controller loses power; handle UE; cleanup; ...
60 * v5.2 1999/12/07 URB 3rd preview,
61 * v5.1 1999/11/30 URB 2nd preview, cpia, (usb-scsi)
62 * v5.0 1999/11/22 URB Technical preview, Paul Mackerras powerbook susp/resume
63 * i386: HUB, Keyboard, Mouse, Printer
65 * v4.3 1999/10/27 multiple HCs, bulk_request
66 * v4.2 1999/09/05 ISO API alpha, new dev alloc, neg Error-codes
67 * v4.1 1999/08/27 Randy Dunlap's - ISO API first impl.
70 * v2.1 1999/05/09 code clean up
72 * v1.0 1999/04/27 initial release
74 * This file is licenced under the GPL.
77 #include <linux/config.h>
79 #ifdef CONFIG_USB_DEBUG
85 #include <linux/module.h>
86 #include <linux/moduleparam.h>
87 #include <linux/pci.h>
88 #include <linux/kernel.h>
89 #include <linux/delay.h>
90 #include <linux/ioport.h>
91 #include <linux/sched.h>
92 #include <linux/slab.h>
93 #include <linux/smp_lock.h>
94 #include <linux/errno.h>
95 #include <linux/init.h>
96 #include <linux/timer.h>
97 #include <linux/list.h>
98 #include <linux/usb.h>
99 #include <linux/usb_otg.h>
100 #include <linux/dma-mapping.h>
101 #include <linux/dmapool.h>
102 #include <linux/reboot.h>
106 #include <asm/system.h>
107 #include <asm/unaligned.h>
108 #include <asm/byteorder.h>
110 #include "../core/hcd.h"
112 #define DRIVER_VERSION "2005 April 22"
113 #define DRIVER_AUTHOR "Roman Weissgaerber, David Brownell"
114 #define DRIVER_DESC "USB 1.1 'Open' Host Controller (OHCI) Driver"
116 /*-------------------------------------------------------------------------*/
118 // #define OHCI_VERBOSE_DEBUG /* not always helpful */
120 /* For initializing controller (mask in an HCFS mode too) */
121 #define OHCI_CONTROL_INIT OHCI_CTRL_CBSR
122 #define OHCI_INTR_INIT \
123 (OHCI_INTR_MIE | OHCI_INTR_UE | OHCI_INTR_RD | OHCI_INTR_WDH)
126 /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
130 #ifdef CONFIG_ARCH_OMAP
131 /* OMAP doesn't support IR (no SMM; not needed) */
135 /*-------------------------------------------------------------------------*/
137 static const char hcd_name
[] = "ohci_hcd";
141 static void ohci_dump (struct ohci_hcd
*ohci
, int verbose
);
142 static int ohci_init (struct ohci_hcd
*ohci
);
143 static void ohci_stop (struct usb_hcd
*hcd
);
144 static int ohci_reboot (struct notifier_block
*, unsigned long , void *);
146 #include "ohci-hub.c"
147 #include "ohci-dbg.c"
148 #include "ohci-mem.c"
153 * On architectures with edge-triggered interrupts we must never return
156 #if defined(CONFIG_SA1111) /* ... or other edge-triggered systems */
157 #define IRQ_NOTMINE IRQ_HANDLED
159 #define IRQ_NOTMINE IRQ_NONE
163 /* Some boards misreport power switching/overcurrent */
164 static int distrust_firmware
= 1;
165 module_param (distrust_firmware
, bool, 0);
166 MODULE_PARM_DESC (distrust_firmware
,
167 "true to distrust firmware power/overcurrent setup");
169 /* Some boards leave IR set wrongly, since they fail BIOS/SMM handshakes */
170 static int no_handshake
= 0;
171 module_param (no_handshake
, bool, 0);
172 MODULE_PARM_DESC (no_handshake
, "true (not default) disables BIOS handshake");
174 /*-------------------------------------------------------------------------*/
177 * queue up an urb for anything except the root hub
179 static int ohci_urb_enqueue (
181 struct usb_host_endpoint
*ep
,
185 struct ohci_hcd
*ohci
= hcd_to_ohci (hcd
);
187 urb_priv_t
*urb_priv
;
188 unsigned int pipe
= urb
->pipe
;
193 #ifdef OHCI_VERBOSE_DEBUG
194 urb_print (urb
, "SUB", usb_pipein (pipe
));
197 /* every endpoint has a ed, locate and maybe (re)initialize it */
198 if (! (ed
= ed_get (ohci
, ep
, urb
->dev
, pipe
, urb
->interval
)))
201 /* for the private part of the URB we need the number of TDs (size) */
204 /* td_submit_urb() doesn't yet handle these */
205 if (urb
->transfer_buffer_length
> 4096)
208 /* 1 TD for setup, 1 for ACK, plus ... */
211 // case PIPE_INTERRUPT:
214 /* one TD for every 4096 Bytes (can be upto 8K) */
215 size
+= urb
->transfer_buffer_length
/ 4096;
216 /* ... and for any remaining bytes ... */
217 if ((urb
->transfer_buffer_length
% 4096) != 0)
219 /* ... and maybe a zero length packet to wrap it up */
222 else if ((urb
->transfer_flags
& URB_ZERO_PACKET
) != 0
223 && (urb
->transfer_buffer_length
224 % usb_maxpacket (urb
->dev
, pipe
,
225 usb_pipeout (pipe
))) == 0)
228 case PIPE_ISOCHRONOUS
: /* number of packets from URB */
229 size
= urb
->number_of_packets
;
233 /* allocate the private part of the URB */
234 urb_priv
= kmalloc (sizeof (urb_priv_t
) + size
* sizeof (struct td
*),
238 memset (urb_priv
, 0, sizeof (urb_priv_t
) + size
* sizeof (struct td
*));
239 INIT_LIST_HEAD (&urb_priv
->pending
);
240 urb_priv
->length
= size
;
243 /* allocate the TDs (deferring hash chain updates) */
244 for (i
= 0; i
< size
; i
++) {
245 urb_priv
->td
[i
] = td_alloc (ohci
, mem_flags
);
246 if (!urb_priv
->td
[i
]) {
247 urb_priv
->length
= i
;
248 urb_free_priv (ohci
, urb_priv
);
253 spin_lock_irqsave (&ohci
->lock
, flags
);
255 /* don't submit to a dead HC */
256 if (!HC_IS_RUNNING(hcd
->state
)) {
261 /* in case of unlink-during-submit */
262 spin_lock (&urb
->lock
);
263 if (urb
->status
!= -EINPROGRESS
) {
264 spin_unlock (&urb
->lock
);
265 urb
->hcpriv
= urb_priv
;
266 finish_urb (ohci
, urb
, NULL
);
271 /* schedule the ed if needed */
272 if (ed
->state
== ED_IDLE
) {
273 retval
= ed_schedule (ohci
, ed
);
276 if (ed
->type
== PIPE_ISOCHRONOUS
) {
277 u16 frame
= ohci_frame_no(ohci
);
279 /* delay a few frames before the first TD */
280 frame
+= max_t (u16
, 8, ed
->interval
);
281 frame
&= ~(ed
->interval
- 1);
283 urb
->start_frame
= frame
;
285 /* yes, only URB_ISO_ASAP is supported, and
286 * urb->start_frame is never used as input.
289 } else if (ed
->type
== PIPE_ISOCHRONOUS
)
290 urb
->start_frame
= ed
->last_iso
+ ed
->interval
;
292 /* fill the TDs and link them to the ed; and
293 * enable that part of the schedule, if needed
294 * and update count of queued periodic urbs
296 urb
->hcpriv
= urb_priv
;
297 td_submit_urb (ohci
, urb
);
300 spin_unlock (&urb
->lock
);
303 urb_free_priv (ohci
, urb_priv
);
304 spin_unlock_irqrestore (&ohci
->lock
, flags
);
309 * decouple the URB from the HC queues (TDs, urb_priv); it's
310 * already marked using urb->status. reporting is always done
311 * asynchronously, and we might be dealing with an urb that's
312 * partially transferred, or an ED with other urbs being unlinked.
314 static int ohci_urb_dequeue (struct usb_hcd
*hcd
, struct urb
*urb
)
316 struct ohci_hcd
*ohci
= hcd_to_ohci (hcd
);
319 #ifdef OHCI_VERBOSE_DEBUG
320 urb_print (urb
, "UNLINK", 1);
323 spin_lock_irqsave (&ohci
->lock
, flags
);
324 if (HC_IS_RUNNING(hcd
->state
)) {
325 urb_priv_t
*urb_priv
;
327 /* Unless an IRQ completed the unlink while it was being
328 * handed to us, flag it for unlink and giveback, and force
329 * some upcoming INTR_SF to call finish_unlinks()
331 urb_priv
= urb
->hcpriv
;
333 if (urb_priv
->ed
->state
== ED_OPER
)
334 start_ed_unlink (ohci
, urb_priv
->ed
);
338 * with HC dead, we won't respect hc queue pointers
339 * any more ... just clean up every urb's memory.
342 finish_urb (ohci
, urb
, NULL
);
344 spin_unlock_irqrestore (&ohci
->lock
, flags
);
348 /*-------------------------------------------------------------------------*/
350 /* frees config/altsetting state for endpoints,
351 * including ED memory, dummy TD, and bulk/intr data toggle
355 ohci_endpoint_disable (struct usb_hcd
*hcd
, struct usb_host_endpoint
*ep
)
357 struct ohci_hcd
*ohci
= hcd_to_ohci (hcd
);
359 struct ed
*ed
= ep
->hcpriv
;
360 unsigned limit
= 1000;
362 /* ASSERT: any requests/urbs are being unlinked */
363 /* ASSERT: nobody can be submitting urbs for this any more */
369 spin_lock_irqsave (&ohci
->lock
, flags
);
371 if (!HC_IS_RUNNING (hcd
->state
)) {
374 finish_unlinks (ohci
, 0, NULL
);
378 case ED_UNLINK
: /* wait for hw to finish? */
379 /* major IRQ delivery trouble loses INTR_SF too... */
381 ohci_warn (ohci
, "IRQ INTR_SF lossage\n");
384 spin_unlock_irqrestore (&ohci
->lock
, flags
);
385 set_current_state (TASK_UNINTERRUPTIBLE
);
386 schedule_timeout (1);
388 case ED_IDLE
: /* fully unlinked */
389 if (list_empty (&ed
->td_list
)) {
390 td_free (ohci
, ed
->dummy
);
394 /* else FALL THROUGH */
396 /* caller was supposed to have unlinked any requests;
397 * that's not our job. can't recover; must leak ed.
399 ohci_err (ohci
, "leak ed %p (#%02x) state %d%s\n",
400 ed
, ep
->desc
.bEndpointAddress
, ed
->state
,
401 list_empty (&ed
->td_list
) ? "" : " (has tds)");
402 td_free (ohci
, ed
->dummy
);
406 spin_unlock_irqrestore (&ohci
->lock
, flags
);
410 static int ohci_get_frame (struct usb_hcd
*hcd
)
412 struct ohci_hcd
*ohci
= hcd_to_ohci (hcd
);
414 return ohci_frame_no(ohci
);
417 static void ohci_usb_reset (struct ohci_hcd
*ohci
)
419 ohci
->hc_control
= ohci_readl (ohci
, &ohci
->regs
->control
);
420 ohci
->hc_control
&= OHCI_CTRL_RWC
;
421 ohci_writel (ohci
, ohci
->hc_control
, &ohci
->regs
->control
);
424 /* reboot notifier forcibly disables IRQs and DMA, helping kexec and
425 * other cases where the next software may expect clean state from the
426 * "firmware". this is bus-neutral, unlike shutdown() methods.
429 ohci_reboot (struct notifier_block
*block
, unsigned long code
, void *null
)
431 struct ohci_hcd
*ohci
;
433 ohci
= container_of (block
, struct ohci_hcd
, reboot_notifier
);
434 ohci_writel (ohci
, OHCI_INTR_MIE
, &ohci
->regs
->intrdisable
);
435 ohci_usb_reset (ohci
);
436 /* flush the writes */
437 (void) ohci_readl (ohci
, &ohci
->regs
->control
);
441 /*-------------------------------------------------------------------------*
443 *-------------------------------------------------------------------------*/
445 /* init memory, and kick BIOS/SMM off */
447 static int ohci_init (struct ohci_hcd
*ohci
)
452 ohci
->regs
= ohci_to_hcd(ohci
)->regs
;
453 ohci
->next_statechange
= jiffies
;
456 /* SMM owns the HC? not for long! */
457 if (!no_handshake
&& ohci_readl (ohci
,
458 &ohci
->regs
->control
) & OHCI_CTRL_IR
) {
461 ohci_dbg (ohci
, "USB HC TakeOver from BIOS/SMM\n");
463 /* this timeout is arbitrary. we make it long, so systems
464 * depending on usb keyboards may be usable even if the
465 * BIOS/SMM code seems pretty broken.
467 temp
= 500; /* arbitrary: five seconds */
469 ohci_writel (ohci
, OHCI_INTR_OC
, &ohci
->regs
->intrenable
);
470 ohci_writel (ohci
, OHCI_OCR
, &ohci
->regs
->cmdstatus
);
471 while (ohci_readl (ohci
, &ohci
->regs
->control
) & OHCI_CTRL_IR
) {
474 ohci_err (ohci
, "USB HC takeover failed!"
475 " (BIOS/SMM bug)\n");
479 ohci_usb_reset (ohci
);
483 /* Disable HC interrupts */
484 ohci_writel (ohci
, OHCI_INTR_MIE
, &ohci
->regs
->intrdisable
);
486 (void) ohci_readl (ohci
, &ohci
->regs
->control
);
491 ohci
->hcca
= dma_alloc_coherent (ohci_to_hcd(ohci
)->self
.controller
,
492 sizeof *ohci
->hcca
, &ohci
->hcca_dma
, 0);
496 if ((ret
= ohci_mem_init (ohci
)) < 0)
497 ohci_stop (ohci_to_hcd(ohci
));
503 /*-------------------------------------------------------------------------*/
505 /* Start an OHCI controller, set the BUS operational
506 * resets USB and controller
509 static int ohci_run (struct ohci_hcd
*ohci
)
512 int first
= ohci
->fminterval
== 0;
516 /* boot firmware should have set this up (5.1.1.3.1) */
519 temp
= ohci_readl (ohci
, &ohci
->regs
->fminterval
);
520 ohci
->fminterval
= temp
& 0x3fff;
521 if (ohci
->fminterval
!= FI
)
522 ohci_dbg (ohci
, "fminterval delta %d\n",
523 ohci
->fminterval
- FI
);
524 ohci
->fminterval
|= FSMP (ohci
->fminterval
) << 16;
525 /* also: power/overcurrent flags in roothub.a */
528 /* Reset USB nearly "by the book". RemoteWakeupConnected
529 * saved if boot firmware (BIOS/SMM/...) told us it's connected
530 * (for OHCI integrated on mainboard, it normally is)
532 ohci
->hc_control
= ohci_readl (ohci
, &ohci
->regs
->control
);
533 ohci_dbg (ohci
, "resetting from state '%s', control = 0x%x\n",
534 hcfs2string (ohci
->hc_control
& OHCI_CTRL_HCFS
),
537 if (ohci
->hc_control
& OHCI_CTRL_RWC
538 && !(ohci
->flags
& OHCI_QUIRK_AMD756
))
539 ohci_to_hcd(ohci
)->can_wakeup
= 1;
541 switch (ohci
->hc_control
& OHCI_CTRL_HCFS
) {
545 case OHCI_USB_SUSPEND
:
546 case OHCI_USB_RESUME
:
547 ohci
->hc_control
&= OHCI_CTRL_RWC
;
548 ohci
->hc_control
|= OHCI_USB_RESUME
;
549 temp
= 10 /* msec wait */;
551 // case OHCI_USB_RESET:
553 ohci
->hc_control
&= OHCI_CTRL_RWC
;
554 ohci
->hc_control
|= OHCI_USB_RESET
;
555 temp
= 50 /* msec wait */;
558 ohci_writel (ohci
, ohci
->hc_control
, &ohci
->regs
->control
);
560 (void) ohci_readl (ohci
, &ohci
->regs
->control
);
562 temp
= roothub_a (ohci
);
563 if (!(temp
& RH_A_NPS
)) {
564 unsigned ports
= temp
& RH_A_NDP
;
566 /* power down each port */
567 for (temp
= 0; temp
< ports
; temp
++)
568 ohci_writel (ohci
, RH_PS_LSDA
,
569 &ohci
->regs
->roothub
.portstatus
[temp
]);
571 // flush those writes
572 (void) ohci_readl (ohci
, &ohci
->regs
->control
);
573 memset (ohci
->hcca
, 0, sizeof (struct ohci_hcca
));
575 /* 2msec timelimit here means no irqs/preempt */
576 spin_lock_irq (&ohci
->lock
);
579 /* HC Reset requires max 10 us delay */
580 ohci_writel (ohci
, OHCI_HCR
, &ohci
->regs
->cmdstatus
);
581 temp
= 30; /* ... allow extra time */
582 while ((ohci_readl (ohci
, &ohci
->regs
->cmdstatus
) & OHCI_HCR
) != 0) {
584 spin_unlock_irq (&ohci
->lock
);
585 ohci_err (ohci
, "USB HC reset timed out!\n");
591 /* now we're in the SUSPEND state ... must go OPERATIONAL
592 * within 2msec else HC enters RESUME
594 * ... but some hardware won't init fmInterval "by the book"
595 * (SiS, OPTi ...), so reset again instead. SiS doesn't need
596 * this if we write fmInterval after we're OPERATIONAL.
597 * Unclear about ALi, ServerWorks, and others ... this could
598 * easily be a longstanding bug in chip init on Linux.
600 if (ohci
->flags
& OHCI_QUIRK_INITRESET
) {
601 ohci_writel (ohci
, ohci
->hc_control
, &ohci
->regs
->control
);
602 // flush those writes
603 (void) ohci_readl (ohci
, &ohci
->regs
->control
);
606 /* Tell the controller where the control and bulk lists are
607 * The lists are empty now. */
608 ohci_writel (ohci
, 0, &ohci
->regs
->ed_controlhead
);
609 ohci_writel (ohci
, 0, &ohci
->regs
->ed_bulkhead
);
611 /* a reset clears this */
612 ohci_writel (ohci
, (u32
) ohci
->hcca_dma
, &ohci
->regs
->hcca
);
614 periodic_reinit (ohci
);
616 /* some OHCI implementations are finicky about how they init.
617 * bogus values here mean not even enumeration could work.
619 if ((ohci_readl (ohci
, &ohci
->regs
->fminterval
) & 0x3fff0000) == 0
620 || !ohci_readl (ohci
, &ohci
->regs
->periodicstart
)) {
621 if (!(ohci
->flags
& OHCI_QUIRK_INITRESET
)) {
622 ohci
->flags
|= OHCI_QUIRK_INITRESET
;
623 ohci_dbg (ohci
, "enabling initreset quirk\n");
626 spin_unlock_irq (&ohci
->lock
);
627 ohci_err (ohci
, "init err (%08x %04x)\n",
628 ohci_readl (ohci
, &ohci
->regs
->fminterval
),
629 ohci_readl (ohci
, &ohci
->regs
->periodicstart
));
633 /* start controller operations */
634 ohci
->hc_control
&= OHCI_CTRL_RWC
;
635 ohci
->hc_control
|= OHCI_CONTROL_INIT
| OHCI_USB_OPER
;
636 ohci_writel (ohci
, ohci
->hc_control
, &ohci
->regs
->control
);
637 ohci_to_hcd(ohci
)->state
= HC_STATE_RUNNING
;
639 /* wake on ConnectStatusChange, matching external hubs */
640 ohci_writel (ohci
, RH_HS_DRWE
, &ohci
->regs
->roothub
.status
);
642 /* Choose the interrupts we care about now, others later on demand */
643 mask
= OHCI_INTR_INIT
;
644 ohci_writel (ohci
, mask
, &ohci
->regs
->intrstatus
);
645 ohci_writel (ohci
, mask
, &ohci
->regs
->intrenable
);
647 /* handle root hub init quirks ... */
648 temp
= roothub_a (ohci
);
649 temp
&= ~(RH_A_PSM
| RH_A_OCPM
);
650 if (ohci
->flags
& OHCI_QUIRK_SUPERIO
) {
651 /* NSC 87560 and maybe others */
653 temp
&= ~(RH_A_POTPGT
| RH_A_NPS
);
654 ohci_writel (ohci
, temp
, &ohci
->regs
->roothub
.a
);
655 } else if ((ohci
->flags
& OHCI_QUIRK_AMD756
) || distrust_firmware
) {
656 /* hub power always on; required for AMD-756 and some
657 * Mac platforms. ganged overcurrent reporting, if any.
660 ohci_writel (ohci
, temp
, &ohci
->regs
->roothub
.a
);
662 ohci_writel (ohci
, RH_HS_LPSC
, &ohci
->regs
->roothub
.status
);
663 ohci_writel (ohci
, (temp
& RH_A_NPS
) ? 0 : RH_B_PPCM
,
664 &ohci
->regs
->roothub
.b
);
665 // flush those writes
666 (void) ohci_readl (ohci
, &ohci
->regs
->control
);
668 spin_unlock_irq (&ohci
->lock
);
670 // POTPGT delay is bits 24-31, in 2 ms units.
671 mdelay ((temp
>> 23) & 0x1fe);
672 ohci_to_hcd(ohci
)->state
= HC_STATE_RUNNING
;
676 if (ohci_to_hcd(ohci
)->self
.root_hub
== NULL
) {
677 register_reboot_notifier (&ohci
->reboot_notifier
);
678 create_debug_files (ohci
);
684 /*-------------------------------------------------------------------------*/
686 /* an interrupt happens */
688 static irqreturn_t
ohci_irq (struct usb_hcd
*hcd
, struct pt_regs
*ptregs
)
690 struct ohci_hcd
*ohci
= hcd_to_ohci (hcd
);
691 struct ohci_regs __iomem
*regs
= ohci
->regs
;
694 /* we can eliminate a (slow) ohci_readl()
695 if _only_ WDH caused this irq */
696 if ((ohci
->hcca
->done_head
!= 0)
697 && ! (hc32_to_cpup (ohci
, &ohci
->hcca
->done_head
)
699 ints
= OHCI_INTR_WDH
;
701 /* cardbus/... hardware gone before remove() */
702 } else if ((ints
= ohci_readl (ohci
, ®s
->intrstatus
)) == ~(u32
)0) {
704 ohci_dbg (ohci
, "device removed!\n");
707 /* interrupt for some other device? */
708 } else if ((ints
&= ohci_readl (ohci
, ®s
->intrenable
)) == 0) {
712 if (ints
& OHCI_INTR_UE
) {
714 ohci_err (ohci
, "OHCI Unrecoverable Error, disabled\n");
715 // e.g. due to PCI Master/Target Abort
718 ohci_usb_reset (ohci
);
721 if (ints
& OHCI_INTR_RD
) {
722 ohci_vdbg (ohci
, "resume detect\n");
723 if (hcd
->state
!= HC_STATE_QUIESCING
)
724 schedule_work(&ohci
->rh_resume
);
727 if (ints
& OHCI_INTR_WDH
) {
728 if (HC_IS_RUNNING(hcd
->state
))
729 ohci_writel (ohci
, OHCI_INTR_WDH
, ®s
->intrdisable
);
730 spin_lock (&ohci
->lock
);
731 dl_done_list (ohci
, ptregs
);
732 spin_unlock (&ohci
->lock
);
733 if (HC_IS_RUNNING(hcd
->state
))
734 ohci_writel (ohci
, OHCI_INTR_WDH
, ®s
->intrenable
);
737 /* could track INTR_SO to reduce available PCI/... bandwidth */
739 /* handle any pending URB/ED unlinks, leaving INTR_SF enabled
740 * when there's still unlinking to be done (next frame).
742 spin_lock (&ohci
->lock
);
743 if (ohci
->ed_rm_list
)
744 finish_unlinks (ohci
, ohci_frame_no(ohci
), ptregs
);
745 if ((ints
& OHCI_INTR_SF
) != 0 && !ohci
->ed_rm_list
746 && HC_IS_RUNNING(hcd
->state
))
747 ohci_writel (ohci
, OHCI_INTR_SF
, ®s
->intrdisable
);
748 spin_unlock (&ohci
->lock
);
750 if (HC_IS_RUNNING(hcd
->state
)) {
751 ohci_writel (ohci
, ints
, ®s
->intrstatus
);
752 ohci_writel (ohci
, OHCI_INTR_MIE
, ®s
->intrenable
);
753 // flush those writes
754 (void) ohci_readl (ohci
, &ohci
->regs
->control
);
760 /*-------------------------------------------------------------------------*/
762 static void ohci_stop (struct usb_hcd
*hcd
)
764 struct ohci_hcd
*ohci
= hcd_to_ohci (hcd
);
766 ohci_dbg (ohci
, "stop %s controller (state 0x%02x)\n",
767 hcfs2string (ohci
->hc_control
& OHCI_CTRL_HCFS
),
771 flush_scheduled_work();
773 ohci_usb_reset (ohci
);
774 ohci_writel (ohci
, OHCI_INTR_MIE
, &ohci
->regs
->intrdisable
);
776 remove_debug_files (ohci
);
777 unregister_reboot_notifier (&ohci
->reboot_notifier
);
778 ohci_mem_cleanup (ohci
);
780 dma_free_coherent (hcd
->self
.controller
,
782 ohci
->hcca
, ohci
->hcca_dma
);
788 /*-------------------------------------------------------------------------*/
790 /* must not be called from interrupt context */
792 #if defined(CONFIG_USB_SUSPEND) || defined(CONFIG_PM)
794 static int ohci_restart (struct ohci_hcd
*ohci
)
798 struct urb_priv
*priv
;
799 struct usb_device
*root
= ohci_to_hcd(ohci
)->self
.root_hub
;
801 /* mark any devices gone, so they do nothing till khubd disconnects.
802 * recycle any "live" eds/tds (and urbs) right away.
803 * later, khubd disconnect processing will recycle the other state,
804 * (either as disconnect/reconnect, or maybe someday as a reset).
806 spin_lock_irq(&ohci
->lock
);
808 for (i
= 0; i
< root
->maxchild
; i
++) {
809 if (root
->children
[i
])
810 usb_set_device_state (root
->children
[i
],
811 USB_STATE_NOTATTACHED
);
813 if (!list_empty (&ohci
->pending
))
814 ohci_dbg(ohci
, "abort schedule...\n");
815 list_for_each_entry (priv
, &ohci
->pending
, pending
) {
816 struct urb
*urb
= priv
->td
[0]->urb
;
817 struct ed
*ed
= priv
->ed
;
821 ed
->state
= ED_UNLINK
;
822 ed
->hwINFO
|= cpu_to_hc32(ohci
, ED_DEQUEUE
);
823 ed_deschedule (ohci
, ed
);
825 ed
->ed_next
= ohci
->ed_rm_list
;
827 ohci
->ed_rm_list
= ed
;
832 ohci_dbg(ohci
, "bogus ed %p state %d\n",
836 spin_lock (&urb
->lock
);
837 urb
->status
= -ESHUTDOWN
;
838 spin_unlock (&urb
->lock
);
840 finish_unlinks (ohci
, 0, NULL
);
841 spin_unlock_irq(&ohci
->lock
);
843 /* paranoia, in case that didn't work: */
845 /* empty the interrupt branches */
846 for (i
= 0; i
< NUM_INTS
; i
++) ohci
->load
[i
] = 0;
847 for (i
= 0; i
< NUM_INTS
; i
++) ohci
->hcca
->int_table
[i
] = 0;
849 /* no EDs to remove */
850 ohci
->ed_rm_list
= NULL
;
852 /* empty control and bulk lists */
853 ohci
->ed_controltail
= NULL
;
854 ohci
->ed_bulktail
= NULL
;
856 if ((temp
= ohci_run (ohci
)) < 0) {
857 ohci_err (ohci
, "can't restart, %d\n", temp
);
860 /* here we "know" root ports should always stay powered,
861 * and that if we try to turn them back on the root hub
862 * will respond to CSC processing.
864 i
= roothub_a (ohci
) & RH_A_NDP
;
866 ohci_writel (ohci
, RH_PS_PSS
,
867 &ohci
->regs
->roothub
.portstatus
[temp
]);
868 ohci_dbg (ohci
, "restart complete\n");
874 /*-------------------------------------------------------------------------*/
876 #define DRIVER_INFO DRIVER_VERSION " " DRIVER_DESC
878 MODULE_AUTHOR (DRIVER_AUTHOR
);
879 MODULE_DESCRIPTION (DRIVER_INFO
);
880 MODULE_LICENSE ("GPL");
883 #include "ohci-pci.c"
887 #include "ohci-sa1111.c"
890 #ifdef CONFIG_ARCH_S3C2410
891 #include "ohci-s3c2410.c"
894 #ifdef CONFIG_ARCH_OMAP
895 #include "ohci-omap.c"
898 #ifdef CONFIG_ARCH_LH7A404
899 #include "ohci-lh7a404.c"
903 #include "ohci-pxa27x.c"
906 #ifdef CONFIG_SOC_AU1X00
907 #include "ohci-au1xxx.c"
910 #ifdef CONFIG_USB_OHCI_HCD_PPC_SOC
911 #include "ohci-ppc-soc.c"
914 #if !(defined(CONFIG_PCI) \
915 || defined(CONFIG_SA1111) \
916 || defined(CONFIG_ARCH_S3C2410) \
917 || defined(CONFIG_ARCH_OMAP) \
918 || defined (CONFIG_ARCH_LH7A404) \
919 || defined (CONFIG_PXA27x) \
920 || defined (CONFIG_SOC_AU1X00) \
921 || defined (CONFIG_USB_OHCI_HCD_PPC_SOC) \
923 #error "missing bus glue for ohci-hcd"