[PATCH] Avoid console spam with ext3 aborted journal.
[linux-2.6/verdex.git] / arch / ia64 / kernel / irq_ia64.c
blob4fe60c7a2e9069e5220a46de3aa9d3d340071a2f
1 /*
2 * linux/arch/ia64/kernel/irq.c
4 * Copyright (C) 1998-2001 Hewlett-Packard Co
5 * Stephane Eranian <eranian@hpl.hp.com>
6 * David Mosberger-Tang <davidm@hpl.hp.com>
8 * 6/10/99: Updated to bring in sync with x86 version to facilitate
9 * support for SMP and different interrupt controllers.
11 * 09/15/00 Goutham Rao <goutham.rao@intel.com> Implemented pci_irq_to_vector
12 * PCI to vector allocation routine.
13 * 04/14/2004 Ashok Raj <ashok.raj@intel.com>
14 * Added CPU Hotplug handling for IPF.
17 #include <linux/config.h>
18 #include <linux/module.h>
20 #include <linux/jiffies.h>
21 #include <linux/errno.h>
22 #include <linux/init.h>
23 #include <linux/interrupt.h>
24 #include <linux/ioport.h>
25 #include <linux/kernel_stat.h>
26 #include <linux/slab.h>
27 #include <linux/ptrace.h>
28 #include <linux/random.h> /* for rand_initialize_irq() */
29 #include <linux/signal.h>
30 #include <linux/smp.h>
31 #include <linux/smp_lock.h>
32 #include <linux/threads.h>
33 #include <linux/bitops.h>
35 #include <asm/delay.h>
36 #include <asm/intrinsics.h>
37 #include <asm/io.h>
38 #include <asm/hw_irq.h>
39 #include <asm/machvec.h>
40 #include <asm/pgtable.h>
41 #include <asm/system.h>
43 #ifdef CONFIG_PERFMON
44 # include <asm/perfmon.h>
45 #endif
47 #define IRQ_DEBUG 0
49 /* default base addr of IPI table */
50 void __iomem *ipi_base_addr = ((void __iomem *)
51 (__IA64_UNCACHED_OFFSET | IA64_IPI_DEFAULT_BASE_ADDR));
54 * Legacy IRQ to IA-64 vector translation table.
56 __u8 isa_irq_to_vector_map[16] = {
57 /* 8259 IRQ translation, first 16 entries */
58 0x2f, 0x20, 0x2e, 0x2d, 0x2c, 0x2b, 0x2a, 0x29,
59 0x28, 0x27, 0x26, 0x25, 0x24, 0x23, 0x22, 0x21
61 EXPORT_SYMBOL(isa_irq_to_vector_map);
63 static unsigned long ia64_vector_mask[BITS_TO_LONGS(IA64_NUM_DEVICE_VECTORS)];
65 int
66 assign_irq_vector_nopanic (int irq)
68 int pos, vector;
69 again:
70 pos = find_first_zero_bit(ia64_vector_mask, IA64_NUM_DEVICE_VECTORS);
71 vector = IA64_FIRST_DEVICE_VECTOR + pos;
72 if (vector > IA64_LAST_DEVICE_VECTOR)
73 return -1;
74 if (test_and_set_bit(pos, ia64_vector_mask))
75 goto again;
76 return vector;
79 int
80 assign_irq_vector (int irq)
82 int vector = assign_irq_vector_nopanic(irq);
84 if (vector < 0)
85 panic("assign_irq_vector: out of interrupt vectors!");
87 return vector;
90 void
91 free_irq_vector (int vector)
93 int pos;
95 if (vector < IA64_FIRST_DEVICE_VECTOR || vector > IA64_LAST_DEVICE_VECTOR)
96 return;
98 pos = vector - IA64_FIRST_DEVICE_VECTOR;
99 if (!test_and_clear_bit(pos, ia64_vector_mask))
100 printk(KERN_WARNING "%s: double free!\n", __FUNCTION__);
103 #ifdef CONFIG_SMP
104 # define IS_RESCHEDULE(vec) (vec == IA64_IPI_RESCHEDULE)
105 #else
106 # define IS_RESCHEDULE(vec) (0)
107 #endif
109 * That's where the IVT branches when we get an external
110 * interrupt. This branches to the correct hardware IRQ handler via
111 * function ptr.
113 void
114 ia64_handle_irq (ia64_vector vector, struct pt_regs *regs)
116 unsigned long saved_tpr;
118 #if IRQ_DEBUG
120 unsigned long bsp, sp;
123 * Note: if the interrupt happened while executing in
124 * the context switch routine (ia64_switch_to), we may
125 * get a spurious stack overflow here. This is
126 * because the register and the memory stack are not
127 * switched atomically.
129 bsp = ia64_getreg(_IA64_REG_AR_BSP);
130 sp = ia64_getreg(_IA64_REG_SP);
132 if ((sp - bsp) < 1024) {
133 static unsigned char count;
134 static long last_time;
136 if (jiffies - last_time > 5*HZ)
137 count = 0;
138 if (++count < 5) {
139 last_time = jiffies;
140 printk("ia64_handle_irq: DANGER: less than "
141 "1KB of free stack space!!\n"
142 "(bsp=0x%lx, sp=%lx)\n", bsp, sp);
146 #endif /* IRQ_DEBUG */
149 * Always set TPR to limit maximum interrupt nesting depth to
150 * 16 (without this, it would be ~240, which could easily lead
151 * to kernel stack overflows).
153 irq_enter();
154 saved_tpr = ia64_getreg(_IA64_REG_CR_TPR);
155 ia64_srlz_d();
156 while (vector != IA64_SPURIOUS_INT_VECTOR) {
157 if (!IS_RESCHEDULE(vector)) {
158 ia64_setreg(_IA64_REG_CR_TPR, vector);
159 ia64_srlz_d();
161 __do_IRQ(local_vector_to_irq(vector), regs);
164 * Disable interrupts and send EOI:
166 local_irq_disable();
167 ia64_setreg(_IA64_REG_CR_TPR, saved_tpr);
169 ia64_eoi();
170 vector = ia64_get_ivr();
173 * This must be done *after* the ia64_eoi(). For example, the keyboard softirq
174 * handler needs to be able to wait for further keyboard interrupts, which can't
175 * come through until ia64_eoi() has been done.
177 irq_exit();
180 #ifdef CONFIG_HOTPLUG_CPU
182 * This function emulates a interrupt processing when a cpu is about to be
183 * brought down.
185 void ia64_process_pending_intr(void)
187 ia64_vector vector;
188 unsigned long saved_tpr;
189 extern unsigned int vectors_in_migration[NR_IRQS];
191 vector = ia64_get_ivr();
193 irq_enter();
194 saved_tpr = ia64_getreg(_IA64_REG_CR_TPR);
195 ia64_srlz_d();
198 * Perform normal interrupt style processing
200 while (vector != IA64_SPURIOUS_INT_VECTOR) {
201 if (!IS_RESCHEDULE(vector)) {
202 ia64_setreg(_IA64_REG_CR_TPR, vector);
203 ia64_srlz_d();
206 * Now try calling normal ia64_handle_irq as it would have got called
207 * from a real intr handler. Try passing null for pt_regs, hopefully
208 * it will work. I hope it works!.
209 * Probably could shared code.
211 vectors_in_migration[local_vector_to_irq(vector)]=0;
212 __do_IRQ(local_vector_to_irq(vector), NULL);
215 * Disable interrupts and send EOI
217 local_irq_disable();
218 ia64_setreg(_IA64_REG_CR_TPR, saved_tpr);
220 ia64_eoi();
221 vector = ia64_get_ivr();
223 irq_exit();
225 #endif
228 #ifdef CONFIG_SMP
229 extern irqreturn_t handle_IPI (int irq, void *dev_id, struct pt_regs *regs);
231 static struct irqaction ipi_irqaction = {
232 .handler = handle_IPI,
233 .flags = SA_INTERRUPT,
234 .name = "IPI"
236 #endif
238 void
239 register_percpu_irq (ia64_vector vec, struct irqaction *action)
241 irq_desc_t *desc;
242 unsigned int irq;
244 for (irq = 0; irq < NR_IRQS; ++irq)
245 if (irq_to_vector(irq) == vec) {
246 desc = irq_descp(irq);
247 desc->status |= IRQ_PER_CPU;
248 desc->handler = &irq_type_ia64_lsapic;
249 if (action)
250 setup_irq(irq, action);
254 void __init
255 init_IRQ (void)
257 register_percpu_irq(IA64_SPURIOUS_INT_VECTOR, NULL);
258 #ifdef CONFIG_SMP
259 register_percpu_irq(IA64_IPI_VECTOR, &ipi_irqaction);
260 #endif
261 #ifdef CONFIG_PERFMON
262 pfm_init_percpu();
263 #endif
264 platform_irq_init();
267 void
268 ia64_send_ipi (int cpu, int vector, int delivery_mode, int redirect)
270 void __iomem *ipi_addr;
271 unsigned long ipi_data;
272 unsigned long phys_cpu_id;
274 #ifdef CONFIG_SMP
275 phys_cpu_id = cpu_physical_id(cpu);
276 #else
277 phys_cpu_id = (ia64_getreg(_IA64_REG_CR_LID) >> 16) & 0xffff;
278 #endif
281 * cpu number is in 8bit ID and 8bit EID
284 ipi_data = (delivery_mode << 8) | (vector & 0xff);
285 ipi_addr = ipi_base_addr + ((phys_cpu_id << 4) | ((redirect & 1) << 3));
287 writeq(ipi_data, ipi_addr);