[PATCH] w1: Make w1 connector notifications depend on connector.
[linux-2.6/verdex.git] / drivers / video / sa1100fb.c
blobd9831fd4234184c92a0a4468839eb2612cec5388
1 /*
2 * linux/drivers/video/sa1100fb.c
4 * Copyright (C) 1999 Eric A. Thomas
5 * Based on acornfb.c Copyright (C) Russell King.
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive for
9 * more details.
11 * StrongARM 1100 LCD Controller Frame Buffer Driver
13 * Please direct your questions and comments on this driver to the following
14 * email address:
16 * linux-arm-kernel@lists.arm.linux.org.uk
18 * Clean patches should be sent to the ARM Linux Patch System. Please see the
19 * following web page for more information:
21 * http://www.arm.linux.org.uk/developer/patches/info.shtml
23 * Thank you.
25 * Known problems:
26 * - With the Neponset plugged into an Assabet, LCD powerdown
27 * doesn't work (LCD stays powered up). Therefore we shouldn't
28 * blank the screen.
29 * - We don't limit the CPU clock rate nor the mode selection
30 * according to the available SDRAM bandwidth.
32 * Other notes:
33 * - Linear grayscale palettes and the kernel.
34 * Such code does not belong in the kernel. The kernel frame buffer
35 * drivers do not expect a linear colourmap, but a colourmap based on
36 * the VT100 standard mapping.
38 * If your _userspace_ requires a linear colourmap, then the setup of
39 * such a colourmap belongs _in userspace_, not in the kernel. Code
40 * to set the colourmap correctly from user space has been sent to
41 * David Neuer. It's around 8 lines of C code, plus another 4 to
42 * detect if we are using grayscale.
44 * - The following must never be specified in a panel definition:
45 * LCCR0_LtlEnd, LCCR3_PixClkDiv, LCCR3_VrtSnchL, LCCR3_HorSnchL
47 * - The following should be specified:
48 * either LCCR0_Color or LCCR0_Mono
49 * either LCCR0_Sngl or LCCR0_Dual
50 * either LCCR0_Act or LCCR0_Pas
51 * either LCCR3_OutEnH or LCCD3_OutEnL
52 * either LCCR3_PixRsEdg or LCCR3_PixFlEdg
53 * either LCCR3_ACBsDiv or LCCR3_ACBsCntOff
55 * Code Status:
56 * 1999/04/01:
57 * - Driver appears to be working for Brutus 320x200x8bpp mode. Other
58 * resolutions are working, but only the 8bpp mode is supported.
59 * Changes need to be made to the palette encode and decode routines
60 * to support 4 and 16 bpp modes.
61 * Driver is not designed to be a module. The FrameBuffer is statically
62 * allocated since dynamic allocation of a 300k buffer cannot be
63 * guaranteed.
65 * 1999/06/17:
66 * - FrameBuffer memory is now allocated at run-time when the
67 * driver is initialized.
69 * 2000/04/10: Nicolas Pitre <nico@cam.org>
70 * - Big cleanup for dynamic selection of machine type at run time.
72 * 2000/07/19: Jamey Hicks <jamey@crl.dec.com>
73 * - Support for Bitsy aka Compaq iPAQ H3600 added.
75 * 2000/08/07: Tak-Shing Chan <tchan.rd@idthk.com>
76 * Jeff Sutherland <jsutherland@accelent.com>
77 * - Resolved an issue caused by a change made to the Assabet's PLD
78 * earlier this year which broke the framebuffer driver for newer
79 * Phase 4 Assabets. Some other parameters were changed to optimize
80 * for the Sharp display.
82 * 2000/08/09: Kunihiko IMAI <imai@vasara.co.jp>
83 * - XP860 support added
85 * 2000/08/19: Mark Huang <mhuang@livetoy.com>
86 * - Allows standard options to be passed on the kernel command line
87 * for most common passive displays.
89 * 2000/08/29:
90 * - s/save_flags_cli/local_irq_save/
91 * - remove unneeded extra save_flags_cli in sa1100fb_enable_lcd_controller
93 * 2000/10/10: Erik Mouw <J.A.K.Mouw@its.tudelft.nl>
94 * - Updated LART stuff. Fixed some minor bugs.
96 * 2000/10/30: Murphy Chen <murphy@mail.dialogue.com.tw>
97 * - Pangolin support added
99 * 2000/10/31: Roman Jordan <jor@hoeft-wessel.de>
100 * - Huw Webpanel support added
102 * 2000/11/23: Eric Peng <ericpeng@coventive.com>
103 * - Freebird add
105 * 2001/02/07: Jamey Hicks <jamey.hicks@compaq.com>
106 * Cliff Brake <cbrake@accelent.com>
107 * - Added PM callback
109 * 2001/05/26: <rmk@arm.linux.org.uk>
110 * - Fix 16bpp so that (a) we use the right colours rather than some
111 * totally random colour depending on what was in page 0, and (b)
112 * we don't de-reference a NULL pointer.
113 * - remove duplicated implementation of consistent_alloc()
114 * - convert dma address types to dma_addr_t
115 * - remove unused 'montype' stuff
116 * - remove redundant zero inits of init_var after the initial
117 * memzero.
118 * - remove allow_modeset (acornfb idea does not belong here)
120 * 2001/05/28: <rmk@arm.linux.org.uk>
121 * - massive cleanup - move machine dependent data into structures
122 * - I've left various #warnings in - if you see one, and know
123 * the hardware concerned, please get in contact with me.
125 * 2001/05/31: <rmk@arm.linux.org.uk>
126 * - Fix LCCR1 HSW value, fix all machine type specifications to
127 * keep values in line. (Please check your machine type specs)
129 * 2001/06/10: <rmk@arm.linux.org.uk>
130 * - Fiddle with the LCD controller from task context only; mainly
131 * so that we can run with interrupts on, and sleep.
132 * - Convert #warnings into #errors. No pain, no gain. ;)
134 * 2001/06/14: <rmk@arm.linux.org.uk>
135 * - Make the palette BPS value for 12bpp come out correctly.
136 * - Take notice of "greyscale" on any colour depth.
137 * - Make truecolor visuals use the RGB channel encoding information.
139 * 2001/07/02: <rmk@arm.linux.org.uk>
140 * - Fix colourmap problems.
142 * 2001/07/13: <abraham@2d3d.co.za>
143 * - Added support for the ICP LCD-Kit01 on LART. This LCD is
144 * manufactured by Prime View, model no V16C6448AB
146 * 2001/07/23: <rmk@arm.linux.org.uk>
147 * - Hand merge version from handhelds.org CVS tree. See patch
148 * notes for 595/1 for more information.
149 * - Drop 12bpp (it's 16bpp with different colour register mappings).
150 * - This hardware can not do direct colour. Therefore we don't
151 * support it.
153 * 2001/07/27: <rmk@arm.linux.org.uk>
154 * - Halve YRES on dual scan LCDs.
156 * 2001/08/22: <rmk@arm.linux.org.uk>
157 * - Add b/w iPAQ pixclock value.
159 * 2001/10/12: <rmk@arm.linux.org.uk>
160 * - Add patch 681/1 and clean up stork definitions.
163 #include <linux/config.h>
164 #include <linux/module.h>
165 #include <linux/kernel.h>
166 #include <linux/sched.h>
167 #include <linux/errno.h>
168 #include <linux/string.h>
169 #include <linux/interrupt.h>
170 #include <linux/slab.h>
171 #include <linux/fb.h>
172 #include <linux/delay.h>
173 #include <linux/init.h>
174 #include <linux/ioport.h>
175 #include <linux/cpufreq.h>
176 #include <linux/platform_device.h>
177 #include <linux/dma-mapping.h>
179 #include <asm/hardware.h>
180 #include <asm/io.h>
181 #include <asm/mach-types.h>
182 #include <asm/uaccess.h>
183 #include <asm/arch/assabet.h>
184 #include <asm/arch/shannon.h>
187 * debugging?
189 #define DEBUG 0
191 * Complain if VAR is out of range.
193 #define DEBUG_VAR 1
195 #undef ASSABET_PAL_VIDEO
197 #include "sa1100fb.h"
199 extern void (*sa1100fb_backlight_power)(int on);
200 extern void (*sa1100fb_lcd_power)(int on);
203 * IMHO this looks wrong. In 8BPP, length should be 8.
205 static struct sa1100fb_rgb rgb_8 = {
206 .red = { .offset = 0, .length = 4, },
207 .green = { .offset = 0, .length = 4, },
208 .blue = { .offset = 0, .length = 4, },
209 .transp = { .offset = 0, .length = 0, },
212 static struct sa1100fb_rgb def_rgb_16 = {
213 .red = { .offset = 11, .length = 5, },
214 .green = { .offset = 5, .length = 6, },
215 .blue = { .offset = 0, .length = 5, },
216 .transp = { .offset = 0, .length = 0, },
219 #ifdef CONFIG_SA1100_ASSABET
220 #ifndef ASSABET_PAL_VIDEO
222 * The assabet uses a sharp LQ039Q2DS54 LCD module. It is actually
223 * takes an RGB666 signal, but we provide it with an RGB565 signal
224 * instead (def_rgb_16).
226 static struct sa1100fb_mach_info lq039q2ds54_info __initdata = {
227 .pixclock = 171521, .bpp = 16,
228 .xres = 320, .yres = 240,
230 .hsync_len = 5, .vsync_len = 1,
231 .left_margin = 61, .upper_margin = 3,
232 .right_margin = 9, .lower_margin = 0,
234 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
236 .lccr0 = LCCR0_Color | LCCR0_Sngl | LCCR0_Act,
237 .lccr3 = LCCR3_OutEnH | LCCR3_PixRsEdg | LCCR3_ACBsDiv(2),
239 #else
240 static struct sa1100fb_mach_info pal_info __initdata = {
241 .pixclock = 67797, .bpp = 16,
242 .xres = 640, .yres = 512,
244 .hsync_len = 64, .vsync_len = 6,
245 .left_margin = 125, .upper_margin = 70,
246 .right_margin = 115, .lower_margin = 36,
248 .lccr0 = LCCR0_Color | LCCR0_Sngl | LCCR0_Act,
249 .lccr3 = LCCR3_OutEnH | LCCR3_PixRsEdg | LCCR3_ACBsDiv(512),
251 #endif
252 #endif
254 #ifdef CONFIG_SA1100_H3800
255 static struct sa1100fb_mach_info h3800_info __initdata = {
256 .pixclock = 174757, .bpp = 16,
257 .xres = 320, .yres = 240,
259 .hsync_len = 3, .vsync_len = 3,
260 .left_margin = 12, .upper_margin = 10,
261 .right_margin = 17, .lower_margin = 1,
263 .cmap_static = 1,
265 .lccr0 = LCCR0_Color | LCCR0_Sngl | LCCR0_Act,
266 .lccr3 = LCCR3_OutEnH | LCCR3_PixRsEdg | LCCR3_ACBsDiv(2),
268 #endif
270 #ifdef CONFIG_SA1100_H3600
271 static struct sa1100fb_mach_info h3600_info __initdata = {
272 .pixclock = 174757, .bpp = 16,
273 .xres = 320, .yres = 240,
275 .hsync_len = 3, .vsync_len = 3,
276 .left_margin = 12, .upper_margin = 10,
277 .right_margin = 17, .lower_margin = 1,
279 .cmap_static = 1,
281 .lccr0 = LCCR0_Color | LCCR0_Sngl | LCCR0_Act,
282 .lccr3 = LCCR3_OutEnH | LCCR3_PixRsEdg | LCCR3_ACBsDiv(2),
285 static struct sa1100fb_rgb h3600_rgb_16 = {
286 .red = { .offset = 12, .length = 4, },
287 .green = { .offset = 7, .length = 4, },
288 .blue = { .offset = 1, .length = 4, },
289 .transp = { .offset = 0, .length = 0, },
291 #endif
293 #ifdef CONFIG_SA1100_H3100
294 static struct sa1100fb_mach_info h3100_info __initdata = {
295 .pixclock = 406977, .bpp = 4,
296 .xres = 320, .yres = 240,
298 .hsync_len = 26, .vsync_len = 41,
299 .left_margin = 4, .upper_margin = 0,
300 .right_margin = 4, .lower_margin = 0,
302 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
303 .cmap_greyscale = 1,
304 .cmap_inverse = 1,
306 .lccr0 = LCCR0_Mono | LCCR0_4PixMono | LCCR0_Sngl | LCCR0_Pas,
307 .lccr3 = LCCR3_OutEnH | LCCR3_PixRsEdg | LCCR3_ACBsDiv(2),
309 #endif
311 #ifdef CONFIG_SA1100_COLLIE
312 static struct sa1100fb_mach_info collie_info __initdata = {
313 .pixclock = 171521, .bpp = 16,
314 .xres = 320, .yres = 240,
316 .hsync_len = 5, .vsync_len = 1,
317 .left_margin = 11, .upper_margin = 2,
318 .right_margin = 30, .lower_margin = 0,
320 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
322 .lccr0 = LCCR0_Color | LCCR0_Sngl | LCCR0_Act,
323 .lccr3 = LCCR3_OutEnH | LCCR3_PixRsEdg | LCCR3_ACBsDiv(2),
325 #endif
327 #ifdef LART_GREY_LCD
328 static struct sa1100fb_mach_info lart_grey_info __initdata = {
329 .pixclock = 150000, .bpp = 4,
330 .xres = 320, .yres = 240,
332 .hsync_len = 1, .vsync_len = 1,
333 .left_margin = 4, .upper_margin = 0,
334 .right_margin = 2, .lower_margin = 0,
336 .cmap_greyscale = 1,
337 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
339 .lccr0 = LCCR0_Mono | LCCR0_Sngl | LCCR0_Pas | LCCR0_4PixMono,
340 .lccr3 = LCCR3_OutEnH | LCCR3_PixRsEdg | LCCR3_ACBsDiv(512),
342 #endif
343 #ifdef LART_COLOR_LCD
344 static struct sa1100fb_mach_info lart_color_info __initdata = {
345 .pixclock = 150000, .bpp = 16,
346 .xres = 320, .yres = 240,
348 .hsync_len = 2, .vsync_len = 3,
349 .left_margin = 69, .upper_margin = 14,
350 .right_margin = 8, .lower_margin = 4,
352 .lccr0 = LCCR0_Color | LCCR0_Sngl | LCCR0_Act,
353 .lccr3 = LCCR3_OutEnH | LCCR3_PixFlEdg | LCCR3_ACBsDiv(512),
355 #endif
356 #ifdef LART_VIDEO_OUT
357 static struct sa1100fb_mach_info lart_video_info __initdata = {
358 .pixclock = 39721, .bpp = 16,
359 .xres = 640, .yres = 480,
361 .hsync_len = 95, .vsync_len = 2,
362 .left_margin = 40, .upper_margin = 32,
363 .right_margin = 24, .lower_margin = 11,
365 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
367 .lccr0 = LCCR0_Color | LCCR0_Sngl | LCCR0_Act,
368 .lccr3 = LCCR3_OutEnL | LCCR3_PixFlEdg | LCCR3_ACBsDiv(512),
370 #endif
372 #ifdef LART_KIT01_LCD
373 static struct sa1100fb_mach_info lart_kit01_info __initdata = {
374 .pixclock = 63291, .bpp = 16,
375 .xres = 640, .yres = 480,
377 .hsync_len = 64, .vsync_len = 3,
378 .left_margin = 122, .upper_margin = 45,
379 .right_margin = 10, .lower_margin = 10,
381 .lccr0 = LCCR0_Color | LCCR0_Sngl | LCCR0_Act,
382 .lccr3 = LCCR3_OutEnH | LCCR3_PixFlEdg
384 #endif
386 #ifdef CONFIG_SA1100_SHANNON
387 static struct sa1100fb_mach_info shannon_info __initdata = {
388 .pixclock = 152500, .bpp = 8,
389 .xres = 640, .yres = 480,
391 .hsync_len = 4, .vsync_len = 3,
392 .left_margin = 2, .upper_margin = 0,
393 .right_margin = 1, .lower_margin = 0,
395 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
397 .lccr0 = LCCR0_Color | LCCR0_Dual | LCCR0_Pas,
398 .lccr3 = LCCR3_ACBsDiv(512),
400 #endif
404 static struct sa1100fb_mach_info * __init
405 sa1100fb_get_machine_info(struct sa1100fb_info *fbi)
407 struct sa1100fb_mach_info *inf = NULL;
410 * R G B T
411 * default {11,5}, { 5,6}, { 0,5}, { 0,0}
412 * h3600 {12,4}, { 7,4}, { 1,4}, { 0,0}
413 * freebird { 8,4}, { 4,4}, { 0,4}, {12,4}
415 #ifdef CONFIG_SA1100_ASSABET
416 if (machine_is_assabet()) {
417 #ifndef ASSABET_PAL_VIDEO
418 inf = &lq039q2ds54_info;
419 #else
420 inf = &pal_info;
421 #endif
423 #endif
424 #ifdef CONFIG_SA1100_H3100
425 if (machine_is_h3100()) {
426 inf = &h3100_info;
428 #endif
429 #ifdef CONFIG_SA1100_H3600
430 if (machine_is_h3600()) {
431 inf = &h3600_info;
432 fbi->rgb[RGB_16] = &h3600_rgb_16;
434 #endif
435 #ifdef CONFIG_SA1100_H3800
436 if (machine_is_h3800()) {
437 inf = &h3800_info;
439 #endif
440 #ifdef CONFIG_SA1100_COLLIE
441 if (machine_is_collie()) {
442 inf = &collie_info;
444 #endif
445 #ifdef CONFIG_SA1100_LART
446 if (machine_is_lart()) {
447 #ifdef LART_GREY_LCD
448 inf = &lart_grey_info;
449 #endif
450 #ifdef LART_COLOR_LCD
451 inf = &lart_color_info;
452 #endif
453 #ifdef LART_VIDEO_OUT
454 inf = &lart_video_info;
455 #endif
456 #ifdef LART_KIT01_LCD
457 inf = &lart_kit01_info;
458 #endif
460 #endif
461 #ifdef CONFIG_SA1100_SHANNON
462 if (machine_is_shannon()) {
463 inf = &shannon_info;
465 #endif
466 return inf;
469 static int sa1100fb_activate_var(struct fb_var_screeninfo *var, struct sa1100fb_info *);
470 static void set_ctrlr_state(struct sa1100fb_info *fbi, u_int state);
472 static inline void sa1100fb_schedule_work(struct sa1100fb_info *fbi, u_int state)
474 unsigned long flags;
476 local_irq_save(flags);
478 * We need to handle two requests being made at the same time.
479 * There are two important cases:
480 * 1. When we are changing VT (C_REENABLE) while unblanking (C_ENABLE)
481 * We must perform the unblanking, which will do our REENABLE for us.
482 * 2. When we are blanking, but immediately unblank before we have
483 * blanked. We do the "REENABLE" thing here as well, just to be sure.
485 if (fbi->task_state == C_ENABLE && state == C_REENABLE)
486 state = (u_int) -1;
487 if (fbi->task_state == C_DISABLE && state == C_ENABLE)
488 state = C_REENABLE;
490 if (state != (u_int)-1) {
491 fbi->task_state = state;
492 schedule_work(&fbi->task);
494 local_irq_restore(flags);
497 static inline u_int chan_to_field(u_int chan, struct fb_bitfield *bf)
499 chan &= 0xffff;
500 chan >>= 16 - bf->length;
501 return chan << bf->offset;
505 * Convert bits-per-pixel to a hardware palette PBS value.
507 static inline u_int palette_pbs(struct fb_var_screeninfo *var)
509 int ret = 0;
510 switch (var->bits_per_pixel) {
511 case 4: ret = 0 << 12; break;
512 case 8: ret = 1 << 12; break;
513 case 16: ret = 2 << 12; break;
515 return ret;
518 static int
519 sa1100fb_setpalettereg(u_int regno, u_int red, u_int green, u_int blue,
520 u_int trans, struct fb_info *info)
522 struct sa1100fb_info *fbi = (struct sa1100fb_info *)info;
523 u_int val, ret = 1;
525 if (regno < fbi->palette_size) {
526 val = ((red >> 4) & 0xf00);
527 val |= ((green >> 8) & 0x0f0);
528 val |= ((blue >> 12) & 0x00f);
530 if (regno == 0)
531 val |= palette_pbs(&fbi->fb.var);
533 fbi->palette_cpu[regno] = val;
534 ret = 0;
536 return ret;
539 static int
540 sa1100fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
541 u_int trans, struct fb_info *info)
543 struct sa1100fb_info *fbi = (struct sa1100fb_info *)info;
544 unsigned int val;
545 int ret = 1;
548 * If inverse mode was selected, invert all the colours
549 * rather than the register number. The register number
550 * is what you poke into the framebuffer to produce the
551 * colour you requested.
553 if (fbi->cmap_inverse) {
554 red = 0xffff - red;
555 green = 0xffff - green;
556 blue = 0xffff - blue;
560 * If greyscale is true, then we convert the RGB value
561 * to greyscale no mater what visual we are using.
563 if (fbi->fb.var.grayscale)
564 red = green = blue = (19595 * red + 38470 * green +
565 7471 * blue) >> 16;
567 switch (fbi->fb.fix.visual) {
568 case FB_VISUAL_TRUECOLOR:
570 * 12 or 16-bit True Colour. We encode the RGB value
571 * according to the RGB bitfield information.
573 if (regno < 16) {
574 u32 *pal = fbi->fb.pseudo_palette;
576 val = chan_to_field(red, &fbi->fb.var.red);
577 val |= chan_to_field(green, &fbi->fb.var.green);
578 val |= chan_to_field(blue, &fbi->fb.var.blue);
580 pal[regno] = val;
581 ret = 0;
583 break;
585 case FB_VISUAL_STATIC_PSEUDOCOLOR:
586 case FB_VISUAL_PSEUDOCOLOR:
587 ret = sa1100fb_setpalettereg(regno, red, green, blue, trans, info);
588 break;
591 return ret;
594 #ifdef CONFIG_CPU_FREQ
596 * sa1100fb_display_dma_period()
597 * Calculate the minimum period (in picoseconds) between two DMA
598 * requests for the LCD controller. If we hit this, it means we're
599 * doing nothing but LCD DMA.
601 static inline unsigned int sa1100fb_display_dma_period(struct fb_var_screeninfo *var)
604 * Period = pixclock * bits_per_byte * bytes_per_transfer
605 * / memory_bits_per_pixel;
607 return var->pixclock * 8 * 16 / var->bits_per_pixel;
609 #endif
612 * sa1100fb_check_var():
613 * Round up in the following order: bits_per_pixel, xres,
614 * yres, xres_virtual, yres_virtual, xoffset, yoffset, grayscale,
615 * bitfields, horizontal timing, vertical timing.
617 static int
618 sa1100fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
620 struct sa1100fb_info *fbi = (struct sa1100fb_info *)info;
621 int rgbidx;
623 if (var->xres < MIN_XRES)
624 var->xres = MIN_XRES;
625 if (var->yres < MIN_YRES)
626 var->yres = MIN_YRES;
627 if (var->xres > fbi->max_xres)
628 var->xres = fbi->max_xres;
629 if (var->yres > fbi->max_yres)
630 var->yres = fbi->max_yres;
631 var->xres_virtual = max(var->xres_virtual, var->xres);
632 var->yres_virtual = max(var->yres_virtual, var->yres);
634 DPRINTK("var->bits_per_pixel=%d\n", var->bits_per_pixel);
635 switch (var->bits_per_pixel) {
636 case 4:
637 rgbidx = RGB_8;
638 break;
639 case 8:
640 rgbidx = RGB_8;
641 break;
642 case 16:
643 rgbidx = RGB_16;
644 break;
645 default:
646 return -EINVAL;
650 * Copy the RGB parameters for this display
651 * from the machine specific parameters.
653 var->red = fbi->rgb[rgbidx]->red;
654 var->green = fbi->rgb[rgbidx]->green;
655 var->blue = fbi->rgb[rgbidx]->blue;
656 var->transp = fbi->rgb[rgbidx]->transp;
658 DPRINTK("RGBT length = %d:%d:%d:%d\n",
659 var->red.length, var->green.length, var->blue.length,
660 var->transp.length);
662 DPRINTK("RGBT offset = %d:%d:%d:%d\n",
663 var->red.offset, var->green.offset, var->blue.offset,
664 var->transp.offset);
666 #ifdef CONFIG_CPU_FREQ
667 printk(KERN_DEBUG "dma period = %d ps, clock = %d kHz\n",
668 sa1100fb_display_dma_period(var),
669 cpufreq_get(smp_processor_id()));
670 #endif
672 return 0;
675 static inline void sa1100fb_set_truecolor(u_int is_true_color)
677 if (machine_is_assabet()) {
678 #if 1 // phase 4 or newer Assabet's
679 if (is_true_color)
680 ASSABET_BCR_set(ASSABET_BCR_LCD_12RGB);
681 else
682 ASSABET_BCR_clear(ASSABET_BCR_LCD_12RGB);
683 #else
684 // older Assabet's
685 if (is_true_color)
686 ASSABET_BCR_clear(ASSABET_BCR_LCD_12RGB);
687 else
688 ASSABET_BCR_set(ASSABET_BCR_LCD_12RGB);
689 #endif
694 * sa1100fb_set_par():
695 * Set the user defined part of the display for the specified console
697 static int sa1100fb_set_par(struct fb_info *info)
699 struct sa1100fb_info *fbi = (struct sa1100fb_info *)info;
700 struct fb_var_screeninfo *var = &info->var;
701 unsigned long palette_mem_size;
703 DPRINTK("set_par\n");
705 if (var->bits_per_pixel == 16)
706 fbi->fb.fix.visual = FB_VISUAL_TRUECOLOR;
707 else if (!fbi->cmap_static)
708 fbi->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
709 else {
711 * Some people have weird ideas about wanting static
712 * pseudocolor maps. I suspect their user space
713 * applications are broken.
715 fbi->fb.fix.visual = FB_VISUAL_STATIC_PSEUDOCOLOR;
718 fbi->fb.fix.line_length = var->xres_virtual *
719 var->bits_per_pixel / 8;
720 fbi->palette_size = var->bits_per_pixel == 8 ? 256 : 16;
722 palette_mem_size = fbi->palette_size * sizeof(u16);
724 DPRINTK("palette_mem_size = 0x%08lx\n", (u_long) palette_mem_size);
726 fbi->palette_cpu = (u16 *)(fbi->map_cpu + PAGE_SIZE - palette_mem_size);
727 fbi->palette_dma = fbi->map_dma + PAGE_SIZE - palette_mem_size;
730 * Set (any) board control register to handle new color depth
732 sa1100fb_set_truecolor(fbi->fb.fix.visual == FB_VISUAL_TRUECOLOR);
733 sa1100fb_activate_var(var, fbi);
735 return 0;
738 #if 0
739 static int
740 sa1100fb_set_cmap(struct fb_cmap *cmap, int kspc, int con,
741 struct fb_info *info)
743 struct sa1100fb_info *fbi = (struct sa1100fb_info *)info;
746 * Make sure the user isn't doing something stupid.
748 if (!kspc && (fbi->fb.var.bits_per_pixel == 16 || fbi->cmap_static))
749 return -EINVAL;
751 return gen_set_cmap(cmap, kspc, con, info);
753 #endif
756 * Formal definition of the VESA spec:
757 * On
758 * This refers to the state of the display when it is in full operation
759 * Stand-By
760 * This defines an optional operating state of minimal power reduction with
761 * the shortest recovery time
762 * Suspend
763 * This refers to a level of power management in which substantial power
764 * reduction is achieved by the display. The display can have a longer
765 * recovery time from this state than from the Stand-by state
766 * Off
767 * This indicates that the display is consuming the lowest level of power
768 * and is non-operational. Recovery from this state may optionally require
769 * the user to manually power on the monitor
771 * Now, the fbdev driver adds an additional state, (blank), where they
772 * turn off the video (maybe by colormap tricks), but don't mess with the
773 * video itself: think of it semantically between on and Stand-By.
775 * So here's what we should do in our fbdev blank routine:
777 * VESA_NO_BLANKING (mode 0) Video on, front/back light on
778 * VESA_VSYNC_SUSPEND (mode 1) Video on, front/back light off
779 * VESA_HSYNC_SUSPEND (mode 2) Video on, front/back light off
780 * VESA_POWERDOWN (mode 3) Video off, front/back light off
782 * This will match the matrox implementation.
785 * sa1100fb_blank():
786 * Blank the display by setting all palette values to zero. Note, the
787 * 12 and 16 bpp modes don't really use the palette, so this will not
788 * blank the display in all modes.
790 static int sa1100fb_blank(int blank, struct fb_info *info)
792 struct sa1100fb_info *fbi = (struct sa1100fb_info *)info;
793 int i;
795 DPRINTK("sa1100fb_blank: blank=%d\n", blank);
797 switch (blank) {
798 case FB_BLANK_POWERDOWN:
799 case FB_BLANK_VSYNC_SUSPEND:
800 case FB_BLANK_HSYNC_SUSPEND:
801 case FB_BLANK_NORMAL:
802 if (fbi->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR ||
803 fbi->fb.fix.visual == FB_VISUAL_STATIC_PSEUDOCOLOR)
804 for (i = 0; i < fbi->palette_size; i++)
805 sa1100fb_setpalettereg(i, 0, 0, 0, 0, info);
806 sa1100fb_schedule_work(fbi, C_DISABLE);
807 break;
809 case FB_BLANK_UNBLANK:
810 if (fbi->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR ||
811 fbi->fb.fix.visual == FB_VISUAL_STATIC_PSEUDOCOLOR)
812 fb_set_cmap(&fbi->fb.cmap, info);
813 sa1100fb_schedule_work(fbi, C_ENABLE);
815 return 0;
818 static int sa1100fb_mmap(struct fb_info *info,
819 struct vm_area_struct *vma)
821 struct sa1100fb_info *fbi = (struct sa1100fb_info *)info;
822 unsigned long start, len, off = vma->vm_pgoff << PAGE_SHIFT;
824 if (off < info->fix.smem_len) {
825 vma->vm_pgoff += 1; /* skip over the palette */
826 return dma_mmap_writecombine(fbi->dev, vma, fbi->map_cpu,
827 fbi->map_dma, fbi->map_size);
830 start = info->fix.mmio_start;
831 len = PAGE_ALIGN((start & ~PAGE_MASK) + info->fix.mmio_len);
833 if ((vma->vm_end - vma->vm_start + off) > len)
834 return -EINVAL;
836 off += start & PAGE_MASK;
837 vma->vm_pgoff = off >> PAGE_SHIFT;
838 vma->vm_flags |= VM_IO;
839 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
840 return io_remap_pfn_range(vma, vma->vm_start, off >> PAGE_SHIFT,
841 vma->vm_end - vma->vm_start,
842 vma->vm_page_prot);
845 static struct fb_ops sa1100fb_ops = {
846 .owner = THIS_MODULE,
847 .fb_check_var = sa1100fb_check_var,
848 .fb_set_par = sa1100fb_set_par,
849 // .fb_set_cmap = sa1100fb_set_cmap,
850 .fb_setcolreg = sa1100fb_setcolreg,
851 .fb_fillrect = cfb_fillrect,
852 .fb_copyarea = cfb_copyarea,
853 .fb_imageblit = cfb_imageblit,
854 .fb_blank = sa1100fb_blank,
855 .fb_mmap = sa1100fb_mmap,
859 * Calculate the PCD value from the clock rate (in picoseconds).
860 * We take account of the PPCR clock setting.
862 static inline unsigned int get_pcd(unsigned int pixclock, unsigned int cpuclock)
864 unsigned int pcd = cpuclock / 100;
866 pcd *= pixclock;
867 pcd /= 10000000;
869 return pcd + 1; /* make up for integer math truncations */
873 * sa1100fb_activate_var():
874 * Configures LCD Controller based on entries in var parameter. Settings are
875 * only written to the controller if changes were made.
877 static int sa1100fb_activate_var(struct fb_var_screeninfo *var, struct sa1100fb_info *fbi)
879 struct sa1100fb_lcd_reg new_regs;
880 u_int half_screen_size, yres, pcd;
881 u_long flags;
883 DPRINTK("Configuring SA1100 LCD\n");
885 DPRINTK("var: xres=%d hslen=%d lm=%d rm=%d\n",
886 var->xres, var->hsync_len,
887 var->left_margin, var->right_margin);
888 DPRINTK("var: yres=%d vslen=%d um=%d bm=%d\n",
889 var->yres, var->vsync_len,
890 var->upper_margin, var->lower_margin);
892 #if DEBUG_VAR
893 if (var->xres < 16 || var->xres > 1024)
894 printk(KERN_ERR "%s: invalid xres %d\n",
895 fbi->fb.fix.id, var->xres);
896 if (var->hsync_len < 1 || var->hsync_len > 64)
897 printk(KERN_ERR "%s: invalid hsync_len %d\n",
898 fbi->fb.fix.id, var->hsync_len);
899 if (var->left_margin < 1 || var->left_margin > 255)
900 printk(KERN_ERR "%s: invalid left_margin %d\n",
901 fbi->fb.fix.id, var->left_margin);
902 if (var->right_margin < 1 || var->right_margin > 255)
903 printk(KERN_ERR "%s: invalid right_margin %d\n",
904 fbi->fb.fix.id, var->right_margin);
905 if (var->yres < 1 || var->yres > 1024)
906 printk(KERN_ERR "%s: invalid yres %d\n",
907 fbi->fb.fix.id, var->yres);
908 if (var->vsync_len < 1 || var->vsync_len > 64)
909 printk(KERN_ERR "%s: invalid vsync_len %d\n",
910 fbi->fb.fix.id, var->vsync_len);
911 if (var->upper_margin < 0 || var->upper_margin > 255)
912 printk(KERN_ERR "%s: invalid upper_margin %d\n",
913 fbi->fb.fix.id, var->upper_margin);
914 if (var->lower_margin < 0 || var->lower_margin > 255)
915 printk(KERN_ERR "%s: invalid lower_margin %d\n",
916 fbi->fb.fix.id, var->lower_margin);
917 #endif
919 new_regs.lccr0 = fbi->lccr0 |
920 LCCR0_LEN | LCCR0_LDM | LCCR0_BAM |
921 LCCR0_ERM | LCCR0_LtlEnd | LCCR0_DMADel(0);
923 new_regs.lccr1 =
924 LCCR1_DisWdth(var->xres) +
925 LCCR1_HorSnchWdth(var->hsync_len) +
926 LCCR1_BegLnDel(var->left_margin) +
927 LCCR1_EndLnDel(var->right_margin);
930 * If we have a dual scan LCD, then we need to halve
931 * the YRES parameter.
933 yres = var->yres;
934 if (fbi->lccr0 & LCCR0_Dual)
935 yres /= 2;
937 new_regs.lccr2 =
938 LCCR2_DisHght(yres) +
939 LCCR2_VrtSnchWdth(var->vsync_len) +
940 LCCR2_BegFrmDel(var->upper_margin) +
941 LCCR2_EndFrmDel(var->lower_margin);
943 pcd = get_pcd(var->pixclock, cpufreq_get(0));
944 new_regs.lccr3 = LCCR3_PixClkDiv(pcd) | fbi->lccr3 |
945 (var->sync & FB_SYNC_HOR_HIGH_ACT ? LCCR3_HorSnchH : LCCR3_HorSnchL) |
946 (var->sync & FB_SYNC_VERT_HIGH_ACT ? LCCR3_VrtSnchH : LCCR3_VrtSnchL);
948 DPRINTK("nlccr0 = 0x%08lx\n", new_regs.lccr0);
949 DPRINTK("nlccr1 = 0x%08lx\n", new_regs.lccr1);
950 DPRINTK("nlccr2 = 0x%08lx\n", new_regs.lccr2);
951 DPRINTK("nlccr3 = 0x%08lx\n", new_regs.lccr3);
953 half_screen_size = var->bits_per_pixel;
954 half_screen_size = half_screen_size * var->xres * var->yres / 16;
956 /* Update shadow copy atomically */
957 local_irq_save(flags);
958 fbi->dbar1 = fbi->palette_dma;
959 fbi->dbar2 = fbi->screen_dma + half_screen_size;
961 fbi->reg_lccr0 = new_regs.lccr0;
962 fbi->reg_lccr1 = new_regs.lccr1;
963 fbi->reg_lccr2 = new_regs.lccr2;
964 fbi->reg_lccr3 = new_regs.lccr3;
965 local_irq_restore(flags);
968 * Only update the registers if the controller is enabled
969 * and something has changed.
971 if ((LCCR0 != fbi->reg_lccr0) || (LCCR1 != fbi->reg_lccr1) ||
972 (LCCR2 != fbi->reg_lccr2) || (LCCR3 != fbi->reg_lccr3) ||
973 (DBAR1 != fbi->dbar1) || (DBAR2 != fbi->dbar2))
974 sa1100fb_schedule_work(fbi, C_REENABLE);
976 return 0;
980 * NOTE! The following functions are purely helpers for set_ctrlr_state.
981 * Do not call them directly; set_ctrlr_state does the correct serialisation
982 * to ensure that things happen in the right way 100% of time time.
983 * -- rmk
985 static inline void __sa1100fb_backlight_power(struct sa1100fb_info *fbi, int on)
987 DPRINTK("backlight o%s\n", on ? "n" : "ff");
989 if (sa1100fb_backlight_power)
990 sa1100fb_backlight_power(on);
993 static inline void __sa1100fb_lcd_power(struct sa1100fb_info *fbi, int on)
995 DPRINTK("LCD power o%s\n", on ? "n" : "ff");
997 if (sa1100fb_lcd_power)
998 sa1100fb_lcd_power(on);
1001 static void sa1100fb_setup_gpio(struct sa1100fb_info *fbi)
1003 u_int mask = 0;
1006 * Enable GPIO<9:2> for LCD use if:
1007 * 1. Active display, or
1008 * 2. Color Dual Passive display
1010 * see table 11.8 on page 11-27 in the SA1100 manual
1011 * -- Erik.
1013 * SA1110 spec update nr. 25 says we can and should
1014 * clear LDD15 to 12 for 4 or 8bpp modes with active
1015 * panels.
1017 if ((fbi->reg_lccr0 & LCCR0_CMS) == LCCR0_Color &&
1018 (fbi->reg_lccr0 & (LCCR0_Dual|LCCR0_Act)) != 0) {
1019 mask = GPIO_LDD11 | GPIO_LDD10 | GPIO_LDD9 | GPIO_LDD8;
1021 if (fbi->fb.var.bits_per_pixel > 8 ||
1022 (fbi->reg_lccr0 & (LCCR0_Dual|LCCR0_Act)) == LCCR0_Dual)
1023 mask |= GPIO_LDD15 | GPIO_LDD14 | GPIO_LDD13 | GPIO_LDD12;
1027 if (mask) {
1028 GPDR |= mask;
1029 GAFR |= mask;
1033 static void sa1100fb_enable_controller(struct sa1100fb_info *fbi)
1035 DPRINTK("Enabling LCD controller\n");
1038 * Make sure the mode bits are present in the first palette entry
1040 fbi->palette_cpu[0] &= 0xcfff;
1041 fbi->palette_cpu[0] |= palette_pbs(&fbi->fb.var);
1043 /* Sequence from 11.7.10 */
1044 LCCR3 = fbi->reg_lccr3;
1045 LCCR2 = fbi->reg_lccr2;
1046 LCCR1 = fbi->reg_lccr1;
1047 LCCR0 = fbi->reg_lccr0 & ~LCCR0_LEN;
1048 DBAR1 = fbi->dbar1;
1049 DBAR2 = fbi->dbar2;
1050 LCCR0 |= LCCR0_LEN;
1052 if (machine_is_shannon()) {
1053 GPDR |= SHANNON_GPIO_DISP_EN;
1054 GPSR |= SHANNON_GPIO_DISP_EN;
1057 DPRINTK("DBAR1 = 0x%08x\n", DBAR1);
1058 DPRINTK("DBAR2 = 0x%08x\n", DBAR2);
1059 DPRINTK("LCCR0 = 0x%08x\n", LCCR0);
1060 DPRINTK("LCCR1 = 0x%08x\n", LCCR1);
1061 DPRINTK("LCCR2 = 0x%08x\n", LCCR2);
1062 DPRINTK("LCCR3 = 0x%08x\n", LCCR3);
1065 static void sa1100fb_disable_controller(struct sa1100fb_info *fbi)
1067 DECLARE_WAITQUEUE(wait, current);
1069 DPRINTK("Disabling LCD controller\n");
1071 if (machine_is_shannon()) {
1072 GPCR |= SHANNON_GPIO_DISP_EN;
1075 set_current_state(TASK_UNINTERRUPTIBLE);
1076 add_wait_queue(&fbi->ctrlr_wait, &wait);
1078 LCSR = 0xffffffff; /* Clear LCD Status Register */
1079 LCCR0 &= ~LCCR0_LDM; /* Enable LCD Disable Done Interrupt */
1080 LCCR0 &= ~LCCR0_LEN; /* Disable LCD Controller */
1082 schedule_timeout(20 * HZ / 1000);
1083 remove_wait_queue(&fbi->ctrlr_wait, &wait);
1087 * sa1100fb_handle_irq: Handle 'LCD DONE' interrupts.
1089 static irqreturn_t sa1100fb_handle_irq(int irq, void *dev_id, struct pt_regs *regs)
1091 struct sa1100fb_info *fbi = dev_id;
1092 unsigned int lcsr = LCSR;
1094 if (lcsr & LCSR_LDD) {
1095 LCCR0 |= LCCR0_LDM;
1096 wake_up(&fbi->ctrlr_wait);
1099 LCSR = lcsr;
1100 return IRQ_HANDLED;
1104 * This function must be called from task context only, since it will
1105 * sleep when disabling the LCD controller, or if we get two contending
1106 * processes trying to alter state.
1108 static void set_ctrlr_state(struct sa1100fb_info *fbi, u_int state)
1110 u_int old_state;
1112 down(&fbi->ctrlr_sem);
1114 old_state = fbi->state;
1117 * Hack around fbcon initialisation.
1119 if (old_state == C_STARTUP && state == C_REENABLE)
1120 state = C_ENABLE;
1122 switch (state) {
1123 case C_DISABLE_CLKCHANGE:
1125 * Disable controller for clock change. If the
1126 * controller is already disabled, then do nothing.
1128 if (old_state != C_DISABLE && old_state != C_DISABLE_PM) {
1129 fbi->state = state;
1130 sa1100fb_disable_controller(fbi);
1132 break;
1134 case C_DISABLE_PM:
1135 case C_DISABLE:
1137 * Disable controller
1139 if (old_state != C_DISABLE) {
1140 fbi->state = state;
1142 __sa1100fb_backlight_power(fbi, 0);
1143 if (old_state != C_DISABLE_CLKCHANGE)
1144 sa1100fb_disable_controller(fbi);
1145 __sa1100fb_lcd_power(fbi, 0);
1147 break;
1149 case C_ENABLE_CLKCHANGE:
1151 * Enable the controller after clock change. Only
1152 * do this if we were disabled for the clock change.
1154 if (old_state == C_DISABLE_CLKCHANGE) {
1155 fbi->state = C_ENABLE;
1156 sa1100fb_enable_controller(fbi);
1158 break;
1160 case C_REENABLE:
1162 * Re-enable the controller only if it was already
1163 * enabled. This is so we reprogram the control
1164 * registers.
1166 if (old_state == C_ENABLE) {
1167 sa1100fb_disable_controller(fbi);
1168 sa1100fb_setup_gpio(fbi);
1169 sa1100fb_enable_controller(fbi);
1171 break;
1173 case C_ENABLE_PM:
1175 * Re-enable the controller after PM. This is not
1176 * perfect - think about the case where we were doing
1177 * a clock change, and we suspended half-way through.
1179 if (old_state != C_DISABLE_PM)
1180 break;
1181 /* fall through */
1183 case C_ENABLE:
1185 * Power up the LCD screen, enable controller, and
1186 * turn on the backlight.
1188 if (old_state != C_ENABLE) {
1189 fbi->state = C_ENABLE;
1190 sa1100fb_setup_gpio(fbi);
1191 __sa1100fb_lcd_power(fbi, 1);
1192 sa1100fb_enable_controller(fbi);
1193 __sa1100fb_backlight_power(fbi, 1);
1195 break;
1197 up(&fbi->ctrlr_sem);
1201 * Our LCD controller task (which is called when we blank or unblank)
1202 * via keventd.
1204 static void sa1100fb_task(void *dummy)
1206 struct sa1100fb_info *fbi = dummy;
1207 u_int state = xchg(&fbi->task_state, -1);
1209 set_ctrlr_state(fbi, state);
1212 #ifdef CONFIG_CPU_FREQ
1214 * Calculate the minimum DMA period over all displays that we own.
1215 * This, together with the SDRAM bandwidth defines the slowest CPU
1216 * frequency that can be selected.
1218 static unsigned int sa1100fb_min_dma_period(struct sa1100fb_info *fbi)
1220 #if 0
1221 unsigned int min_period = (unsigned int)-1;
1222 int i;
1224 for (i = 0; i < MAX_NR_CONSOLES; i++) {
1225 struct display *disp = &fb_display[i];
1226 unsigned int period;
1229 * Do we own this display?
1231 if (disp->fb_info != &fbi->fb)
1232 continue;
1235 * Ok, calculate its DMA period
1237 period = sa1100fb_display_dma_period(&disp->var);
1238 if (period < min_period)
1239 min_period = period;
1242 return min_period;
1243 #else
1245 * FIXME: we need to verify _all_ consoles.
1247 return sa1100fb_display_dma_period(&fbi->fb.var);
1248 #endif
1252 * CPU clock speed change handler. We need to adjust the LCD timing
1253 * parameters when the CPU clock is adjusted by the power management
1254 * subsystem.
1256 static int
1257 sa1100fb_freq_transition(struct notifier_block *nb, unsigned long val,
1258 void *data)
1260 struct sa1100fb_info *fbi = TO_INF(nb, freq_transition);
1261 struct cpufreq_freqs *f = data;
1262 u_int pcd;
1264 switch (val) {
1265 case CPUFREQ_PRECHANGE:
1266 set_ctrlr_state(fbi, C_DISABLE_CLKCHANGE);
1267 break;
1269 case CPUFREQ_POSTCHANGE:
1270 pcd = get_pcd(fbi->fb.var.pixclock, f->new);
1271 fbi->reg_lccr3 = (fbi->reg_lccr3 & ~0xff) | LCCR3_PixClkDiv(pcd);
1272 set_ctrlr_state(fbi, C_ENABLE_CLKCHANGE);
1273 break;
1275 return 0;
1278 static int
1279 sa1100fb_freq_policy(struct notifier_block *nb, unsigned long val,
1280 void *data)
1282 struct sa1100fb_info *fbi = TO_INF(nb, freq_policy);
1283 struct cpufreq_policy *policy = data;
1285 switch (val) {
1286 case CPUFREQ_ADJUST:
1287 case CPUFREQ_INCOMPATIBLE:
1288 printk(KERN_DEBUG "min dma period: %d ps, "
1289 "new clock %d kHz\n", sa1100fb_min_dma_period(fbi),
1290 policy->max);
1291 /* todo: fill in min/max values */
1292 break;
1293 case CPUFREQ_NOTIFY:
1294 do {} while(0);
1295 /* todo: panic if min/max values aren't fulfilled
1296 * [can't really happen unless there's a bug in the
1297 * CPU policy verififcation process *
1299 break;
1301 return 0;
1303 #endif
1305 #ifdef CONFIG_PM
1307 * Power management hooks. Note that we won't be called from IRQ context,
1308 * unlike the blank functions above, so we may sleep.
1310 static int sa1100fb_suspend(struct platform_device *dev, pm_message_t state)
1312 struct sa1100fb_info *fbi = platform_get_drvdata(dev);
1314 set_ctrlr_state(fbi, C_DISABLE_PM);
1315 return 0;
1318 static int sa1100fb_resume(struct platform_device *dev)
1320 struct sa1100fb_info *fbi = platform_get_drvdata(dev);
1322 set_ctrlr_state(fbi, C_ENABLE_PM);
1323 return 0;
1325 #else
1326 #define sa1100fb_suspend NULL
1327 #define sa1100fb_resume NULL
1328 #endif
1331 * sa1100fb_map_video_memory():
1332 * Allocates the DRAM memory for the frame buffer. This buffer is
1333 * remapped into a non-cached, non-buffered, memory region to
1334 * allow palette and pixel writes to occur without flushing the
1335 * cache. Once this area is remapped, all virtual memory
1336 * access to the video memory should occur at the new region.
1338 static int __init sa1100fb_map_video_memory(struct sa1100fb_info *fbi)
1341 * We reserve one page for the palette, plus the size
1342 * of the framebuffer.
1344 fbi->map_size = PAGE_ALIGN(fbi->fb.fix.smem_len + PAGE_SIZE);
1345 fbi->map_cpu = dma_alloc_writecombine(fbi->dev, fbi->map_size,
1346 &fbi->map_dma, GFP_KERNEL);
1348 if (fbi->map_cpu) {
1349 fbi->fb.screen_base = fbi->map_cpu + PAGE_SIZE;
1350 fbi->screen_dma = fbi->map_dma + PAGE_SIZE;
1352 * FIXME: this is actually the wrong thing to place in
1353 * smem_start. But fbdev suffers from the problem that
1354 * it needs an API which doesn't exist (in this case,
1355 * dma_writecombine_mmap)
1357 fbi->fb.fix.smem_start = fbi->screen_dma;
1360 return fbi->map_cpu ? 0 : -ENOMEM;
1363 /* Fake monspecs to fill in fbinfo structure */
1364 static struct fb_monspecs monspecs __initdata = {
1365 .hfmin = 30000,
1366 .hfmax = 70000,
1367 .vfmin = 50,
1368 .vfmax = 65,
1372 static struct sa1100fb_info * __init sa1100fb_init_fbinfo(struct device *dev)
1374 struct sa1100fb_mach_info *inf;
1375 struct sa1100fb_info *fbi;
1377 fbi = kmalloc(sizeof(struct sa1100fb_info) + sizeof(u32) * 16,
1378 GFP_KERNEL);
1379 if (!fbi)
1380 return NULL;
1382 memset(fbi, 0, sizeof(struct sa1100fb_info));
1383 fbi->dev = dev;
1385 strcpy(fbi->fb.fix.id, SA1100_NAME);
1387 fbi->fb.fix.type = FB_TYPE_PACKED_PIXELS;
1388 fbi->fb.fix.type_aux = 0;
1389 fbi->fb.fix.xpanstep = 0;
1390 fbi->fb.fix.ypanstep = 0;
1391 fbi->fb.fix.ywrapstep = 0;
1392 fbi->fb.fix.accel = FB_ACCEL_NONE;
1394 fbi->fb.var.nonstd = 0;
1395 fbi->fb.var.activate = FB_ACTIVATE_NOW;
1396 fbi->fb.var.height = -1;
1397 fbi->fb.var.width = -1;
1398 fbi->fb.var.accel_flags = 0;
1399 fbi->fb.var.vmode = FB_VMODE_NONINTERLACED;
1401 fbi->fb.fbops = &sa1100fb_ops;
1402 fbi->fb.flags = FBINFO_DEFAULT;
1403 fbi->fb.monspecs = monspecs;
1404 fbi->fb.pseudo_palette = (fbi + 1);
1406 fbi->rgb[RGB_8] = &rgb_8;
1407 fbi->rgb[RGB_16] = &def_rgb_16;
1409 inf = sa1100fb_get_machine_info(fbi);
1412 * People just don't seem to get this. We don't support
1413 * anything but correct entries now, so panic if someone
1414 * does something stupid.
1416 if (inf->lccr3 & (LCCR3_VrtSnchL|LCCR3_HorSnchL|0xff) ||
1417 inf->pixclock == 0)
1418 panic("sa1100fb error: invalid LCCR3 fields set or zero "
1419 "pixclock.");
1421 fbi->max_xres = inf->xres;
1422 fbi->fb.var.xres = inf->xres;
1423 fbi->fb.var.xres_virtual = inf->xres;
1424 fbi->max_yres = inf->yres;
1425 fbi->fb.var.yres = inf->yres;
1426 fbi->fb.var.yres_virtual = inf->yres;
1427 fbi->max_bpp = inf->bpp;
1428 fbi->fb.var.bits_per_pixel = inf->bpp;
1429 fbi->fb.var.pixclock = inf->pixclock;
1430 fbi->fb.var.hsync_len = inf->hsync_len;
1431 fbi->fb.var.left_margin = inf->left_margin;
1432 fbi->fb.var.right_margin = inf->right_margin;
1433 fbi->fb.var.vsync_len = inf->vsync_len;
1434 fbi->fb.var.upper_margin = inf->upper_margin;
1435 fbi->fb.var.lower_margin = inf->lower_margin;
1436 fbi->fb.var.sync = inf->sync;
1437 fbi->fb.var.grayscale = inf->cmap_greyscale;
1438 fbi->cmap_inverse = inf->cmap_inverse;
1439 fbi->cmap_static = inf->cmap_static;
1440 fbi->lccr0 = inf->lccr0;
1441 fbi->lccr3 = inf->lccr3;
1442 fbi->state = C_STARTUP;
1443 fbi->task_state = (u_char)-1;
1444 fbi->fb.fix.smem_len = fbi->max_xres * fbi->max_yres *
1445 fbi->max_bpp / 8;
1447 init_waitqueue_head(&fbi->ctrlr_wait);
1448 INIT_WORK(&fbi->task, sa1100fb_task, fbi);
1449 init_MUTEX(&fbi->ctrlr_sem);
1451 return fbi;
1454 static int __init sa1100fb_probe(struct platform_device *pdev)
1456 struct sa1100fb_info *fbi;
1457 int ret, irq;
1459 irq = platform_get_irq(pdev, 0);
1460 if (irq < 0)
1461 return -EINVAL;
1463 if (!request_mem_region(0xb0100000, 0x10000, "LCD"))
1464 return -EBUSY;
1466 fbi = sa1100fb_init_fbinfo(&pdev->dev);
1467 ret = -ENOMEM;
1468 if (!fbi)
1469 goto failed;
1471 /* Initialize video memory */
1472 ret = sa1100fb_map_video_memory(fbi);
1473 if (ret)
1474 goto failed;
1476 ret = request_irq(irq, sa1100fb_handle_irq, SA_INTERRUPT,
1477 "LCD", fbi);
1478 if (ret) {
1479 printk(KERN_ERR "sa1100fb: request_irq failed: %d\n", ret);
1480 goto failed;
1483 #ifdef ASSABET_PAL_VIDEO
1484 if (machine_is_assabet())
1485 ASSABET_BCR_clear(ASSABET_BCR_LCD_ON);
1486 #endif
1489 * This makes sure that our colour bitfield
1490 * descriptors are correctly initialised.
1492 sa1100fb_check_var(&fbi->fb.var, &fbi->fb);
1494 platform_set_drvdata(pdev, fbi);
1496 ret = register_framebuffer(&fbi->fb);
1497 if (ret < 0)
1498 goto err_free_irq;
1500 #ifdef CONFIG_CPU_FREQ
1501 fbi->freq_transition.notifier_call = sa1100fb_freq_transition;
1502 fbi->freq_policy.notifier_call = sa1100fb_freq_policy;
1503 cpufreq_register_notifier(&fbi->freq_transition, CPUFREQ_TRANSITION_NOTIFIER);
1504 cpufreq_register_notifier(&fbi->freq_policy, CPUFREQ_POLICY_NOTIFIER);
1505 #endif
1507 /* This driver cannot be unloaded at the moment */
1508 return 0;
1510 err_free_irq:
1511 free_irq(irq, fbi);
1512 failed:
1513 platform_set_drvdata(pdev, NULL);
1514 kfree(fbi);
1515 release_mem_region(0xb0100000, 0x10000);
1516 return ret;
1519 static struct platform_driver sa1100fb_driver = {
1520 .probe = sa1100fb_probe,
1521 .suspend = sa1100fb_suspend,
1522 .resume = sa1100fb_resume,
1523 .driver = {
1524 .name = "sa11x0-fb",
1528 int __init sa1100fb_init(void)
1530 if (fb_get_options("sa1100fb", NULL))
1531 return -ENODEV;
1533 return platform_driver_register(&sa1100fb_driver);
1536 int __init sa1100fb_setup(char *options)
1538 #if 0
1539 char *this_opt;
1541 if (!options || !*options)
1542 return 0;
1544 while ((this_opt = strsep(&options, ",")) != NULL) {
1546 if (!strncmp(this_opt, "bpp:", 4))
1547 current_par.max_bpp =
1548 simple_strtoul(this_opt + 4, NULL, 0);
1550 if (!strncmp(this_opt, "lccr0:", 6))
1551 lcd_shadow.lccr0 =
1552 simple_strtoul(this_opt + 6, NULL, 0);
1553 if (!strncmp(this_opt, "lccr1:", 6)) {
1554 lcd_shadow.lccr1 =
1555 simple_strtoul(this_opt + 6, NULL, 0);
1556 current_par.max_xres =
1557 (lcd_shadow.lccr1 & 0x3ff) + 16;
1559 if (!strncmp(this_opt, "lccr2:", 6)) {
1560 lcd_shadow.lccr2 =
1561 simple_strtoul(this_opt + 6, NULL, 0);
1562 current_par.max_yres =
1563 (lcd_shadow.
1564 lccr0 & LCCR0_SDS) ? ((lcd_shadow.
1565 lccr2 & 0x3ff) +
1566 1) *
1567 2 : ((lcd_shadow.lccr2 & 0x3ff) + 1);
1569 if (!strncmp(this_opt, "lccr3:", 6))
1570 lcd_shadow.lccr3 =
1571 simple_strtoul(this_opt + 6, NULL, 0);
1573 #endif
1574 return 0;
1577 module_init(sa1100fb_init);
1578 MODULE_DESCRIPTION("StrongARM-1100/1110 framebuffer driver");
1579 MODULE_LICENSE("GPL");