2 * Copyright (C) 2004 Anton Blanchard <anton@au.ibm.com>, IBM
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
10 #include <linux/oprofile.h>
11 #include <linux/init.h>
12 #include <linux/smp.h>
13 #include <asm/ptrace.h>
14 #include <asm/system.h>
15 #include <asm/processor.h>
16 #include <asm/cputable.h>
17 #include <asm/systemcfg.h>
19 #include <asm/oprofile_impl.h>
23 static unsigned long reset_value
[OP_MAX_COUNTER
];
25 static int oprofile_running
;
26 static int mmcra_has_sihv
;
28 /* mmcr values are set in power4_reg_setup, used in power4_cpu_setup */
34 * Since we do not have an NMI, backtracing through spinlocks is
35 * only a best guess. In light of this, allow it to be disabled at
38 static int backtrace_spinlocks
;
40 static void power4_reg_setup(struct op_counter_config
*ctr
,
41 struct op_system_config
*sys
,
47 * SIHV / SIPR bits are only implemented on POWER4+ (GQ) and above.
48 * However we disable it on all POWER4 until we verify it works
49 * (I was seeing some strange behaviour last time I tried).
51 * It has been verified to work on POWER5 so we enable it there.
53 if (cpu_has_feature(CPU_FTR_MMCRA_SIHV
))
57 * The performance counter event settings are given in the mmcr0,
58 * mmcr1 and mmcra values passed from the user in the
59 * op_system_config structure (sys variable).
61 mmcr0_val
= sys
->mmcr0
;
62 mmcr1_val
= sys
->mmcr1
;
63 mmcra_val
= sys
->mmcra
;
65 backtrace_spinlocks
= sys
->backtrace_spinlocks
;
67 for (i
= 0; i
< cur_cpu_spec
->num_pmcs
; ++i
)
68 reset_value
[i
] = 0x80000000UL
- ctr
[i
].count
;
70 /* setup user and kernel profiling */
71 if (sys
->enable_kernel
)
72 mmcr0_val
&= ~MMCR0_KERNEL_DISABLE
;
74 mmcr0_val
|= MMCR0_KERNEL_DISABLE
;
77 mmcr0_val
&= ~MMCR0_PROBLEM_DISABLE
;
79 mmcr0_val
|= MMCR0_PROBLEM_DISABLE
;
82 extern void ppc64_enable_pmcs(void);
84 static void power4_cpu_setup(void *unused
)
86 unsigned int mmcr0
= mmcr0_val
;
87 unsigned long mmcra
= mmcra_val
;
91 /* set the freeze bit */
93 mtspr(SPRN_MMCR0
, mmcr0
);
95 mmcr0
|= MMCR0_FCM1
|MMCR0_PMXE
|MMCR0_FCECE
;
96 mmcr0
|= MMCR0_PMC1CE
|MMCR0_PMCjCE
;
97 mtspr(SPRN_MMCR0
, mmcr0
);
99 mtspr(SPRN_MMCR1
, mmcr1_val
);
101 mmcra
|= MMCRA_SAMPLE_ENABLE
;
102 mtspr(SPRN_MMCRA
, mmcra
);
104 dbg("setup on cpu %d, mmcr0 %lx\n", smp_processor_id(),
106 dbg("setup on cpu %d, mmcr1 %lx\n", smp_processor_id(),
108 dbg("setup on cpu %d, mmcra %lx\n", smp_processor_id(),
112 static void power4_start(struct op_counter_config
*ctr
)
117 /* set the PMM bit (see comment below) */
118 mtmsrd(mfmsr() | MSR_PMM
);
120 for (i
= 0; i
< cur_cpu_spec
->num_pmcs
; ++i
) {
121 if (ctr
[i
].enabled
) {
122 ctr_write(i
, reset_value
[i
]);
128 mmcr0
= mfspr(SPRN_MMCR0
);
131 * We must clear the PMAO bit on some (GQ) chips. Just do it
134 mmcr0
&= ~MMCR0_PMAO
;
137 * now clear the freeze bit, counting will not start until we
138 * rfid from this excetion, because only at that point will
139 * the PMM bit be cleared
142 mtspr(SPRN_MMCR0
, mmcr0
);
144 oprofile_running
= 1;
146 dbg("start on cpu %d, mmcr0 %x\n", smp_processor_id(), mmcr0
);
149 static void power4_stop(void)
153 /* freeze counters */
154 mmcr0
= mfspr(SPRN_MMCR0
);
156 mtspr(SPRN_MMCR0
, mmcr0
);
158 oprofile_running
= 0;
160 dbg("stop on cpu %d, mmcr0 %x\n", smp_processor_id(), mmcr0
);
165 /* Fake functions used by canonicalize_pc */
166 static void __attribute_used__
hypervisor_bucket(void)
170 static void __attribute_used__
rtas_bucket(void)
174 static void __attribute_used__
kernel_unknown_bucket(void)
178 static unsigned long check_spinlock_pc(struct pt_regs
*regs
,
179 unsigned long profile_pc
)
181 unsigned long pc
= instruction_pointer(regs
);
184 * If both the SIAR (sampled instruction) and the perfmon exception
185 * occurred in a spinlock region then we account the sample to the
186 * calling function. This isnt 100% correct, we really need soft
187 * IRQ disable so we always get the perfmon exception at the
188 * point at which the SIAR is set.
190 if (backtrace_spinlocks
&& in_lock_functions(pc
) &&
191 in_lock_functions(profile_pc
))
198 * On GQ and newer the MMCRA stores the HV and PR bits at the time
199 * the SIAR was sampled. We use that to work out if the SIAR was sampled in
200 * the hypervisor, our exception vectors or RTAS.
202 static unsigned long get_pc(struct pt_regs
*regs
)
204 unsigned long pc
= mfspr(SPRN_SIAR
);
207 /* Cant do much about it */
209 return check_spinlock_pc(regs
, pc
);
211 mmcra
= mfspr(SPRN_MMCRA
);
213 /* Were we in the hypervisor? */
214 if ((systemcfg
->platform
== PLATFORM_PSERIES_LPAR
) &&
215 (mmcra
& MMCRA_SIHV
))
216 /* function descriptor madness */
217 return *((unsigned long *)hypervisor_bucket
);
219 /* We were in userspace, nothing to do */
220 if (mmcra
& MMCRA_SIPR
)
223 #ifdef CONFIG_PPC_RTAS
224 /* Were we in RTAS? */
225 if (pc
>= rtas
.base
&& pc
< (rtas
.base
+ rtas
.size
))
226 /* function descriptor madness */
227 return *((unsigned long *)rtas_bucket
);
230 /* Were we in our exception vectors or SLB real mode miss handler? */
231 if (pc
< 0x1000000UL
)
232 return (unsigned long)__va(pc
);
234 /* Not sure where we were */
236 /* function descriptor madness */
237 return *((unsigned long *)kernel_unknown_bucket
);
239 return check_spinlock_pc(regs
, pc
);
242 static int get_kernel(unsigned long pc
)
246 if (!mmcra_has_sihv
) {
247 is_kernel
= (pc
>= KERNELBASE
);
249 unsigned long mmcra
= mfspr(SPRN_MMCRA
);
250 is_kernel
= ((mmcra
& MMCRA_SIPR
) == 0);
256 static void power4_handle_interrupt(struct pt_regs
*regs
,
257 struct op_counter_config
*ctr
)
266 is_kernel
= get_kernel(pc
);
268 /* set the PMM bit (see comment below) */
269 mtmsrd(mfmsr() | MSR_PMM
);
271 for (i
= 0; i
< cur_cpu_spec
->num_pmcs
; ++i
) {
274 if (oprofile_running
&& ctr
[i
].enabled
) {
275 oprofile_add_pc(pc
, is_kernel
, i
);
276 ctr_write(i
, reset_value
[i
]);
283 mmcr0
= mfspr(SPRN_MMCR0
);
285 /* reset the perfmon trigger */
289 * We must clear the PMAO bit on some (GQ) chips. Just do it
292 mmcr0
&= ~MMCR0_PMAO
;
295 * now clear the freeze bit, counting will not start until we
296 * rfid from this exception, because only at that point will
297 * the PMM bit be cleared
300 mtspr(SPRN_MMCR0
, mmcr0
);
303 struct op_ppc64_model op_model_power4
= {
304 .reg_setup
= power4_reg_setup
,
305 .cpu_setup
= power4_cpu_setup
,
306 .start
= power4_start
,
308 .handle_interrupt
= power4_handle_interrupt
,