1 #ifndef __ASM_POWERPC_CPUTABLE_H
2 #define __ASM_POWERPC_CPUTABLE_H
4 #include <asm/asm-compat.h>
6 #define PPC_FEATURE_32 0x80000000
7 #define PPC_FEATURE_64 0x40000000
8 #define PPC_FEATURE_601_INSTR 0x20000000
9 #define PPC_FEATURE_HAS_ALTIVEC 0x10000000
10 #define PPC_FEATURE_HAS_FPU 0x08000000
11 #define PPC_FEATURE_HAS_MMU 0x04000000
12 #define PPC_FEATURE_HAS_4xxMAC 0x02000000
13 #define PPC_FEATURE_UNIFIED_CACHE 0x01000000
14 #define PPC_FEATURE_HAS_SPE 0x00800000
15 #define PPC_FEATURE_HAS_EFP_SINGLE 0x00400000
16 #define PPC_FEATURE_HAS_EFP_DOUBLE 0x00200000
17 #define PPC_FEATURE_NO_TB 0x00100000
18 #define PPC_FEATURE_POWER4 0x00080000
19 #define PPC_FEATURE_POWER5 0x00040000
20 #define PPC_FEATURE_POWER5_PLUS 0x00020000
21 #define PPC_FEATURE_CELL 0x00010000
22 #define PPC_FEATURE_BOOKE 0x00008000
23 #define PPC_FEATURE_SMT 0x00004000
24 #define PPC_FEATURE_ICACHE_SNOOP 0x00002000
29 /* This structure can grow, it's real size is used by head.S code
30 * via the mkdefs mechanism.
34 typedef void (*cpu_setup_t
)(unsigned long offset
, struct cpu_spec
* spec
);
36 enum powerpc_oprofile_type
{
37 PPC_OPROFILE_INVALID
= 0,
38 PPC_OPROFILE_RS64
= 1,
39 PPC_OPROFILE_POWER4
= 2,
41 PPC_OPROFILE_BOOKE
= 4,
45 /* CPU is matched via (PVR & pvr_mask) == pvr_value */
46 unsigned int pvr_mask
;
47 unsigned int pvr_value
;
50 unsigned long cpu_features
; /* Kernel features */
51 unsigned int cpu_user_features
; /* Userland features */
53 /* cache line sizes */
54 unsigned int icache_bsize
;
55 unsigned int dcache_bsize
;
57 /* number of performance monitor counters */
58 unsigned int num_pmcs
;
60 /* this is called to initialize various CPU bits like L1 cache,
61 * BHT, SPD, etc... from head.S before branching to identify_machine
63 cpu_setup_t cpu_setup
;
65 /* Used by oprofile userspace to select the right counters */
66 char *oprofile_cpu_type
;
68 /* Processor specific oprofile operations */
69 enum powerpc_oprofile_type oprofile_type
;
71 /* Name of processor class, for the ELF AT_PLATFORM entry */
75 extern struct cpu_spec
*cur_cpu_spec
;
77 extern void identify_cpu(unsigned long offset
, unsigned long cpu
);
78 extern void do_cpu_ftr_fixups(unsigned long offset
);
80 #endif /* __ASSEMBLY__ */
82 /* CPU kernel features */
84 /* Retain the 32b definitions all use bottom half of word */
85 #define CPU_FTR_SPLIT_ID_CACHE ASM_CONST(0x0000000000000001)
86 #define CPU_FTR_L2CR ASM_CONST(0x0000000000000002)
87 #define CPU_FTR_SPEC7450 ASM_CONST(0x0000000000000004)
88 #define CPU_FTR_ALTIVEC ASM_CONST(0x0000000000000008)
89 #define CPU_FTR_TAU ASM_CONST(0x0000000000000010)
90 #define CPU_FTR_CAN_DOZE ASM_CONST(0x0000000000000020)
91 #define CPU_FTR_USE_TB ASM_CONST(0x0000000000000040)
92 #define CPU_FTR_604_PERF_MON ASM_CONST(0x0000000000000080)
93 #define CPU_FTR_601 ASM_CONST(0x0000000000000100)
94 #define CPU_FTR_HPTE_TABLE ASM_CONST(0x0000000000000200)
95 #define CPU_FTR_CAN_NAP ASM_CONST(0x0000000000000400)
96 #define CPU_FTR_L3CR ASM_CONST(0x0000000000000800)
97 #define CPU_FTR_L3_DISABLE_NAP ASM_CONST(0x0000000000001000)
98 #define CPU_FTR_NAP_DISABLE_L2_PR ASM_CONST(0x0000000000002000)
99 #define CPU_FTR_DUAL_PLL_750FX ASM_CONST(0x0000000000004000)
100 #define CPU_FTR_NO_DPM ASM_CONST(0x0000000000008000)
101 #define CPU_FTR_HAS_HIGH_BATS ASM_CONST(0x0000000000010000)
102 #define CPU_FTR_NEED_COHERENT ASM_CONST(0x0000000000020000)
103 #define CPU_FTR_NO_BTIC ASM_CONST(0x0000000000040000)
104 #define CPU_FTR_BIG_PHYS ASM_CONST(0x0000000000080000)
105 #define CPU_FTR_NODSISRALIGN ASM_CONST(0x0000000000100000)
108 /* Add the 64b processor unique features in the top half of the word */
109 #define CPU_FTR_SLB ASM_CONST(0x0000000100000000)
110 #define CPU_FTR_16M_PAGE ASM_CONST(0x0000000200000000)
111 #define CPU_FTR_TLBIEL ASM_CONST(0x0000000400000000)
112 #define CPU_FTR_NOEXECUTE ASM_CONST(0x0000000800000000)
113 #define CPU_FTR_IABR ASM_CONST(0x0000002000000000)
114 #define CPU_FTR_MMCRA ASM_CONST(0x0000004000000000)
115 #define CPU_FTR_CTRL ASM_CONST(0x0000008000000000)
116 #define CPU_FTR_SMT ASM_CONST(0x0000010000000000)
117 #define CPU_FTR_COHERENT_ICACHE ASM_CONST(0x0000020000000000)
118 #define CPU_FTR_LOCKLESS_TLBIE ASM_CONST(0x0000040000000000)
119 #define CPU_FTR_MMCRA_SIHV ASM_CONST(0x0000080000000000)
120 #define CPU_FTR_CI_LARGE_PAGE ASM_CONST(0x0000100000000000)
121 #define CPU_FTR_PAUSE_ZERO ASM_CONST(0x0000200000000000)
123 /* ensure on 32b processors the flags are available for compiling but
124 * don't do anything */
125 #define CPU_FTR_SLB ASM_CONST(0x0)
126 #define CPU_FTR_16M_PAGE ASM_CONST(0x0)
127 #define CPU_FTR_TLBIEL ASM_CONST(0x0)
128 #define CPU_FTR_NOEXECUTE ASM_CONST(0x0)
129 #define CPU_FTR_IABR ASM_CONST(0x0)
130 #define CPU_FTR_MMCRA ASM_CONST(0x0)
131 #define CPU_FTR_CTRL ASM_CONST(0x0)
132 #define CPU_FTR_SMT ASM_CONST(0x0)
133 #define CPU_FTR_COHERENT_ICACHE ASM_CONST(0x0)
134 #define CPU_FTR_LOCKLESS_TLBIE ASM_CONST(0x0)
135 #define CPU_FTR_MMCRA_SIHV ASM_CONST(0x0)
136 #define CPU_FTR_CI_LARGE_PAGE ASM_CONST(0x0)
141 #define CPU_FTR_PPCAS_ARCH_V2_BASE (CPU_FTR_SLB | \
142 CPU_FTR_TLBIEL | CPU_FTR_NOEXECUTE | \
143 CPU_FTR_NODSISRALIGN | CPU_FTR_CTRL)
145 /* iSeries doesn't support large pages */
146 #ifdef CONFIG_PPC_ISERIES
147 #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_PPCAS_ARCH_V2_BASE)
149 #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_PPCAS_ARCH_V2_BASE | CPU_FTR_16M_PAGE)
150 #endif /* CONFIG_PPC_ISERIES */
152 /* We only set the altivec features if the kernel was compiled with altivec
155 #ifdef CONFIG_ALTIVEC
156 #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
157 #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
159 #define CPU_FTR_ALTIVEC_COMP 0
160 #define PPC_FEATURE_HAS_ALTIVEC_COMP 0
163 /* We need to mark all pages as being coherent if we're SMP or we
164 * have a 74[45]x and an MPC107 host bridge. Also 83xx requires
165 * it for PCI "streaming/prefetch" to work properly.
167 #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
168 || defined(CONFIG_PPC_83xx)
169 #define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT
171 #define CPU_FTR_COMMON 0
174 /* The powersave features NAP & DOZE seems to confuse BDI when
175 debugging. So if a BDI is used, disable theses
177 #ifndef CONFIG_BDI_SWITCH
178 #define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE
179 #define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP
181 #define CPU_FTR_MAYBE_CAN_DOZE 0
182 #define CPU_FTR_MAYBE_CAN_NAP 0
185 #define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
186 !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
187 !defined(CONFIG_BOOKE))
190 CPU_FTRS_PPC601
= CPU_FTR_COMMON
| CPU_FTR_601
| CPU_FTR_HPTE_TABLE
,
191 CPU_FTRS_603
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
192 CPU_FTR_MAYBE_CAN_DOZE
| CPU_FTR_USE_TB
|
193 CPU_FTR_MAYBE_CAN_NAP
,
194 CPU_FTRS_604
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
195 CPU_FTR_USE_TB
| CPU_FTR_604_PERF_MON
| CPU_FTR_HPTE_TABLE
,
196 CPU_FTRS_740_NOTAU
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
197 CPU_FTR_MAYBE_CAN_DOZE
| CPU_FTR_USE_TB
| CPU_FTR_L2CR
|
198 CPU_FTR_HPTE_TABLE
| CPU_FTR_MAYBE_CAN_NAP
,
199 CPU_FTRS_740
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
200 CPU_FTR_MAYBE_CAN_DOZE
| CPU_FTR_USE_TB
| CPU_FTR_L2CR
|
201 CPU_FTR_TAU
| CPU_FTR_HPTE_TABLE
| CPU_FTR_MAYBE_CAN_NAP
,
202 CPU_FTRS_750
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
203 CPU_FTR_MAYBE_CAN_DOZE
| CPU_FTR_USE_TB
| CPU_FTR_L2CR
|
204 CPU_FTR_TAU
| CPU_FTR_HPTE_TABLE
| CPU_FTR_MAYBE_CAN_NAP
,
205 CPU_FTRS_750FX1
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
206 CPU_FTR_MAYBE_CAN_DOZE
| CPU_FTR_USE_TB
| CPU_FTR_L2CR
|
207 CPU_FTR_TAU
| CPU_FTR_HPTE_TABLE
| CPU_FTR_MAYBE_CAN_NAP
|
208 CPU_FTR_DUAL_PLL_750FX
| CPU_FTR_NO_DPM
,
209 CPU_FTRS_750FX2
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
210 CPU_FTR_MAYBE_CAN_DOZE
| CPU_FTR_USE_TB
| CPU_FTR_L2CR
|
211 CPU_FTR_TAU
| CPU_FTR_HPTE_TABLE
| CPU_FTR_MAYBE_CAN_NAP
|
213 CPU_FTRS_750FX
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
214 CPU_FTR_MAYBE_CAN_DOZE
| CPU_FTR_USE_TB
| CPU_FTR_L2CR
|
215 CPU_FTR_TAU
| CPU_FTR_HPTE_TABLE
| CPU_FTR_MAYBE_CAN_NAP
|
216 CPU_FTR_DUAL_PLL_750FX
| CPU_FTR_HAS_HIGH_BATS
,
217 CPU_FTRS_750GX
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_MAYBE_CAN_DOZE
|
218 CPU_FTR_USE_TB
| CPU_FTR_L2CR
| CPU_FTR_TAU
|
219 CPU_FTR_HPTE_TABLE
| CPU_FTR_MAYBE_CAN_NAP
|
220 CPU_FTR_DUAL_PLL_750FX
| CPU_FTR_HAS_HIGH_BATS
,
221 CPU_FTRS_7400_NOTAU
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
222 CPU_FTR_MAYBE_CAN_DOZE
| CPU_FTR_USE_TB
| CPU_FTR_L2CR
|
223 CPU_FTR_ALTIVEC_COMP
| CPU_FTR_HPTE_TABLE
|
224 CPU_FTR_MAYBE_CAN_NAP
,
225 CPU_FTRS_7400
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
226 CPU_FTR_MAYBE_CAN_DOZE
| CPU_FTR_USE_TB
| CPU_FTR_L2CR
|
227 CPU_FTR_TAU
| CPU_FTR_ALTIVEC_COMP
| CPU_FTR_HPTE_TABLE
|
228 CPU_FTR_MAYBE_CAN_NAP
,
229 CPU_FTRS_7450_20
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
230 CPU_FTR_USE_TB
| CPU_FTR_L2CR
| CPU_FTR_ALTIVEC_COMP
|
231 CPU_FTR_L3CR
| CPU_FTR_HPTE_TABLE
| CPU_FTR_SPEC7450
|
232 CPU_FTR_NEED_COHERENT
,
233 CPU_FTRS_7450_21
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
235 CPU_FTR_MAYBE_CAN_NAP
| CPU_FTR_L2CR
| CPU_FTR_ALTIVEC_COMP
|
236 CPU_FTR_L3CR
| CPU_FTR_HPTE_TABLE
| CPU_FTR_SPEC7450
|
237 CPU_FTR_NAP_DISABLE_L2_PR
| CPU_FTR_L3_DISABLE_NAP
|
238 CPU_FTR_NEED_COHERENT
,
239 CPU_FTRS_7450_23
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
241 CPU_FTR_MAYBE_CAN_NAP
| CPU_FTR_L2CR
| CPU_FTR_ALTIVEC_COMP
|
242 CPU_FTR_L3CR
| CPU_FTR_HPTE_TABLE
| CPU_FTR_SPEC7450
|
243 CPU_FTR_NAP_DISABLE_L2_PR
| CPU_FTR_NEED_COHERENT
,
244 CPU_FTRS_7455_1
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
246 CPU_FTR_L2CR
| CPU_FTR_ALTIVEC_COMP
| CPU_FTR_L3CR
|
247 CPU_FTR_HPTE_TABLE
| CPU_FTR_SPEC7450
| CPU_FTR_HAS_HIGH_BATS
|
248 CPU_FTR_NEED_COHERENT
,
249 CPU_FTRS_7455_20
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
251 CPU_FTR_MAYBE_CAN_NAP
| CPU_FTR_L2CR
| CPU_FTR_ALTIVEC_COMP
|
252 CPU_FTR_L3CR
| CPU_FTR_HPTE_TABLE
| CPU_FTR_SPEC7450
|
253 CPU_FTR_NAP_DISABLE_L2_PR
| CPU_FTR_L3_DISABLE_NAP
|
254 CPU_FTR_NEED_COHERENT
| CPU_FTR_HAS_HIGH_BATS
,
255 CPU_FTRS_7455
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
257 CPU_FTR_MAYBE_CAN_NAP
| CPU_FTR_L2CR
| CPU_FTR_ALTIVEC_COMP
|
258 CPU_FTR_L3CR
| CPU_FTR_HPTE_TABLE
| CPU_FTR_SPEC7450
|
259 CPU_FTR_NAP_DISABLE_L2_PR
| CPU_FTR_HAS_HIGH_BATS
|
260 CPU_FTR_NEED_COHERENT
,
261 CPU_FTRS_7447_10
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
263 CPU_FTR_MAYBE_CAN_NAP
| CPU_FTR_L2CR
| CPU_FTR_ALTIVEC_COMP
|
264 CPU_FTR_L3CR
| CPU_FTR_HPTE_TABLE
| CPU_FTR_SPEC7450
|
265 CPU_FTR_NAP_DISABLE_L2_PR
| CPU_FTR_HAS_HIGH_BATS
|
266 CPU_FTR_NEED_COHERENT
| CPU_FTR_NO_BTIC
,
267 CPU_FTRS_7447
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
269 CPU_FTR_MAYBE_CAN_NAP
| CPU_FTR_L2CR
| CPU_FTR_ALTIVEC_COMP
|
270 CPU_FTR_L3CR
| CPU_FTR_HPTE_TABLE
| CPU_FTR_SPEC7450
|
271 CPU_FTR_NAP_DISABLE_L2_PR
| CPU_FTR_HAS_HIGH_BATS
|
272 CPU_FTR_NEED_COHERENT
,
273 CPU_FTRS_7447A
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
275 CPU_FTR_MAYBE_CAN_NAP
| CPU_FTR_L2CR
| CPU_FTR_ALTIVEC_COMP
|
276 CPU_FTR_HPTE_TABLE
| CPU_FTR_SPEC7450
|
277 CPU_FTR_NAP_DISABLE_L2_PR
| CPU_FTR_HAS_HIGH_BATS
|
278 CPU_FTR_NEED_COHERENT
,
279 CPU_FTRS_82XX
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
280 CPU_FTR_MAYBE_CAN_DOZE
| CPU_FTR_USE_TB
,
281 CPU_FTRS_G2_LE
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_MAYBE_CAN_DOZE
|
282 CPU_FTR_USE_TB
| CPU_FTR_MAYBE_CAN_NAP
| CPU_FTR_HAS_HIGH_BATS
,
283 CPU_FTRS_E300
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_MAYBE_CAN_DOZE
|
284 CPU_FTR_USE_TB
| CPU_FTR_MAYBE_CAN_NAP
| CPU_FTR_HAS_HIGH_BATS
|
286 CPU_FTRS_CLASSIC32
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
287 CPU_FTR_USE_TB
| CPU_FTR_HPTE_TABLE
,
288 CPU_FTRS_POWER3_32
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
289 CPU_FTR_USE_TB
| CPU_FTR_HPTE_TABLE
,
290 CPU_FTRS_POWER4_32
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
291 CPU_FTR_USE_TB
| CPU_FTR_HPTE_TABLE
| CPU_FTR_NODSISRALIGN
,
292 CPU_FTRS_970_32
= CPU_FTR_COMMON
| CPU_FTR_SPLIT_ID_CACHE
|
293 CPU_FTR_USE_TB
| CPU_FTR_HPTE_TABLE
| CPU_FTR_ALTIVEC_COMP
|
294 CPU_FTR_MAYBE_CAN_NAP
| CPU_FTR_NODSISRALIGN
,
295 CPU_FTRS_8XX
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
,
296 CPU_FTRS_40X
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
|
297 CPU_FTR_NODSISRALIGN
,
298 CPU_FTRS_44X
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
|
299 CPU_FTR_NODSISRALIGN
,
300 CPU_FTRS_E200
= CPU_FTR_USE_TB
| CPU_FTR_NODSISRALIGN
,
301 CPU_FTRS_E500
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
|
302 CPU_FTR_NODSISRALIGN
,
303 CPU_FTRS_E500_2
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
|
304 CPU_FTR_BIG_PHYS
| CPU_FTR_NODSISRALIGN
,
305 CPU_FTRS_GENERIC_32
= CPU_FTR_COMMON
| CPU_FTR_NODSISRALIGN
,
307 CPU_FTRS_POWER3
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
|
308 CPU_FTR_HPTE_TABLE
| CPU_FTR_IABR
,
309 CPU_FTRS_RS64
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
|
310 CPU_FTR_HPTE_TABLE
| CPU_FTR_IABR
|
311 CPU_FTR_MMCRA
| CPU_FTR_CTRL
,
312 CPU_FTRS_POWER4
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
|
313 CPU_FTR_HPTE_TABLE
| CPU_FTR_PPCAS_ARCH_V2
| CPU_FTR_MMCRA
,
314 CPU_FTRS_PPC970
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
|
315 CPU_FTR_HPTE_TABLE
| CPU_FTR_PPCAS_ARCH_V2
|
316 CPU_FTR_ALTIVEC_COMP
| CPU_FTR_CAN_NAP
| CPU_FTR_MMCRA
,
317 CPU_FTRS_POWER5
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
|
318 CPU_FTR_HPTE_TABLE
| CPU_FTR_PPCAS_ARCH_V2
|
319 CPU_FTR_MMCRA
| CPU_FTR_SMT
|
320 CPU_FTR_COHERENT_ICACHE
| CPU_FTR_LOCKLESS_TLBIE
|
322 CPU_FTRS_CELL
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
|
323 CPU_FTR_HPTE_TABLE
| CPU_FTR_PPCAS_ARCH_V2
|
324 CPU_FTR_ALTIVEC_COMP
| CPU_FTR_MMCRA
| CPU_FTR_SMT
|
325 CPU_FTR_CTRL
| CPU_FTR_PAUSE_ZERO
,
326 CPU_FTRS_COMPATIBLE
= CPU_FTR_SPLIT_ID_CACHE
| CPU_FTR_USE_TB
|
327 CPU_FTR_HPTE_TABLE
| CPU_FTR_PPCAS_ARCH_V2
,
332 CPU_FTRS_POWER3
| CPU_FTRS_RS64
| CPU_FTRS_POWER4
|
333 CPU_FTRS_PPC970
| CPU_FTRS_POWER5
| CPU_FTRS_CELL
|
334 CPU_FTR_CI_LARGE_PAGE
|
337 CPU_FTRS_PPC601
| CPU_FTRS_603
| CPU_FTRS_604
| CPU_FTRS_740_NOTAU
|
338 CPU_FTRS_740
| CPU_FTRS_750
| CPU_FTRS_750FX1
|
339 CPU_FTRS_750FX2
| CPU_FTRS_750FX
| CPU_FTRS_750GX
|
340 CPU_FTRS_7400_NOTAU
| CPU_FTRS_7400
| CPU_FTRS_7450_20
|
341 CPU_FTRS_7450_21
| CPU_FTRS_7450_23
| CPU_FTRS_7455_1
|
342 CPU_FTRS_7455_20
| CPU_FTRS_7455
| CPU_FTRS_7447_10
|
343 CPU_FTRS_7447
| CPU_FTRS_7447A
| CPU_FTRS_82XX
|
344 CPU_FTRS_G2_LE
| CPU_FTRS_E300
| CPU_FTRS_CLASSIC32
|
346 CPU_FTRS_GENERIC_32
|
348 #ifdef CONFIG_PPC64BRIDGE
352 CPU_FTRS_POWER4_32
| CPU_FTRS_970_32
|
367 CPU_FTRS_E500
| CPU_FTRS_E500_2
|
369 #endif /* __powerpc64__ */
374 CPU_FTRS_POWER3
& CPU_FTRS_RS64
& CPU_FTRS_POWER4
&
375 CPU_FTRS_PPC970
& CPU_FTRS_POWER5
& CPU_FTRS_CELL
&
378 CPU_FTRS_PPC601
& CPU_FTRS_603
& CPU_FTRS_604
& CPU_FTRS_740_NOTAU
&
379 CPU_FTRS_740
& CPU_FTRS_750
& CPU_FTRS_750FX1
&
380 CPU_FTRS_750FX2
& CPU_FTRS_750FX
& CPU_FTRS_750GX
&
381 CPU_FTRS_7400_NOTAU
& CPU_FTRS_7400
& CPU_FTRS_7450_20
&
382 CPU_FTRS_7450_21
& CPU_FTRS_7450_23
& CPU_FTRS_7455_1
&
383 CPU_FTRS_7455_20
& CPU_FTRS_7455
& CPU_FTRS_7447_10
&
384 CPU_FTRS_7447
& CPU_FTRS_7447A
& CPU_FTRS_82XX
&
385 CPU_FTRS_G2_LE
& CPU_FTRS_E300
& CPU_FTRS_CLASSIC32
&
387 CPU_FTRS_GENERIC_32
&
389 #ifdef CONFIG_PPC64BRIDGE
393 CPU_FTRS_POWER4_32
& CPU_FTRS_970_32
&
408 CPU_FTRS_E500
& CPU_FTRS_E500_2
&
410 #endif /* __powerpc64__ */
414 static inline int cpu_has_feature(unsigned long feature
)
416 return (CPU_FTRS_ALWAYS
& feature
) ||
418 & cur_cpu_spec
->cpu_features
422 #endif /* !__ASSEMBLY__ */
426 #define BEGIN_FTR_SECTION 98:
428 #ifndef __powerpc64__
429 #define END_FTR_SECTION(msk, val) \
431 .section __ftr_fixup,"a"; \
438 #else /* __powerpc64__ */
439 #define END_FTR_SECTION(msk, val) \
441 .section __ftr_fixup,"a"; \
448 #endif /* __powerpc64__ */
450 #define END_FTR_SECTION_IFSET(msk) END_FTR_SECTION((msk), (msk))
451 #define END_FTR_SECTION_IFCLR(msk) END_FTR_SECTION((msk), 0)
452 #endif /* __ASSEMBLY__ */
454 #endif /* __KERNEL__ */
455 #endif /* __ASM_POWERPC_CPUTABLE_H */