[ARM] pxa: update defconfig for Verdex Pro
[linux-2.6/verdex.git] / arch / powerpc / boot / dts / motionpro.dts
blob7be8ca0386766aa6b31a5f0a1ae7fa6eec4c291b
1 /*
2  * Motion-PRO board Device Tree Source
3  *
4  * Copyright (C) 2007 Semihalf
5  * Marian Balakowicz <m8@semihalf.com>
6  *
7  * This program is free software; you can redistribute  it and/or modify it
8  * under  the terms of  the GNU General  Public License as published by the
9  * Free Software Foundation;  either version 2 of the  License, or (at your
10  * option) any later version.
11  */
13 /dts-v1/;
15 / {
16         model = "promess,motionpro";
17         compatible = "promess,motionpro";
18         #address-cells = <1>;
19         #size-cells = <1>;
20         interrupt-parent = <&mpc5200_pic>;
22         cpus {
23                 #address-cells = <1>;
24                 #size-cells = <0>;
26                 PowerPC,5200@0 {
27                         device_type = "cpu";
28                         reg = <0>;
29                         d-cache-line-size = <32>;
30                         i-cache-line-size = <32>;
31                         d-cache-size = <0x4000>;        // L1, 16K
32                         i-cache-size = <0x4000>;        // L1, 16K
33                         timebase-frequency = <0>;       // from bootloader
34                         bus-frequency = <0>;            // from bootloader
35                         clock-frequency = <0>;          // from bootloader
36                 };
37         };
39         memory {
40                 device_type = "memory";
41                 reg = <0x00000000 0x04000000>;  // 64MB
42         };
44         soc5200@f0000000 {
45                 #address-cells = <1>;
46                 #size-cells = <1>;
47                 compatible = "fsl,mpc5200b-immr";
48                 ranges = <0 0xf0000000 0x0000c000>;
49                 reg = <0xf0000000 0x00000100>;
50                 bus-frequency = <0>;            // from bootloader
51                 system-frequency = <0>;         // from bootloader
53                 cdm@200 {
54                         compatible = "fsl,mpc5200b-cdm","fsl,mpc5200-cdm";
55                         reg = <0x200 0x38>;
56                 };
58                 mpc5200_pic: interrupt-controller@500 {
59                         // 5200 interrupts are encoded into two levels;
60                         interrupt-controller;
61                         #interrupt-cells = <3>;
62                         compatible = "fsl,mpc5200b-pic","fsl,mpc5200-pic";
63                         reg = <0x500 0x80>;
64                 };
66                 timer@600 {     // General Purpose Timer
67                         compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
68                         reg = <0x600 0x10>;
69                         interrupts = <1 9 0>;
70                         fsl,has-wdt;
71                 };
73                 timer@610 {     // General Purpose Timer
74                         compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
75                         reg = <0x610 0x10>;
76                         interrupts = <1 10 0>;
77                 };
79                 timer@620 {     // General Purpose Timer
80                         compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
81                         reg = <0x620 0x10>;
82                         interrupts = <1 11 0>;
83                 };
85                 timer@630 {     // General Purpose Timer
86                         compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
87                         reg = <0x630 0x10>;
88                         interrupts = <1 12 0>;
89                 };
91                 timer@640 {     // General Purpose Timer
92                         compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
93                         reg = <0x640 0x10>;
94                         interrupts = <1 13 0>;
95                 };
97                 timer@650 {     // General Purpose Timer
98                         compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
99                         reg = <0x650 0x10>;
100                         interrupts = <1 14 0>;
101                 };
103                 motionpro-led@660 {     // Motion-PRO status LED
104                         compatible = "promess,motionpro-led";
105                         label = "motionpro-statusled";
106                         reg = <0x660 0x10>;
107                         interrupts = <1 15 0>;
108                         blink-delay = <100>; // 100 msec
109                 };
111                 motionpro-led@670 {     // Motion-PRO ready LED
112                         compatible = "promess,motionpro-led";
113                         label = "motionpro-readyled";
114                         reg = <0x670 0x10>;
115                         interrupts = <1 16 0>;
116                 };
118                 rtc@800 {       // Real time clock
119                         compatible = "fsl,mpc5200b-rtc","fsl,mpc5200-rtc";
120                         reg = <0x800 0x100>;
121                         interrupts = <1 5 0 1 6 0>;
122                 };
124                 can@980 {
125                         compatible = "fsl,mpc5200b-mscan","fsl,mpc5200-mscan";
126                         interrupts = <2 18 0>;
127                         reg = <0x980 0x80>;
128                 };
130                 gpio_simple: gpio@b00 {
131                         compatible = "fsl,mpc5200b-gpio","fsl,mpc5200-gpio";
132                         reg = <0xb00 0x40>;
133                         interrupts = <1 7 0>;
134                         gpio-controller;
135                         #gpio-cells = <2>;
136                 };
138                 gpio_wkup: gpio@c00 {
139                         compatible = "fsl,mpc5200b-gpio-wkup","fsl,mpc5200-gpio-wkup";
140                         reg = <0xc00 0x40>;
141                         interrupts = <1 8 0 0 3 0>;
142                         gpio-controller;
143                         #gpio-cells = <2>;
144                 };
146                 spi@f00 {
147                         compatible = "fsl,mpc5200b-spi","fsl,mpc5200-spi";
148                         reg = <0xf00 0x20>;
149                         interrupts = <2 13 0 2 14 0>;
150                 };
152                 usb@1000 {
153                         compatible = "fsl,mpc5200b-ohci","fsl,mpc5200-ohci","ohci-be";
154                         reg = <0x1000 0xff>;
155                         interrupts = <2 6 0>;
156                 };
158                 dma-controller@1200 {
159                         compatible = "fsl,mpc5200b-bestcomm","fsl,mpc5200-bestcomm";
160                         reg = <0x1200 0x80>;
161                         interrupts = <3 0 0  3 1 0  3 2 0  3 3 0
162                                       3 4 0  3 5 0  3 6 0  3 7 0
163                                       3 8 0  3 9 0  3 10 0  3 11 0
164                                       3 12 0  3 13 0  3 14 0  3 15 0>;
165                 };
167                 xlb@1f00 {
168                         compatible = "fsl,mpc5200b-xlb","fsl,mpc5200-xlb";
169                         reg = <0x1f00 0x100>;
170                 };
172                 serial@2000 {           // PSC1
173                         compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
174                         reg = <0x2000 0x100>;
175                         interrupts = <2 1 0>;
176                 };
178                 // PSC2 in spi master mode 
179                 spi@2200 {              // PSC2
180                         compatible = "fsl,mpc5200b-psc-spi","fsl,mpc5200-psc-spi";
181                         cell-index = <1>;
182                         reg = <0x2200 0x100>;
183                         interrupts = <2 2 0>;
184                 };
186                 // PSC5 in uart mode
187                 serial@2800 {           // PSC5
188                         compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
189                         reg = <0x2800 0x100>;
190                         interrupts = <2 12 0>;
191                 };
193                 ethernet@3000 {
194                         compatible = "fsl,mpc5200b-fec","fsl,mpc5200-fec";
195                         reg = <0x3000 0x400>;
196                         local-mac-address = [ 00 00 00 00 00 00 ];
197                         interrupts = <2 5 0>;
198                         phy-handle = <&phy0>;
199                 };
201                 mdio@3000 {
202                         #address-cells = <1>;
203                         #size-cells = <0>;
204                         compatible = "fsl,mpc5200b-mdio","fsl,mpc5200-mdio";
205                         reg = <0x3000 0x400>;       // fec range, since we need to setup fec interrupts
206                         interrupts = <2 5 0>;   // these are for "mii command finished", not link changes & co.
208                         phy0: ethernet-phy@2 {
209                                 reg = <2>;
210                         };
211                 };
213                 ata@3a00 {
214                         compatible = "fsl,mpc5200b-ata","fsl,mpc5200-ata";
215                         reg = <0x3a00 0x100>;
216                         interrupts = <2 7 0>;
217                 };
219                 i2c@3d40 {
220                         #address-cells = <1>;
221                         #size-cells = <0>;
222                         compatible = "fsl,mpc5200b-i2c","fsl,mpc5200-i2c","fsl-i2c";
223                         reg = <0x3d40 0x40>;
224                         interrupts = <2 16 0>;
225                         fsl5200-clocking;
227                         rtc@68 {
228                                 compatible = "dallas,ds1339";
229                                 reg = <0x68>;
230                         };
231                 };
233                 sram@8000 {
234                         compatible = "fsl,mpc5200b-sram","fsl,mpc5200-sram";
235                         reg = <0x8000 0x4000>;
236                 };
237         };
239         localbus {
240                 compatible = "fsl,mpc5200b-lpb","simple-bus";
241                 #address-cells = <2>;
242                 #size-cells = <1>;
243                 ranges = <0 0 0xff000000 0x01000000
244                           1 0 0x50000000 0x00010000
245                           2 0 0x50010000 0x00010000
246                           3 0 0x50020000 0x00010000>;
248                 // 8-bit DualPort SRAM on LocalPlus Bus CS1
249                 kollmorgen@1,0 {
250                         compatible = "promess,motionpro-kollmorgen";
251                         reg = <1 0 0x10000>;
252                         interrupts = <1 1 0>;
253                 };
255                 // 8-bit board CPLD on LocalPlus Bus CS2
256                 cpld@2,0 {
257                         compatible = "promess,motionpro-cpld";
258                         reg = <2 0 0x10000>;
259                 };
261                 // 8-bit custom Anybus Module on LocalPlus Bus CS3
262                 anybus@3,0 {
263                         compatible = "promess,motionpro-anybus";
264                         reg = <3 0 0x10000>;
265                 };
266                 pro_module_general@3,0 {
267                         compatible = "promess,pro_module_general";
268                         reg = <3 0 3>;
269                 };
270                 pro_module_dio@3,800 {
271                         compatible = "promess,pro_module_dio";
272                         reg = <3 0x800 2>;
273                 };
275                 // 16-bit flash device at LocalPlus Bus CS0
276                 flash@0,0 {
277                         compatible = "cfi-flash";
278                         reg = <0 0 0x01000000>;
279                         bank-width = <2>;
280                         device-width = <2>;
281                         #size-cells = <1>;
282                         #address-cells = <1>;
283                 };
284         };