2 * MPC8379E RDB Device Tree Source
4 * Copyright 2007, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "fsl,mpc8379rdb";
34 d-cache-line-size = <32>;
35 i-cache-line-size = <32>;
36 d-cache-size = <32768>;
37 i-cache-size = <32768>;
38 timebase-frequency = <0>;
40 clock-frequency = <0>;
45 device_type = "memory";
46 reg = <0x00000000 0x10000000>; // 256MB at 0
52 compatible = "fsl,mpc8379-elbc", "fsl,elbc", "simple-bus";
53 reg = <0xe0005000 0x1000>;
54 interrupts = <77 0x8>;
55 interrupt-parent = <&ipic>;
57 // CS0 and CS1 are swapped when
58 // booting from nand, but the
59 // addresses are the same.
60 ranges = <0x0 0x0 0xfe000000 0x00800000
61 0x1 0x0 0xe0600000 0x00008000
62 0x2 0x0 0xf0000000 0x00020000
63 0x3 0x0 0xfa000000 0x00008000>;
68 compatible = "cfi-flash";
69 reg = <0x0 0x0 0x800000>;
77 compatible = "fsl,mpc8379-fcm-nand",
79 reg = <0x1 0x0 0x8000>;
87 reg = <0x100000 0x300000>;
90 reg = <0x400000 0x1c00000>;
99 compatible = "simple-bus";
100 ranges = <0x0 0xe0000000 0x00100000>;
101 reg = <0xe0000000 0x00000200>;
105 device_type = "watchdog";
106 compatible = "mpc83xx_wdt";
110 gpio1: gpio-controller@c00 {
112 compatible = "fsl,mpc8379-gpio", "fsl,mpc8349-gpio";
114 interrupts = <74 0x8>;
115 interrupt-parent = <&ipic>;
119 gpio2: gpio-controller@d00 {
121 compatible = "fsl,mpc8379-gpio", "fsl,mpc8349-gpio";
123 interrupts = <75 0x8>;
124 interrupt-parent = <&ipic>;
129 #address-cells = <1>;
131 compatible = "simple-bus";
132 sleep = <&pmc 0x0c000000>;
136 #address-cells = <1>;
139 compatible = "fsl-i2c";
140 reg = <0x3000 0x100>;
141 interrupts = <14 0x8>;
142 interrupt-parent = <&ipic>;
146 compatible = "national,lm75";
151 compatible = "at24,24c256";
156 compatible = "dallas,ds1339";
162 compatible = "fsl,mc9s08qg8-mpc8379erdb",
163 "fsl,mcu-mpc8349emitx";
170 compatible = "fsl,mpc8379-esdhc", "fsl,esdhc";
171 reg = <0x2e000 0x1000>;
172 interrupts = <42 0x8>;
173 interrupt-parent = <&ipic>;
175 /* Filled in by U-Boot */
176 clock-frequency = <111111111>;
181 #address-cells = <1>;
184 compatible = "fsl-i2c";
185 reg = <0x3100 0x100>;
186 interrupts = <15 0x8>;
187 interrupt-parent = <&ipic>;
193 compatible = "fsl,spi";
194 reg = <0x7000 0x1000>;
195 interrupts = <16 0x8>;
196 interrupt-parent = <&ipic>;
201 #address-cells = <1>;
203 compatible = "fsl,mpc8379-dma", "fsl,elo-dma";
205 ranges = <0 0x8100 0x1a8>;
206 interrupt-parent = <&ipic>;
210 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
213 interrupt-parent = <&ipic>;
217 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
220 interrupt-parent = <&ipic>;
224 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
227 interrupt-parent = <&ipic>;
231 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
234 interrupt-parent = <&ipic>;
240 compatible = "fsl-usb2-dr";
241 reg = <0x23000 0x1000>;
242 #address-cells = <1>;
244 interrupt-parent = <&ipic>;
245 interrupts = <38 0x8>;
247 sleep = <&pmc 0x00c00000>;
250 enet0: ethernet@24000 {
251 #address-cells = <1>;
254 device_type = "network";
256 compatible = "gianfar";
257 reg = <0x24000 0x1000>;
258 ranges = <0x0 0x24000 0x1000>;
259 local-mac-address = [ 00 00 00 00 00 00 ];
260 interrupts = <32 0x8 33 0x8 34 0x8>;
261 phy-connection-type = "mii";
262 interrupt-parent = <&ipic>;
263 tbi-handle = <&tbi0>;
264 phy-handle = <&phy2>;
265 sleep = <&pmc 0xc0000000>;
269 #address-cells = <1>;
271 compatible = "fsl,gianfar-mdio";
274 phy2: ethernet-phy@2 {
275 interrupt-parent = <&ipic>;
276 interrupts = <17 0x8>;
278 device_type = "ethernet-phy";
283 device_type = "tbi-phy";
288 enet1: ethernet@25000 {
289 #address-cells = <1>;
292 device_type = "network";
294 compatible = "gianfar";
295 reg = <0x25000 0x1000>;
296 ranges = <0x0 0x25000 0x1000>;
297 local-mac-address = [ 00 00 00 00 00 00 ];
298 interrupts = <35 0x8 36 0x8 37 0x8>;
299 phy-connection-type = "mii";
300 interrupt-parent = <&ipic>;
301 fixed-link = <1 1 1000 0 0>;
302 tbi-handle = <&tbi1>;
303 sleep = <&pmc 0x30000000>;
307 #address-cells = <1>;
309 compatible = "fsl,gianfar-tbi";
314 device_type = "tbi-phy";
319 serial0: serial@4500 {
321 device_type = "serial";
322 compatible = "ns16550";
323 reg = <0x4500 0x100>;
324 clock-frequency = <0>;
325 interrupts = <9 0x8>;
326 interrupt-parent = <&ipic>;
329 serial1: serial@4600 {
331 device_type = "serial";
332 compatible = "ns16550";
333 reg = <0x4600 0x100>;
334 clock-frequency = <0>;
335 interrupts = <10 0x8>;
336 interrupt-parent = <&ipic>;
340 compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
341 "fsl,sec2.1", "fsl,sec2.0";
342 reg = <0x30000 0x10000>;
343 interrupts = <11 0x8>;
344 interrupt-parent = <&ipic>;
345 fsl,num-channels = <4>;
346 fsl,channel-fifo-len = <24>;
347 fsl,exec-units-mask = <0x9fe>;
348 fsl,descriptor-types-mask = <0x3ab0ebf>;
349 sleep = <&pmc 0x03000000>;
353 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
354 reg = <0x18000 0x1000>;
355 interrupts = <44 0x8>;
356 interrupt-parent = <&ipic>;
357 sleep = <&pmc 0x000000c0>;
361 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
362 reg = <0x19000 0x1000>;
363 interrupts = <45 0x8>;
364 interrupt-parent = <&ipic>;
365 sleep = <&pmc 0x00000030>;
369 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
370 reg = <0x1a000 0x1000>;
371 interrupts = <46 0x8>;
372 interrupt-parent = <&ipic>;
373 sleep = <&pmc 0x0000000c>;
377 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
378 reg = <0x1b000 0x1000>;
379 interrupts = <47 0x8>;
380 interrupt-parent = <&ipic>;
381 sleep = <&pmc 0x00000003>;
385 * interrupts cell = <intr #, sense>
386 * sense values match linux IORESOURCE_IRQ_* defines:
387 * sense == 8: Level, low assertion
388 * sense == 2: Edge, high-to-low change
390 ipic: interrupt-controller@700 {
391 compatible = "fsl,ipic";
392 interrupt-controller;
393 #address-cells = <0>;
394 #interrupt-cells = <2>;
399 compatible = "fsl,mpc8379-pmc", "fsl,mpc8349-pmc";
400 reg = <0xb00 0x100 0xa00 0x100>;
401 interrupts = <80 0x8>;
402 interrupt-parent = <&ipic>;
407 interrupt-map-mask = <0xf800 0 0 7>;
409 /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */
411 /* IDSEL AD14 IRQ6 inta */
412 0x7000 0x0 0x0 0x1 &ipic 22 0x8
414 /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */
415 0x7800 0x0 0x0 0x1 &ipic 21 0x8
416 0x7800 0x0 0x0 0x2 &ipic 22 0x8
417 0x7800 0x0 0x0 0x4 &ipic 23 0x8
419 /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/
420 0xE000 0x0 0x0 0x1 &ipic 23 0x8
421 0xE000 0x0 0x0 0x2 &ipic 21 0x8
422 0xE000 0x0 0x0 0x3 &ipic 22 0x8>;
423 interrupt-parent = <&ipic>;
424 interrupts = <66 0x8>;
425 bus-range = <0x0 0x0>;
426 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
427 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
428 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>;
429 sleep = <&pmc 0x00010000>;
430 clock-frequency = <66666666>;
431 #interrupt-cells = <1>;
433 #address-cells = <3>;
434 reg = <0xe0008500 0x100 /* internal registers */
435 0xe0008300 0x8>; /* config space access registers */
436 compatible = "fsl,mpc8349-pci";