2 * linux/drivers/mmc/host/imxmmc.c - Motorola i.MX MMCI driver
4 * Copyright (C) 2004 Sascha Hauer, Pengutronix <sascha@saschahauer.de>
5 * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
7 * derived from pxamci.c by Russell King
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
15 #include <linux/module.h>
16 #include <linux/init.h>
17 #include <linux/ioport.h>
18 #include <linux/platform_device.h>
19 #include <linux/interrupt.h>
20 #include <linux/blkdev.h>
21 #include <linux/dma-mapping.h>
22 #include <linux/mmc/host.h>
23 #include <linux/mmc/card.h>
24 #include <linux/delay.h>
25 #include <linux/clk.h>
30 #include <asm/sizes.h>
32 #include <mach/imx-dma.h>
36 #define DRIVER_NAME "imx-mmc"
38 #define IMXMCI_INT_MASK_DEFAULT (INT_MASK_BUF_READY | INT_MASK_DATA_TRAN | \
39 INT_MASK_WRITE_OP_DONE | INT_MASK_END_CMD_RES | \
40 INT_MASK_AUTO_CARD_DETECT | INT_MASK_DAT0_EN | INT_MASK_SDIO)
49 volatile unsigned int imask
;
50 unsigned int power_mode
;
52 struct imxmmc_platform_data
*pdata
;
54 struct mmc_request
*req
;
55 struct mmc_command
*cmd
;
56 struct mmc_data
*data
;
58 struct timer_list timer
;
59 struct tasklet_struct tasklet
;
60 unsigned int status_reg
;
61 unsigned long pending_events
;
62 /* Next two fields are there for CPU driven transfers to overcome SDHC deficiencies */
64 unsigned int data_cnt
;
65 atomic_t stuck_timeout
;
67 unsigned int dma_nents
;
68 unsigned int dma_size
;
72 unsigned char actual_bus_width
;
79 #define IMXMCI_PEND_IRQ_b 0
80 #define IMXMCI_PEND_DMA_END_b 1
81 #define IMXMCI_PEND_DMA_ERR_b 2
82 #define IMXMCI_PEND_WAIT_RESP_b 3
83 #define IMXMCI_PEND_DMA_DATA_b 4
84 #define IMXMCI_PEND_CPU_DATA_b 5
85 #define IMXMCI_PEND_CARD_XCHG_b 6
86 #define IMXMCI_PEND_SET_INIT_b 7
87 #define IMXMCI_PEND_STARTED_b 8
89 #define IMXMCI_PEND_IRQ_m (1 << IMXMCI_PEND_IRQ_b)
90 #define IMXMCI_PEND_DMA_END_m (1 << IMXMCI_PEND_DMA_END_b)
91 #define IMXMCI_PEND_DMA_ERR_m (1 << IMXMCI_PEND_DMA_ERR_b)
92 #define IMXMCI_PEND_WAIT_RESP_m (1 << IMXMCI_PEND_WAIT_RESP_b)
93 #define IMXMCI_PEND_DMA_DATA_m (1 << IMXMCI_PEND_DMA_DATA_b)
94 #define IMXMCI_PEND_CPU_DATA_m (1 << IMXMCI_PEND_CPU_DATA_b)
95 #define IMXMCI_PEND_CARD_XCHG_m (1 << IMXMCI_PEND_CARD_XCHG_b)
96 #define IMXMCI_PEND_SET_INIT_m (1 << IMXMCI_PEND_SET_INIT_b)
97 #define IMXMCI_PEND_STARTED_m (1 << IMXMCI_PEND_STARTED_b)
99 static void imxmci_stop_clock(struct imxmci_host
*host
)
104 reg
= readw(host
->base
+ MMC_REG_STR_STP_CLK
);
105 writew(reg
& ~STR_STP_CLK_START_CLK
, host
->base
+ MMC_REG_STR_STP_CLK
);
108 reg
= readw(host
->base
+ MMC_REG_STR_STP_CLK
);
109 writew(reg
| STR_STP_CLK_STOP_CLK
,
110 host
->base
+ MMC_REG_STR_STP_CLK
);
113 reg
= readw(host
->base
+ MMC_REG_STATUS
);
114 if (!(reg
& STATUS_CARD_BUS_CLK_RUN
)) {
115 /* Check twice before cut */
116 reg
= readw(host
->base
+ MMC_REG_STATUS
);
117 if (!(reg
& STATUS_CARD_BUS_CLK_RUN
))
123 dev_dbg(mmc_dev(host
->mmc
), "imxmci_stop_clock blocked, no luck\n");
126 static int imxmci_start_clock(struct imxmci_host
*host
)
128 unsigned int trials
= 0;
129 unsigned int delay_limit
= 128;
133 reg
= readw(host
->base
+ MMC_REG_STR_STP_CLK
);
134 writew(reg
& ~STR_STP_CLK_STOP_CLK
, host
->base
+ MMC_REG_STR_STP_CLK
);
136 clear_bit(IMXMCI_PEND_STARTED_b
, &host
->pending_events
);
139 * Command start of the clock, this usually succeeds in less
140 * then 6 delay loops, but during card detection (low clockrate)
141 * it takes up to 5000 delay loops and sometimes fails for the first time
143 reg
= readw(host
->base
+ MMC_REG_STR_STP_CLK
);
144 writew(reg
| STR_STP_CLK_START_CLK
, host
->base
+ MMC_REG_STR_STP_CLK
);
147 unsigned int delay
= delay_limit
;
150 reg
= readw(host
->base
+ MMC_REG_STATUS
);
151 if (reg
& STATUS_CARD_BUS_CLK_RUN
)
152 /* Check twice before cut */
153 reg
= readw(host
->base
+ MMC_REG_STATUS
);
154 if (reg
& STATUS_CARD_BUS_CLK_RUN
)
157 if (test_bit(IMXMCI_PEND_STARTED_b
, &host
->pending_events
))
161 local_irq_save(flags
);
163 * Ensure, that request is not doubled under all possible circumstances.
164 * It is possible, that cock running state is missed, because some other
165 * IRQ or schedule delays this function execution and the clocks has
166 * been already stopped by other means (response processing, SDHC HW)
168 if (!test_bit(IMXMCI_PEND_STARTED_b
, &host
->pending_events
)) {
169 reg
= readw(host
->base
+ MMC_REG_STR_STP_CLK
);
170 writew(reg
| STR_STP_CLK_START_CLK
,
171 host
->base
+ MMC_REG_STR_STP_CLK
);
173 local_irq_restore(flags
);
175 } while (++trials
< 256);
177 dev_err(mmc_dev(host
->mmc
), "imxmci_start_clock blocked, no luck\n");
182 static void imxmci_softreset(struct imxmci_host
*host
)
187 writew(0x08, host
->base
+ MMC_REG_STR_STP_CLK
);
188 writew(0x0D, host
->base
+ MMC_REG_STR_STP_CLK
);
190 for (i
= 0; i
< 8; i
++)
191 writew(0x05, host
->base
+ MMC_REG_STR_STP_CLK
);
193 writew(0xff, host
->base
+ MMC_REG_RES_TO
);
194 writew(512, host
->base
+ MMC_REG_BLK_LEN
);
195 writew(1, host
->base
+ MMC_REG_NOB
);
198 static int imxmci_busy_wait_for_status(struct imxmci_host
*host
,
199 unsigned int *pstat
, unsigned int stat_mask
,
200 int timeout
, const char *where
)
204 while (!(*pstat
& stat_mask
)) {
206 if (loops
>= timeout
) {
207 dev_dbg(mmc_dev(host
->mmc
), "busy wait timeout in %s, STATUS = 0x%x (0x%x)\n",
208 where
, *pstat
, stat_mask
);
212 *pstat
|= readw(host
->base
+ MMC_REG_STATUS
);
217 /* The busy-wait is expected there for clock <8MHz due to SDHC hardware flaws */
218 if (!(stat_mask
& STATUS_END_CMD_RESP
) || (host
->mmc
->ios
.clock
>= 8000000))
219 dev_info(mmc_dev(host
->mmc
), "busy wait for %d usec in %s, STATUS = 0x%x (0x%x)\n",
220 loops
, where
, *pstat
, stat_mask
);
224 static void imxmci_setup_data(struct imxmci_host
*host
, struct mmc_data
*data
)
226 unsigned int nob
= data
->blocks
;
227 unsigned int blksz
= data
->blksz
;
228 unsigned int datasz
= nob
* blksz
;
231 if (data
->flags
& MMC_DATA_STREAM
)
235 data
->bytes_xfered
= 0;
237 writew(nob
, host
->base
+ MMC_REG_NOB
);
238 writew(blksz
, host
->base
+ MMC_REG_BLK_LEN
);
241 * DMA cannot be used for small block sizes, we have to use CPU driven transfers otherwise.
242 * We are in big troubles for non-512 byte transfers according to note in the paragraph
243 * 20.6.7 of User Manual anyway, but we need to be able to transfer SCR at least.
244 * The situation is even more complex in reality. The SDHC in not able to handle wll
245 * partial FIFO fills and reads. The length has to be rounded up to burst size multiple.
246 * This is required for SCR read at least.
249 host
->dma_size
= datasz
;
250 if (data
->flags
& MMC_DATA_READ
) {
251 host
->dma_dir
= DMA_FROM_DEVICE
;
253 /* Hack to enable read SCR */
254 writew(1, host
->base
+ MMC_REG_NOB
);
255 writew(512, host
->base
+ MMC_REG_BLK_LEN
);
257 host
->dma_dir
= DMA_TO_DEVICE
;
260 /* Convert back to virtual address */
261 host
->data_ptr
= (u16
*)sg_virt(data
->sg
);
264 clear_bit(IMXMCI_PEND_DMA_DATA_b
, &host
->pending_events
);
265 set_bit(IMXMCI_PEND_CPU_DATA_b
, &host
->pending_events
);
270 if (data
->flags
& MMC_DATA_READ
) {
271 host
->dma_dir
= DMA_FROM_DEVICE
;
272 host
->dma_nents
= dma_map_sg(mmc_dev(host
->mmc
), data
->sg
,
273 data
->sg_len
, host
->dma_dir
);
275 imx_dma_setup_sg(host
->dma
, data
->sg
, data
->sg_len
, datasz
,
276 host
->res
->start
+ MMC_REG_BUFFER_ACCESS
,
279 /*imx_dma_setup_mem2dev_ccr(host->dma, DMA_MODE_READ, IMX_DMA_WIDTH_16, CCR_REN);*/
280 CCR(host
->dma
) = CCR_DMOD_LINEAR
| CCR_DSIZ_32
| CCR_SMOD_FIFO
| CCR_SSIZ_16
| CCR_REN
;
282 host
->dma_dir
= DMA_TO_DEVICE
;
284 host
->dma_nents
= dma_map_sg(mmc_dev(host
->mmc
), data
->sg
,
285 data
->sg_len
, host
->dma_dir
);
287 imx_dma_setup_sg(host
->dma
, data
->sg
, data
->sg_len
, datasz
,
288 host
->res
->start
+ MMC_REG_BUFFER_ACCESS
,
291 /*imx_dma_setup_mem2dev_ccr(host->dma, DMA_MODE_WRITE, IMX_DMA_WIDTH_16, CCR_REN);*/
292 CCR(host
->dma
) = CCR_SMOD_LINEAR
| CCR_SSIZ_32
| CCR_DMOD_FIFO
| CCR_DSIZ_16
| CCR_REN
;
295 #if 1 /* This code is there only for consistency checking and can be disabled in future */
297 for (i
= 0; i
< host
->dma_nents
; i
++)
298 host
->dma_size
+= data
->sg
[i
].length
;
300 if (datasz
> host
->dma_size
) {
301 dev_err(mmc_dev(host
->mmc
), "imxmci_setup_data datasz 0x%x > 0x%x dm_size\n",
302 datasz
, host
->dma_size
);
306 host
->dma_size
= datasz
;
310 set_bit(IMXMCI_PEND_DMA_DATA_b
, &host
->pending_events
);
311 clear_bit(IMXMCI_PEND_CPU_DATA_b
, &host
->pending_events
);
313 /* start DMA engine for read, write is delayed after initial response */
314 if (host
->dma_dir
== DMA_FROM_DEVICE
)
315 imx_dma_enable(host
->dma
);
318 static void imxmci_start_cmd(struct imxmci_host
*host
, struct mmc_command
*cmd
, unsigned int cmdat
)
323 WARN_ON(host
->cmd
!= NULL
);
326 /* Ensure, that clock are stopped else command programming and start fails */
327 imxmci_stop_clock(host
);
329 if (cmd
->flags
& MMC_RSP_BUSY
)
330 cmdat
|= CMD_DAT_CONT_BUSY
;
332 switch (mmc_resp_type(cmd
)) {
333 case MMC_RSP_R1
: /* short CRC, OPCODE */
334 case MMC_RSP_R1B
:/* short CRC, OPCODE, BUSY */
335 cmdat
|= CMD_DAT_CONT_RESPONSE_FORMAT_R1
;
337 case MMC_RSP_R2
: /* long 136 bit + CRC */
338 cmdat
|= CMD_DAT_CONT_RESPONSE_FORMAT_R2
;
340 case MMC_RSP_R3
: /* short */
341 cmdat
|= CMD_DAT_CONT_RESPONSE_FORMAT_R3
;
347 if (test_and_clear_bit(IMXMCI_PEND_SET_INIT_b
, &host
->pending_events
))
348 cmdat
|= CMD_DAT_CONT_INIT
; /* This command needs init */
350 if (host
->actual_bus_width
== MMC_BUS_WIDTH_4
)
351 cmdat
|= CMD_DAT_CONT_BUS_WIDTH_4
;
353 writew(cmd
->opcode
, host
->base
+ MMC_REG_CMD
);
354 writew(cmd
->arg
>> 16, host
->base
+ MMC_REG_ARGH
);
355 writew(cmd
->arg
& 0xffff, host
->base
+ MMC_REG_ARGL
);
356 writew(cmdat
, host
->base
+ MMC_REG_CMD_DAT_CONT
);
358 atomic_set(&host
->stuck_timeout
, 0);
359 set_bit(IMXMCI_PEND_WAIT_RESP_b
, &host
->pending_events
);
362 imask
= IMXMCI_INT_MASK_DEFAULT
;
363 imask
&= ~INT_MASK_END_CMD_RES
;
364 if (cmdat
& CMD_DAT_CONT_DATA_ENABLE
) {
365 /* imask &= ~INT_MASK_BUF_READY; */
366 imask
&= ~INT_MASK_DATA_TRAN
;
367 if (cmdat
& CMD_DAT_CONT_WRITE
)
368 imask
&= ~INT_MASK_WRITE_OP_DONE
;
369 if (test_bit(IMXMCI_PEND_CPU_DATA_b
, &host
->pending_events
))
370 imask
&= ~INT_MASK_BUF_READY
;
373 spin_lock_irqsave(&host
->lock
, flags
);
375 writew(host
->imask
, host
->base
+ MMC_REG_INT_MASK
);
376 spin_unlock_irqrestore(&host
->lock
, flags
);
378 dev_dbg(mmc_dev(host
->mmc
), "CMD%02d (0x%02x) mask set to 0x%04x\n",
379 cmd
->opcode
, cmd
->opcode
, imask
);
381 imxmci_start_clock(host
);
384 static void imxmci_finish_request(struct imxmci_host
*host
, struct mmc_request
*req
)
388 spin_lock_irqsave(&host
->lock
, flags
);
390 host
->pending_events
&= ~(IMXMCI_PEND_WAIT_RESP_m
| IMXMCI_PEND_DMA_END_m
|
391 IMXMCI_PEND_DMA_DATA_m
| IMXMCI_PEND_CPU_DATA_m
);
393 host
->imask
= IMXMCI_INT_MASK_DEFAULT
;
394 writew(host
->imask
, host
->base
+ MMC_REG_INT_MASK
);
396 spin_unlock_irqrestore(&host
->lock
, flags
);
399 host
->prev_cmd_code
= req
->cmd
->opcode
;
404 mmc_request_done(host
->mmc
, req
);
407 static int imxmci_finish_data(struct imxmci_host
*host
, unsigned int stat
)
409 struct mmc_data
*data
= host
->data
;
412 if (test_and_clear_bit(IMXMCI_PEND_DMA_DATA_b
, &host
->pending_events
)) {
413 imx_dma_disable(host
->dma
);
414 dma_unmap_sg(mmc_dev(host
->mmc
), data
->sg
, host
->dma_nents
,
418 if (stat
& STATUS_ERR_MASK
) {
419 dev_dbg(mmc_dev(host
->mmc
), "request failed. status: 0x%08x\n", stat
);
420 if (stat
& (STATUS_CRC_READ_ERR
| STATUS_CRC_WRITE_ERR
))
421 data
->error
= -EILSEQ
;
422 else if (stat
& STATUS_TIME_OUT_READ
)
423 data
->error
= -ETIMEDOUT
;
427 data
->bytes_xfered
= host
->dma_size
;
430 data_error
= data
->error
;
437 static int imxmci_cmd_done(struct imxmci_host
*host
, unsigned int stat
)
439 struct mmc_command
*cmd
= host
->cmd
;
442 struct mmc_data
*data
= host
->data
;
449 if (stat
& STATUS_TIME_OUT_RESP
) {
450 dev_dbg(mmc_dev(host
->mmc
), "CMD TIMEOUT\n");
451 cmd
->error
= -ETIMEDOUT
;
452 } else if (stat
& STATUS_RESP_CRC_ERR
&& cmd
->flags
& MMC_RSP_CRC
) {
453 dev_dbg(mmc_dev(host
->mmc
), "cmd crc error\n");
454 cmd
->error
= -EILSEQ
;
457 if (cmd
->flags
& MMC_RSP_PRESENT
) {
458 if (cmd
->flags
& MMC_RSP_136
) {
459 for (i
= 0; i
< 4; i
++) {
460 a
= readw(host
->base
+ MMC_REG_RES_FIFO
);
461 b
= readw(host
->base
+ MMC_REG_RES_FIFO
);
462 cmd
->resp
[i
] = a
<< 16 | b
;
465 a
= readw(host
->base
+ MMC_REG_RES_FIFO
);
466 b
= readw(host
->base
+ MMC_REG_RES_FIFO
);
467 c
= readw(host
->base
+ MMC_REG_RES_FIFO
);
468 cmd
->resp
[0] = a
<< 24 | b
<< 8 | c
>> 8;
472 dev_dbg(mmc_dev(host
->mmc
), "RESP 0x%08x, 0x%08x, 0x%08x, 0x%08x, error %d\n",
473 cmd
->resp
[0], cmd
->resp
[1], cmd
->resp
[2], cmd
->resp
[3], cmd
->error
);
475 if (data
&& !cmd
->error
&& !(stat
& STATUS_ERR_MASK
)) {
476 if (host
->req
->data
->flags
& MMC_DATA_WRITE
) {
478 /* Wait for FIFO to be empty before starting DMA write */
480 stat
= readw(host
->base
+ MMC_REG_STATUS
);
481 if (imxmci_busy_wait_for_status(host
, &stat
,
483 40, "imxmci_cmd_done DMA WR") < 0) {
485 imxmci_finish_data(host
, stat
);
487 imxmci_finish_request(host
, host
->req
);
488 dev_warn(mmc_dev(host
->mmc
), "STATUS = 0x%04x\n",
493 if (test_bit(IMXMCI_PEND_DMA_DATA_b
, &host
->pending_events
))
494 imx_dma_enable(host
->dma
);
497 struct mmc_request
*req
;
498 imxmci_stop_clock(host
);
502 imxmci_finish_data(host
, stat
);
505 imxmci_finish_request(host
, req
);
507 dev_warn(mmc_dev(host
->mmc
), "imxmci_cmd_done: no request to finish\n");
513 static int imxmci_data_done(struct imxmci_host
*host
, unsigned int stat
)
515 struct mmc_data
*data
= host
->data
;
521 data_error
= imxmci_finish_data(host
, stat
);
523 if (host
->req
->stop
) {
524 imxmci_stop_clock(host
);
525 imxmci_start_cmd(host
, host
->req
->stop
, 0);
527 struct mmc_request
*req
;
530 imxmci_finish_request(host
, req
);
532 dev_warn(mmc_dev(host
->mmc
), "imxmci_data_done: no request to finish\n");
538 static int imxmci_cpu_driven_data(struct imxmci_host
*host
, unsigned int *pstat
)
543 unsigned int stat
= *pstat
;
545 if (host
->actual_bus_width
!= MMC_BUS_WIDTH_4
)
550 /* This is unfortunately required */
551 dev_dbg(mmc_dev(host
->mmc
), "imxmci_cpu_driven_data running STATUS = 0x%x\n",
554 udelay(20); /* required for clocks < 8MHz*/
556 if (host
->dma_dir
== DMA_FROM_DEVICE
) {
557 imxmci_busy_wait_for_status(host
, &stat
,
558 STATUS_APPL_BUFF_FF
| STATUS_DATA_TRANS_DONE
|
559 STATUS_TIME_OUT_READ
,
560 50, "imxmci_cpu_driven_data read");
562 while ((stat
& (STATUS_APPL_BUFF_FF
| STATUS_DATA_TRANS_DONE
)) &&
563 !(stat
& STATUS_TIME_OUT_READ
) &&
564 (host
->data_cnt
< 512)) {
566 udelay(20); /* required for clocks < 8MHz*/
568 for (i
= burst_len
; i
>= 2 ; i
-= 2) {
570 data
= readw(host
->base
+ MMC_REG_BUFFER_ACCESS
);
571 udelay(10); /* required for clocks < 8MHz*/
572 if (host
->data_cnt
+2 <= host
->dma_size
) {
573 *(host
->data_ptr
++) = data
;
575 if (host
->data_cnt
< host
->dma_size
)
576 *(u8
*)(host
->data_ptr
) = data
;
581 stat
= readw(host
->base
+ MMC_REG_STATUS
);
583 dev_dbg(mmc_dev(host
->mmc
), "imxmci_cpu_driven_data read %d burst %d STATUS = 0x%x\n",
584 host
->data_cnt
, burst_len
, stat
);
587 if ((stat
& STATUS_DATA_TRANS_DONE
) && (host
->data_cnt
>= 512))
590 if (host
->dma_size
& 0x1ff)
591 stat
&= ~STATUS_CRC_READ_ERR
;
593 if (stat
& STATUS_TIME_OUT_READ
) {
594 dev_dbg(mmc_dev(host
->mmc
), "imxmci_cpu_driven_data read timeout STATUS = 0x%x\n",
600 imxmci_busy_wait_for_status(host
, &stat
,
602 20, "imxmci_cpu_driven_data write");
604 while ((stat
& STATUS_APPL_BUFF_FE
) &&
605 (host
->data_cnt
< host
->dma_size
)) {
606 if (burst_len
>= host
->dma_size
- host
->data_cnt
) {
607 burst_len
= host
->dma_size
- host
->data_cnt
;
608 host
->data_cnt
= host
->dma_size
;
611 host
->data_cnt
+= burst_len
;
614 for (i
= burst_len
; i
> 0 ; i
-= 2)
615 writew(*(host
->data_ptr
++), host
->base
+ MMC_REG_BUFFER_ACCESS
);
617 stat
= readw(host
->base
+ MMC_REG_STATUS
);
619 dev_dbg(mmc_dev(host
->mmc
), "imxmci_cpu_driven_data write burst %d STATUS = 0x%x\n",
629 static void imxmci_dma_irq(int dma
, void *devid
)
631 struct imxmci_host
*host
= devid
;
632 u32 stat
= readw(host
->base
+ MMC_REG_STATUS
);
634 atomic_set(&host
->stuck_timeout
, 0);
635 host
->status_reg
= stat
;
636 set_bit(IMXMCI_PEND_DMA_END_b
, &host
->pending_events
);
637 tasklet_schedule(&host
->tasklet
);
640 static irqreturn_t
imxmci_irq(int irq
, void *devid
)
642 struct imxmci_host
*host
= devid
;
643 u32 stat
= readw(host
->base
+ MMC_REG_STATUS
);
646 writew(host
->imask
| INT_MASK_SDIO
| INT_MASK_AUTO_CARD_DETECT
,
647 host
->base
+ MMC_REG_INT_MASK
);
649 atomic_set(&host
->stuck_timeout
, 0);
650 host
->status_reg
= stat
;
651 set_bit(IMXMCI_PEND_IRQ_b
, &host
->pending_events
);
652 set_bit(IMXMCI_PEND_STARTED_b
, &host
->pending_events
);
653 tasklet_schedule(&host
->tasklet
);
655 return IRQ_RETVAL(handled
);
658 static void imxmci_tasklet_fnc(unsigned long data
)
660 struct imxmci_host
*host
= (struct imxmci_host
*)data
;
662 unsigned int data_dir_mask
= 0; /* STATUS_WR_CRC_ERROR_CODE_MASK */
665 if (atomic_read(&host
->stuck_timeout
) > 4) {
668 stat
= readw(host
->base
+ MMC_REG_STATUS
);
669 host
->status_reg
= stat
;
670 if (test_bit(IMXMCI_PEND_WAIT_RESP_b
, &host
->pending_events
))
671 if (test_bit(IMXMCI_PEND_DMA_DATA_b
, &host
->pending_events
))
676 if (test_bit(IMXMCI_PEND_DMA_DATA_b
, &host
->pending_events
))
677 if (test_bit(IMXMCI_PEND_DMA_END_b
, &host
->pending_events
))
684 dev_err(mmc_dev(host
->mmc
),
685 "%s TIMEOUT, hardware stucked STATUS = 0x%04x IMASK = 0x%04x\n",
687 readw(host
->base
+ MMC_REG_INT_MASK
));
688 dev_err(mmc_dev(host
->mmc
),
689 "CMD_DAT_CONT = 0x%04x, MMC_BLK_LEN = 0x%04x, MMC_NOB = 0x%04x, DMA_CCR = 0x%08x\n",
690 readw(host
->base
+ MMC_REG_CMD_DAT_CONT
),
691 readw(host
->base
+ MMC_REG_BLK_LEN
),
692 readw(host
->base
+ MMC_REG_NOB
),
694 dev_err(mmc_dev(host
->mmc
), "CMD%d, prevCMD%d, bus %d-bit, dma_size = 0x%x\n",
695 host
->cmd
? host
->cmd
->opcode
: 0,
697 1 << host
->actual_bus_width
, host
->dma_size
);
700 if (!host
->present
|| timeout
)
701 host
->status_reg
= STATUS_TIME_OUT_RESP
| STATUS_TIME_OUT_READ
|
702 STATUS_CRC_READ_ERR
| STATUS_CRC_WRITE_ERR
;
704 if (test_bit(IMXMCI_PEND_IRQ_b
, &host
->pending_events
) || timeout
) {
705 clear_bit(IMXMCI_PEND_IRQ_b
, &host
->pending_events
);
707 stat
= readw(host
->base
+ MMC_REG_STATUS
);
709 * This is not required in theory, but there is chance to miss some flag
710 * which clears automatically by mask write, FreeScale original code keeps
711 * stat from IRQ time so do I
713 stat
|= host
->status_reg
;
715 if (test_bit(IMXMCI_PEND_CPU_DATA_b
, &host
->pending_events
))
716 stat
&= ~STATUS_CRC_READ_ERR
;
718 if (test_bit(IMXMCI_PEND_WAIT_RESP_b
, &host
->pending_events
)) {
719 imxmci_busy_wait_for_status(host
, &stat
,
720 STATUS_END_CMD_RESP
| STATUS_ERR_MASK
,
721 20, "imxmci_tasklet_fnc resp (ERRATUM #4)");
724 if (stat
& (STATUS_END_CMD_RESP
| STATUS_ERR_MASK
)) {
725 if (test_and_clear_bit(IMXMCI_PEND_WAIT_RESP_b
, &host
->pending_events
))
726 imxmci_cmd_done(host
, stat
);
727 if (host
->data
&& (stat
& STATUS_ERR_MASK
))
728 imxmci_data_done(host
, stat
);
731 if (test_bit(IMXMCI_PEND_CPU_DATA_b
, &host
->pending_events
)) {
732 stat
|= readw(host
->base
+ MMC_REG_STATUS
);
733 if (imxmci_cpu_driven_data(host
, &stat
)) {
734 if (test_and_clear_bit(IMXMCI_PEND_WAIT_RESP_b
, &host
->pending_events
))
735 imxmci_cmd_done(host
, stat
);
736 atomic_clear_mask(IMXMCI_PEND_IRQ_m
|IMXMCI_PEND_CPU_DATA_m
,
737 &host
->pending_events
);
738 imxmci_data_done(host
, stat
);
743 if (test_bit(IMXMCI_PEND_DMA_END_b
, &host
->pending_events
) &&
744 !test_bit(IMXMCI_PEND_WAIT_RESP_b
, &host
->pending_events
)) {
746 stat
= readw(host
->base
+ MMC_REG_STATUS
);
748 stat
|= host
->status_reg
;
750 if (host
->dma_dir
== DMA_TO_DEVICE
)
751 data_dir_mask
= STATUS_WRITE_OP_DONE
;
753 data_dir_mask
= STATUS_DATA_TRANS_DONE
;
755 if (stat
& data_dir_mask
) {
756 clear_bit(IMXMCI_PEND_DMA_END_b
, &host
->pending_events
);
757 imxmci_data_done(host
, stat
);
761 if (test_and_clear_bit(IMXMCI_PEND_CARD_XCHG_b
, &host
->pending_events
)) {
764 imxmci_cmd_done(host
, STATUS_TIME_OUT_RESP
);
767 imxmci_data_done(host
, STATUS_TIME_OUT_READ
|
768 STATUS_CRC_READ_ERR
| STATUS_CRC_WRITE_ERR
);
771 imxmci_finish_request(host
, host
->req
);
773 mmc_detect_change(host
->mmc
, msecs_to_jiffies(100));
778 static void imxmci_request(struct mmc_host
*mmc
, struct mmc_request
*req
)
780 struct imxmci_host
*host
= mmc_priv(mmc
);
783 WARN_ON(host
->req
!= NULL
);
790 imxmci_setup_data(host
, req
->data
);
792 cmdat
|= CMD_DAT_CONT_DATA_ENABLE
;
794 if (req
->data
->flags
& MMC_DATA_WRITE
)
795 cmdat
|= CMD_DAT_CONT_WRITE
;
797 if (req
->data
->flags
& MMC_DATA_STREAM
)
798 cmdat
|= CMD_DAT_CONT_STREAM_BLOCK
;
801 imxmci_start_cmd(host
, req
->cmd
, cmdat
);
804 #define CLK_RATE 19200000
806 static void imxmci_set_ios(struct mmc_host
*mmc
, struct mmc_ios
*ios
)
808 struct imxmci_host
*host
= mmc_priv(mmc
);
811 if (ios
->bus_width
== MMC_BUS_WIDTH_4
) {
812 host
->actual_bus_width
= MMC_BUS_WIDTH_4
;
813 imx_gpio_mode(PB11_PF_SD_DAT3
);
814 BLR(host
->dma
) = 0; /* burst 64 byte read/write */
816 host
->actual_bus_width
= MMC_BUS_WIDTH_1
;
817 imx_gpio_mode(GPIO_PORTB
| GPIO_IN
| GPIO_PUEN
| 11);
818 BLR(host
->dma
) = 16; /* burst 16 byte read/write */
821 if (host
->power_mode
!= ios
->power_mode
) {
822 switch (ios
->power_mode
) {
826 set_bit(IMXMCI_PEND_SET_INIT_b
, &host
->pending_events
);
831 host
->power_mode
= ios
->power_mode
;
838 /* The prescaler is 5 for PERCLK2 equal to 96MHz
839 * then 96MHz / 5 = 19.2 MHz
841 clk
= clk_get_rate(host
->clk
);
842 prescaler
= (clk
+ (CLK_RATE
* 7) / 8) / CLK_RATE
;
845 case 1: prescaler
= 0;
847 case 2: prescaler
= 1;
849 case 3: prescaler
= 2;
851 case 4: prescaler
= 4;
854 case 5: prescaler
= 5;
858 dev_dbg(mmc_dev(host
->mmc
), "PERCLK2 %d MHz -> prescaler %d\n",
861 for (clk
= 0; clk
< 8; clk
++) {
863 x
= CLK_RATE
/ (1 << clk
);
868 /* enable controller */
869 reg
= readw(host
->base
+ MMC_REG_STR_STP_CLK
);
870 writew(reg
| STR_STP_CLK_ENABLE
,
871 host
->base
+ MMC_REG_STR_STP_CLK
);
873 imxmci_stop_clock(host
);
874 writew((prescaler
<< 3) | clk
, host
->base
+ MMC_REG_CLK_RATE
);
876 * Under my understanding, clock should not be started there, because it would
877 * initiate SDHC sequencer and send last or random command into card
879 /* imxmci_start_clock(host); */
881 dev_dbg(mmc_dev(host
->mmc
),
882 "MMC_CLK_RATE: 0x%08x\n",
883 readw(host
->base
+ MMC_REG_CLK_RATE
));
885 imxmci_stop_clock(host
);
889 static int imxmci_get_ro(struct mmc_host
*mmc
)
891 struct imxmci_host
*host
= mmc_priv(mmc
);
893 if (host
->pdata
&& host
->pdata
->get_ro
)
894 return !!host
->pdata
->get_ro(mmc_dev(mmc
));
896 * Board doesn't support read only detection; let the mmc core
903 static const struct mmc_host_ops imxmci_ops
= {
904 .request
= imxmci_request
,
905 .set_ios
= imxmci_set_ios
,
906 .get_ro
= imxmci_get_ro
,
909 static void imxmci_check_status(unsigned long data
)
911 struct imxmci_host
*host
= (struct imxmci_host
*)data
;
913 if (host
->pdata
&& host
->pdata
->card_present
&&
914 host
->pdata
->card_present(mmc_dev(host
->mmc
)) != host
->present
) {
916 dev_info(mmc_dev(host
->mmc
), "card %s\n",
917 host
->present
? "inserted" : "removed");
919 set_bit(IMXMCI_PEND_CARD_XCHG_b
, &host
->pending_events
);
920 tasklet_schedule(&host
->tasklet
);
923 if (test_bit(IMXMCI_PEND_WAIT_RESP_b
, &host
->pending_events
) ||
924 test_bit(IMXMCI_PEND_DMA_DATA_b
, &host
->pending_events
)) {
925 atomic_inc(&host
->stuck_timeout
);
926 if (atomic_read(&host
->stuck_timeout
) > 4)
927 tasklet_schedule(&host
->tasklet
);
929 atomic_set(&host
->stuck_timeout
, 0);
933 mod_timer(&host
->timer
, jiffies
+ (HZ
>>1));
936 static int __init
imxmci_probe(struct platform_device
*pdev
)
938 struct mmc_host
*mmc
;
939 struct imxmci_host
*host
= NULL
;
944 printk(KERN_INFO
"i.MX mmc driver\n");
946 r
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
947 irq
= platform_get_irq(pdev
, 0);
951 r
= request_mem_region(r
->start
, resource_size(r
), pdev
->name
);
955 mmc
= mmc_alloc_host(sizeof(struct imxmci_host
), &pdev
->dev
);
961 mmc
->ops
= &imxmci_ops
;
963 mmc
->f_max
= CLK_RATE
/2;
964 mmc
->ocr_avail
= MMC_VDD_32_33
;
965 mmc
->caps
= MMC_CAP_4_BIT_DATA
;
967 /* MMC core transfer sizes tunable parameters */
968 mmc
->max_hw_segs
= 64;
969 mmc
->max_phys_segs
= 64;
970 mmc
->max_seg_size
= 64*512; /* default PAGE_CACHE_SIZE */
971 mmc
->max_req_size
= 64*512; /* default PAGE_CACHE_SIZE */
972 mmc
->max_blk_size
= 2048;
973 mmc
->max_blk_count
= 65535;
975 host
= mmc_priv(mmc
);
976 host
->base
= ioremap(r
->start
, resource_size(r
));
983 host
->dma_allocated
= 0;
984 host
->pdata
= pdev
->dev
.platform_data
;
986 dev_warn(&pdev
->dev
, "No platform data provided!\n");
988 spin_lock_init(&host
->lock
);
992 host
->clk
= clk_get(&pdev
->dev
, "perclk2");
993 if (IS_ERR(host
->clk
)) {
994 ret
= PTR_ERR(host
->clk
);
997 clk_enable(host
->clk
);
999 imx_gpio_mode(PB8_PF_SD_DAT0
);
1000 imx_gpio_mode(PB9_PF_SD_DAT1
);
1001 imx_gpio_mode(PB10_PF_SD_DAT2
);
1002 /* Configured as GPIO with pull-up to ensure right MCC card mode */
1003 /* Switched to PB11_PF_SD_DAT3 if 4 bit bus is configured */
1004 imx_gpio_mode(GPIO_PORTB
| GPIO_IN
| GPIO_PUEN
| 11);
1005 /* imx_gpio_mode(PB11_PF_SD_DAT3); */
1006 imx_gpio_mode(PB12_PF_SD_CLK
);
1007 imx_gpio_mode(PB13_PF_SD_CMD
);
1009 imxmci_softreset(host
);
1011 rev_no
= readw(host
->base
+ MMC_REG_REV_NO
);
1012 if (rev_no
!= 0x390) {
1013 dev_err(mmc_dev(host
->mmc
), "wrong rev.no. 0x%08x. aborting.\n",
1014 readw(host
->base
+ MMC_REG_REV_NO
));
1018 /* recommended in data sheet */
1019 writew(0x2db4, host
->base
+ MMC_REG_READ_TO
);
1021 host
->imask
= IMXMCI_INT_MASK_DEFAULT
;
1022 writew(host
->imask
, host
->base
+ MMC_REG_INT_MASK
);
1024 host
->dma
= imx_dma_request_by_prio(DRIVER_NAME
, DMA_PRIO_LOW
);
1026 dev_err(mmc_dev(host
->mmc
), "imx_dma_request_by_prio failed\n");
1030 host
->dma_allocated
= 1;
1031 imx_dma_setup_handlers(host
->dma
, imxmci_dma_irq
, NULL
, host
);
1032 RSSR(host
->dma
) = DMA_REQ_SDHC
;
1034 tasklet_init(&host
->tasklet
, imxmci_tasklet_fnc
, (unsigned long)host
);
1036 host
->pending_events
=0;
1038 ret
= request_irq(host
->irq
, imxmci_irq
, 0, DRIVER_NAME
, host
);
1042 if (host
->pdata
&& host
->pdata
->card_present
)
1043 host
->present
= host
->pdata
->card_present(mmc_dev(mmc
));
1044 else /* if there is no way to detect assume that card is present */
1047 init_timer(&host
->timer
);
1048 host
->timer
.data
= (unsigned long)host
;
1049 host
->timer
.function
= imxmci_check_status
;
1050 add_timer(&host
->timer
);
1051 mod_timer(&host
->timer
, jiffies
+ (HZ
>> 1));
1053 platform_set_drvdata(pdev
, mmc
);
1061 if (host
->dma_allocated
) {
1062 imx_dma_free(host
->dma
);
1063 host
->dma_allocated
= 0;
1066 clk_disable(host
->clk
);
1070 iounmap(host
->base
);
1074 release_mem_region(r
->start
, resource_size(r
));
1078 static int __exit
imxmci_remove(struct platform_device
*pdev
)
1080 struct mmc_host
*mmc
= platform_get_drvdata(pdev
);
1082 platform_set_drvdata(pdev
, NULL
);
1085 struct imxmci_host
*host
= mmc_priv(mmc
);
1087 tasklet_disable(&host
->tasklet
);
1089 del_timer_sync(&host
->timer
);
1090 mmc_remove_host(mmc
);
1092 free_irq(host
->irq
, host
);
1093 iounmap(host
->base
);
1094 if (host
->dma_allocated
) {
1095 imx_dma_free(host
->dma
);
1096 host
->dma_allocated
= 0;
1099 tasklet_kill(&host
->tasklet
);
1101 clk_disable(host
->clk
);
1104 release_mem_region(host
->res
->start
, resource_size(host
->res
));
1112 static int imxmci_suspend(struct platform_device
*dev
, pm_message_t state
)
1114 struct mmc_host
*mmc
= platform_get_drvdata(dev
);
1118 ret
= mmc_suspend_host(mmc
, state
);
1123 static int imxmci_resume(struct platform_device
*dev
)
1125 struct mmc_host
*mmc
= platform_get_drvdata(dev
);
1126 struct imxmci_host
*host
;
1130 host
= mmc_priv(mmc
);
1132 set_bit(IMXMCI_PEND_SET_INIT_b
, &host
->pending_events
);
1133 ret
= mmc_resume_host(mmc
);
1139 #define imxmci_suspend NULL
1140 #define imxmci_resume NULL
1141 #endif /* CONFIG_PM */
1143 static struct platform_driver imxmci_driver
= {
1144 .remove
= __exit_p(imxmci_remove
),
1145 .suspend
= imxmci_suspend
,
1146 .resume
= imxmci_resume
,
1148 .name
= DRIVER_NAME
,
1149 .owner
= THIS_MODULE
,
1153 static int __init
imxmci_init(void)
1155 return platform_driver_probe(&imxmci_driver
, imxmci_probe
);
1158 static void __exit
imxmci_exit(void)
1160 platform_driver_unregister(&imxmci_driver
);
1163 module_init(imxmci_init
);
1164 module_exit(imxmci_exit
);
1166 MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
1167 MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1168 MODULE_LICENSE("GPL");
1169 MODULE_ALIAS("platform:imx-mmc");