1 /****************************************************************************/
4 * nettel.c -- mappings for NETtel/SecureEdge/SnapGear (x86) boards.
6 * (C) Copyright 2000-2001, Greg Ungerer (gerg@snapgear.com)
7 * (C) Copyright 2001-2002, SnapGear (www.snapgear.com)
9 * $Id: nettel.c,v 1.12 2005/11/29 14:30:00 gleixner Exp $
12 /****************************************************************************/
14 #include <linux/module.h>
15 #include <linux/init.h>
16 #include <linux/types.h>
17 #include <linux/kernel.h>
18 #include <linux/mtd/mtd.h>
19 #include <linux/mtd/map.h>
20 #include <linux/mtd/partitions.h>
21 #include <linux/mtd/cfi.h>
22 #include <linux/reboot.h>
23 #include <linux/err.h>
24 #include <linux/kdev_t.h>
25 #include <linux/root_dev.h>
28 /****************************************************************************/
30 #define INTEL_BUSWIDTH 1
31 #define AMD_WINDOW_MAXSIZE 0x00200000
32 #define AMD_BUSWIDTH 1
35 * PAR masks and shifts, assuming 64K pages.
37 #define SC520_PAR_ADDR_MASK 0x00003fff
38 #define SC520_PAR_ADDR_SHIFT 16
39 #define SC520_PAR_TO_ADDR(par) \
40 (((par)&SC520_PAR_ADDR_MASK) << SC520_PAR_ADDR_SHIFT)
42 #define SC520_PAR_SIZE_MASK 0x01ffc000
43 #define SC520_PAR_SIZE_SHIFT 2
44 #define SC520_PAR_TO_SIZE(par) \
45 ((((par)&SC520_PAR_SIZE_MASK) << SC520_PAR_SIZE_SHIFT) + (64*1024))
47 #define SC520_PAR(cs, addr, size) \
49 ((((size)-(64*1024)) >> SC520_PAR_SIZE_SHIFT) & SC520_PAR_SIZE_MASK) | \
50 (((addr) >> SC520_PAR_ADDR_SHIFT) & SC520_PAR_ADDR_MASK))
52 #define SC520_PAR_BOOTCS 0x8a000000
53 #define SC520_PAR_ROMCS1 0xaa000000
54 #define SC520_PAR_ROMCS2 0xca000000 /* Cache disabled, 64K page */
56 static void *nettel_mmcrp
= NULL
;
58 #ifdef CONFIG_MTD_CFI_INTELEXT
59 static struct mtd_info
*intel_mtd
;
61 static struct mtd_info
*amd_mtd
;
63 /****************************************************************************/
65 /****************************************************************************/
67 #ifdef CONFIG_MTD_CFI_INTELEXT
68 static struct map_info nettel_intel_map
= {
69 .name
= "SnapGear Intel",
71 .bankwidth
= INTEL_BUSWIDTH
,
74 static struct mtd_partition nettel_intel_partitions
[] = {
76 .name
= "SnapGear kernel",
81 .name
= "SnapGear filesystem",
85 .name
= "SnapGear config",
90 .name
= "SnapGear Intel",
94 .name
= "SnapGear BIOS Config",
99 .name
= "SnapGear BIOS",
100 .offset
= 0x007e0000,
106 static struct map_info nettel_amd_map
= {
107 .name
= "SnapGear AMD",
108 .size
= AMD_WINDOW_MAXSIZE
,
109 .bankwidth
= AMD_BUSWIDTH
,
112 static struct mtd_partition nettel_amd_partitions
[] = {
114 .name
= "SnapGear BIOS config",
115 .offset
= 0x000e0000,
119 .name
= "SnapGear BIOS",
120 .offset
= 0x000f0000,
124 .name
= "SnapGear AMD",
128 .name
= "SnapGear high BIOS",
129 .offset
= 0x001f0000,
134 #define NUM_AMD_PARTITIONS ARRAY_SIZE(nettel_amd_partitions)
136 /****************************************************************************/
138 #ifdef CONFIG_MTD_CFI_INTELEXT
141 * Set the Intel flash back to read mode since some old boot
144 static int nettel_reboot_notifier(struct notifier_block
*nb
, unsigned long val
, void *v
)
146 struct cfi_private
*cfi
= nettel_intel_map
.fldrv_priv
;
149 /* Make sure all FLASH chips are put back into read mode */
150 for (b
= 0; (b
< nettel_intel_partitions
[3].size
); b
+= 0x100000) {
151 cfi_send_gen_cmd(0xff, 0x55, b
, &nettel_intel_map
, cfi
,
152 cfi
->device_type
, NULL
);
157 static struct notifier_block nettel_notifier_block
= {
158 nettel_reboot_notifier
, NULL
, 0
162 * Erase the configuration file system.
163 * Used to support the software reset button.
165 static void nettel_erasecallback(struct erase_info
*done
)
167 wait_queue_head_t
*wait_q
= (wait_queue_head_t
*)done
->priv
;
171 static struct erase_info nettel_erase
;
173 int nettel_eraseconfig(void)
175 struct mtd_info
*mtd
;
176 DECLARE_WAITQUEUE(wait
, current
);
177 wait_queue_head_t wait_q
;
180 init_waitqueue_head(&wait_q
);
181 mtd
= get_mtd_device(NULL
, 2);
183 nettel_erase
.mtd
= mtd
;
184 nettel_erase
.callback
= nettel_erasecallback
;
185 nettel_erase
.callback
= NULL
;
186 nettel_erase
.addr
= 0;
187 nettel_erase
.len
= mtd
->size
;
188 nettel_erase
.priv
= (u_long
) &wait_q
;
189 nettel_erase
.priv
= 0;
191 set_current_state(TASK_INTERRUPTIBLE
);
192 add_wait_queue(&wait_q
, &wait
);
194 ret
= mtd
->erase(mtd
, &nettel_erase
);
196 set_current_state(TASK_RUNNING
);
197 remove_wait_queue(&wait_q
, &wait
);
202 schedule(); /* Wait for erase to finish. */
203 remove_wait_queue(&wait_q
, &wait
);
213 int nettel_eraseconfig(void)
220 /****************************************************************************/
222 int __init
nettel_init(void)
224 volatile unsigned long *amdpar
;
225 unsigned long amdaddr
, maxsize
;
226 int num_amd_partitions
=0;
227 #ifdef CONFIG_MTD_CFI_INTELEXT
228 volatile unsigned long *intel0par
, *intel1par
;
229 unsigned long orig_bootcspar
, orig_romcs1par
;
230 unsigned long intel0addr
, intel0size
;
231 unsigned long intel1addr
, intel1size
;
232 int intelboot
, intel0cs
, intel1cs
;
233 int num_intel_partitions
;
237 nettel_mmcrp
= (void *) ioremap_nocache(0xfffef000, 4096);
238 if (nettel_mmcrp
== NULL
) {
239 printk("SNAPGEAR: failed to disable MMCR cache??\n");
243 /* Set CPU clock to be 33.000MHz */
244 *((unsigned char *) (nettel_mmcrp
+ 0xc64)) = 0x01;
246 amdpar
= (volatile unsigned long *) (nettel_mmcrp
+ 0xc4);
248 #ifdef CONFIG_MTD_CFI_INTELEXT
250 intel0cs
= SC520_PAR_ROMCS1
;
251 intel0par
= (volatile unsigned long *) (nettel_mmcrp
+ 0xc0);
252 intel1cs
= SC520_PAR_ROMCS2
;
253 intel1par
= (volatile unsigned long *) (nettel_mmcrp
+ 0xbc);
256 * Save the CS settings then ensure ROMCS1 and ROMCS2 are off,
257 * otherwise they might clash with where we try to map BOOTCS.
259 orig_bootcspar
= *amdpar
;
260 orig_romcs1par
= *intel0par
;
266 * The first thing to do is determine if we have a separate
267 * boot FLASH device. Typically this is a small (1 to 2MB)
268 * AMD FLASH part. It seems that device size is about the
269 * only way to tell if this is the case...
271 amdaddr
= 0x20000000;
272 maxsize
= AMD_WINDOW_MAXSIZE
;
274 *amdpar
= SC520_PAR(SC520_PAR_BOOTCS
, amdaddr
, maxsize
);
277 nettel_amd_map
.phys
= amdaddr
;
278 nettel_amd_map
.virt
= ioremap_nocache(amdaddr
, maxsize
);
279 if (!nettel_amd_map
.virt
) {
280 printk("SNAPGEAR: failed to ioremap() BOOTCS\n");
281 iounmap(nettel_mmcrp
);
284 simple_map_init(&nettel_amd_map
);
286 if ((amd_mtd
= do_map_probe("jedec_probe", &nettel_amd_map
))) {
287 printk(KERN_NOTICE
"SNAPGEAR: AMD flash device size = %dK\n",
290 amd_mtd
->owner
= THIS_MODULE
;
292 /* The high BIOS partition is only present for 2MB units */
293 num_amd_partitions
= NUM_AMD_PARTITIONS
;
294 if (amd_mtd
->size
< AMD_WINDOW_MAXSIZE
)
295 num_amd_partitions
--;
296 /* Don't add the partition until after the primary INTEL's */
298 #ifdef CONFIG_MTD_CFI_INTELEXT
300 * Map the Intel flash into memory after the AMD
301 * It has to start on a multiple of maxsize.
303 maxsize
= SC520_PAR_TO_SIZE(orig_romcs1par
);
304 if (maxsize
< (32 * 1024 * 1024))
305 maxsize
= (32 * 1024 * 1024);
306 intel0addr
= amdaddr
+ maxsize
;
309 #ifdef CONFIG_MTD_CFI_INTELEXT
310 /* INTEL boot FLASH */
313 if (!orig_romcs1par
) {
314 intel0cs
= SC520_PAR_BOOTCS
;
315 intel0par
= (volatile unsigned long *)
316 (nettel_mmcrp
+ 0xc4);
317 intel1cs
= SC520_PAR_ROMCS1
;
318 intel1par
= (volatile unsigned long *)
319 (nettel_mmcrp
+ 0xc0);
321 intel0addr
= SC520_PAR_TO_ADDR(orig_bootcspar
);
322 maxsize
= SC520_PAR_TO_SIZE(orig_bootcspar
);
324 /* Kernel base is on ROMCS1, not BOOTCS */
325 intel0cs
= SC520_PAR_ROMCS1
;
326 intel0par
= (volatile unsigned long *)
327 (nettel_mmcrp
+ 0xc0);
328 intel1cs
= SC520_PAR_BOOTCS
;
329 intel1par
= (volatile unsigned long *)
330 (nettel_mmcrp
+ 0xc4);
332 intel0addr
= SC520_PAR_TO_ADDR(orig_romcs1par
);
333 maxsize
= SC520_PAR_TO_SIZE(orig_romcs1par
);
336 /* Destroy useless AMD MTD mapping */
338 iounmap(nettel_amd_map
.virt
);
339 nettel_amd_map
.virt
= NULL
;
341 /* Only AMD flash supported */
347 #ifdef CONFIG_MTD_CFI_INTELEXT
349 * We have determined the INTEL FLASH configuration, so lets
350 * go ahead and probe for them now.
353 /* Set PAR to the maximum size */
354 if (maxsize
< (32 * 1024 * 1024))
355 maxsize
= (32 * 1024 * 1024);
356 *intel0par
= SC520_PAR(intel0cs
, intel0addr
, maxsize
);
358 /* Turn other PAR off so the first probe doesn't find it */
361 /* Probe for the size of the first Intel flash */
362 nettel_intel_map
.size
= maxsize
;
363 nettel_intel_map
.phys
= intel0addr
;
364 nettel_intel_map
.virt
= ioremap_nocache(intel0addr
, maxsize
);
365 if (!nettel_intel_map
.virt
) {
366 printk("SNAPGEAR: failed to ioremap() ROMCS1\n");
370 simple_map_init(&nettel_intel_map
);
372 intel_mtd
= do_map_probe("cfi_probe", &nettel_intel_map
);
378 /* Set PAR to the detected size */
379 intel0size
= intel_mtd
->size
;
380 *intel0par
= SC520_PAR(intel0cs
, intel0addr
, intel0size
);
383 * Map second Intel FLASH right after first. Set its size to the
384 * same maxsize used for the first Intel FLASH.
386 intel1addr
= intel0addr
+ intel0size
;
387 *intel1par
= SC520_PAR(intel1cs
, intel1addr
, maxsize
);
390 maxsize
+= intel0size
;
392 /* Delete the old map and probe again to do both chips */
393 map_destroy(intel_mtd
);
395 iounmap(nettel_intel_map
.virt
);
397 nettel_intel_map
.size
= maxsize
;
398 nettel_intel_map
.virt
= ioremap_nocache(intel0addr
, maxsize
);
399 if (!nettel_intel_map
.virt
) {
400 printk("SNAPGEAR: failed to ioremap() ROMCS1/2\n");
405 intel_mtd
= do_map_probe("cfi_probe", &nettel_intel_map
);
411 intel1size
= intel_mtd
->size
- intel0size
;
412 if (intel1size
> 0) {
413 *intel1par
= SC520_PAR(intel1cs
, intel1addr
, intel1size
);
419 printk(KERN_NOTICE
"SNAPGEAR: Intel flash device size = %dK\n",
420 (intel_mtd
->size
>> 10));
422 intel_mtd
->owner
= THIS_MODULE
;
424 #ifndef CONFIG_BLK_DEV_INITRD
425 ROOT_DEV
= MKDEV(MTD_BLOCK_MAJOR
, 1);
428 num_intel_partitions
= sizeof(nettel_intel_partitions
) /
429 sizeof(nettel_intel_partitions
[0]);
433 * Adjust offset and size of last boot partition.
434 * Must allow for BIOS region at end of FLASH.
436 nettel_intel_partitions
[1].size
= (intel0size
+ intel1size
) -
437 (1024*1024 + intel_mtd
->erasesize
);
438 nettel_intel_partitions
[3].size
= intel0size
+ intel1size
;
439 nettel_intel_partitions
[4].offset
=
440 (intel0size
+ intel1size
) - intel_mtd
->erasesize
;
441 nettel_intel_partitions
[4].size
= intel_mtd
->erasesize
;
442 nettel_intel_partitions
[5].offset
=
443 nettel_intel_partitions
[4].offset
;
444 nettel_intel_partitions
[5].size
=
445 nettel_intel_partitions
[4].size
;
447 /* No BIOS regions when AMD boot */
448 num_intel_partitions
-= 2;
450 rc
= add_mtd_partitions(intel_mtd
, nettel_intel_partitions
,
451 num_intel_partitions
);
455 rc
= add_mtd_partitions(amd_mtd
, nettel_amd_partitions
,
459 #ifdef CONFIG_MTD_CFI_INTELEXT
460 register_reboot_notifier(&nettel_notifier_block
);
465 #ifdef CONFIG_MTD_CFI_INTELEXT
467 iounmap(nettel_intel_map
.virt
);
471 iounmap(nettel_mmcrp
);
472 iounmap(nettel_amd_map
.virt
);
478 /****************************************************************************/
480 void __exit
nettel_cleanup(void)
482 #ifdef CONFIG_MTD_CFI_INTELEXT
483 unregister_reboot_notifier(&nettel_notifier_block
);
486 del_mtd_partitions(amd_mtd
);
487 map_destroy(amd_mtd
);
490 iounmap(nettel_mmcrp
);
493 if (nettel_amd_map
.virt
) {
494 iounmap(nettel_amd_map
.virt
);
495 nettel_amd_map
.virt
= NULL
;
497 #ifdef CONFIG_MTD_CFI_INTELEXT
499 del_mtd_partitions(intel_mtd
);
500 map_destroy(intel_mtd
);
502 if (nettel_intel_map
.virt
) {
503 iounmap(nettel_intel_map
.virt
);
504 nettel_intel_map
.virt
= NULL
;
509 /****************************************************************************/
511 module_init(nettel_init
);
512 module_exit(nettel_cleanup
);
514 MODULE_LICENSE("GPL");
515 MODULE_AUTHOR("Greg Ungerer <gerg@snapgear.com>");
516 MODULE_DESCRIPTION("SnapGear/SecureEdge FLASH support");
518 /****************************************************************************/