2 * arch/ppc64/kernel/u3_iommu.c
4 * Copyright (C) 2004 Olof Johansson <olof@austin.ibm.com>, IBM Corporation
6 * Based on pSeries_iommu.c:
7 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
8 * Copyright (C) 2004 Olof Johansson <olof@austin.ibm.com>, IBM Corporation
10 * Dynamic DMA mapping support, Apple U3 & IBM CPC925 "DART" iommu.
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
28 #include <linux/config.h>
29 #include <linux/init.h>
30 #include <linux/types.h>
31 #include <linux/slab.h>
33 #include <linux/spinlock.h>
34 #include <linux/string.h>
35 #include <linux/pci.h>
36 #include <linux/dma-mapping.h>
37 #include <linux/vmalloc.h>
40 #include <asm/ppcdebug.h>
41 #include <asm/iommu.h>
42 #include <asm/pci-bridge.h>
43 #include <asm/machdep.h>
44 #include <asm/abs_addr.h>
45 #include <asm/cacheflush.h>
50 extern int iommu_force_on
;
52 /* physical base of DART registers */
53 #define DART_BASE 0xf8033000UL
55 /* Offset from base to control register */
57 /* Offset from base to exception register */
59 /* Offset from base to TLB tag registers */
60 #define DARTTAG 0x1000
63 /* Control Register fields */
65 /* base address of table (pfn) */
66 #define DARTCNTL_BASE_MASK 0xfffff
67 #define DARTCNTL_BASE_SHIFT 12
69 #define DARTCNTL_FLUSHTLB 0x400
70 #define DARTCNTL_ENABLE 0x200
72 /* size of table in pages */
73 #define DARTCNTL_SIZE_MASK 0x1ff
74 #define DARTCNTL_SIZE_SHIFT 0
76 /* DART table fields */
77 #define DARTMAP_VALID 0x80000000
78 #define DARTMAP_RPNMASK 0x00ffffff
80 /* Physical base address and size of the DART table */
81 unsigned long dart_tablebase
; /* exported to htab_initialize */
82 static unsigned long dart_tablesize
;
84 /* Virtual base address of the DART table */
85 static u32
*dart_vbase
;
87 /* Mapped base address for the dart */
88 static unsigned int *dart
;
90 /* Dummy val that entries are set to when unused */
91 static unsigned int dart_emptyval
;
93 static struct iommu_table iommu_table_u3
;
94 static int iommu_table_u3_inited
;
95 static int dart_dirty
;
99 static inline void dart_tlb_invalidate_all(void)
105 DBG("dart: flush\n");
107 /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
108 * control register and wait for it to clear.
110 * Gotcha: Sometimes, the DART won't detect that the bit gets
111 * set. If so, clear it and set it again.
117 reg
= in_be32((unsigned int *)dart
+DARTCNTL
);
118 reg
|= DARTCNTL_FLUSHTLB
;
119 out_be32((unsigned int *)dart
+DARTCNTL
, reg
);
122 while ((in_be32((unsigned int *)dart
+DARTCNTL
) & DARTCNTL_FLUSHTLB
) &&
126 if (l
== (1L<<limit
)) {
129 reg
= in_be32((unsigned int *)dart
+DARTCNTL
);
130 reg
&= ~DARTCNTL_FLUSHTLB
;
131 out_be32((unsigned int *)dart
+DARTCNTL
, reg
);
134 panic("U3-DART: TLB did not flush after waiting a long "
139 static void dart_flush(struct iommu_table
*tbl
)
142 dart_tlb_invalidate_all();
146 static void dart_build(struct iommu_table
*tbl
, long index
,
147 long npages
, unsigned long uaddr
,
148 enum dma_data_direction direction
)
153 DBG("dart: build at: %lx, %lx, addr: %x\n", index
, npages
, uaddr
);
155 dp
= ((unsigned int*)tbl
->it_base
) + index
;
157 /* On U3, all memory is contigous, so we can move this
161 rpn
= virt_to_abs(uaddr
) >> PAGE_SHIFT
;
163 *(dp
++) = DARTMAP_VALID
| (rpn
& DARTMAP_RPNMASK
);
173 static void dart_free(struct iommu_table
*tbl
, long index
, long npages
)
177 /* We don't worry about flushing the TLB cache. The only drawback of
178 * not doing it is that we won't catch buggy device drivers doing
179 * bad DMAs, but then no 32-bit architecture ever does either.
182 DBG("dart: free at: %lx, %lx\n", index
, npages
);
184 dp
= ((unsigned int *)tbl
->it_base
) + index
;
187 *(dp
++) = dart_emptyval
;
191 static int dart_init(struct device_node
*dart_node
)
193 unsigned int regword
;
197 if (dart_tablebase
== 0 || dart_tablesize
== 0) {
198 printk(KERN_INFO
"U3-DART: table not allocated, using direct DMA\n");
202 /* Make sure nothing from the DART range remains in the CPU cache
203 * from a previous mapping that existed before the kernel took
206 flush_dcache_phys_range(dart_tablebase
, dart_tablebase
+ dart_tablesize
);
208 /* Allocate a spare page to map all invalid DART pages. We need to do
209 * that to work around what looks like a problem with the HT bridge
210 * prefetching into invalid pages and corrupting data
212 tmp
= lmb_alloc(PAGE_SIZE
, PAGE_SIZE
);
214 panic("U3-DART: Cannot allocate spare page!");
215 dart_emptyval
= DARTMAP_VALID
| ((tmp
>> PAGE_SHIFT
) & DARTMAP_RPNMASK
);
217 /* Map in DART registers. FIXME: Use device node to get base address */
218 dart
= ioremap(DART_BASE
, 0x7000);
220 panic("U3-DART: Cannot map registers!");
222 /* Set initial control register contents: table base,
223 * table size and enable bit
225 regword
= DARTCNTL_ENABLE
|
226 ((dart_tablebase
>> PAGE_SHIFT
) << DARTCNTL_BASE_SHIFT
) |
227 (((dart_tablesize
>> PAGE_SHIFT
) & DARTCNTL_SIZE_MASK
)
228 << DARTCNTL_SIZE_SHIFT
);
229 dart_vbase
= ioremap(virt_to_abs(dart_tablebase
), dart_tablesize
);
231 /* Fill initial table */
232 for (i
= 0; i
< dart_tablesize
/4; i
++)
233 dart_vbase
[i
] = dart_emptyval
;
235 /* Initialize DART with table base and enable it. */
236 out_be32((unsigned int *)dart
, regword
);
238 /* Invalidate DART to get rid of possible stale TLBs */
239 dart_tlb_invalidate_all();
241 printk(KERN_INFO
"U3/CPC925 DART IOMMU initialized\n");
246 static void iommu_table_u3_setup(void)
248 iommu_table_u3
.it_busno
= 0;
249 iommu_table_u3
.it_offset
= 0;
250 /* it_size is in number of entries */
251 iommu_table_u3
.it_size
= dart_tablesize
/ sizeof(u32
);
253 /* Initialize the common IOMMU code */
254 iommu_table_u3
.it_base
= (unsigned long)dart_vbase
;
255 iommu_table_u3
.it_index
= 0;
256 iommu_table_u3
.it_blocksize
= 1;
257 iommu_init_table(&iommu_table_u3
);
259 /* Reserve the last page of the DART to avoid possible prefetch
260 * past the DART mapped area
262 set_bit(iommu_table_u3
.it_size
- 1, iommu_table_u3
.it_map
);
265 static void iommu_dev_setup_u3(struct pci_dev
*dev
)
267 struct device_node
*dn
;
269 /* We only have one iommu table on the mac for now, which makes
270 * things simple. Setup all PCI devices to point to this table
272 * We must use pci_device_to_OF_node() to make sure that
273 * we get the real "final" pointer to the device in the
274 * pci_dev sysdata and not the temporary PHB one
276 dn
= pci_device_to_OF_node(dev
);
279 dn
->iommu_table
= &iommu_table_u3
;
282 static void iommu_bus_setup_u3(struct pci_bus
*bus
)
284 struct device_node
*dn
;
286 if (!iommu_table_u3_inited
) {
287 iommu_table_u3_inited
= 1;
288 iommu_table_u3_setup();
291 dn
= pci_bus_to_OF_node(bus
);
294 dn
->iommu_table
= &iommu_table_u3
;
297 static void iommu_dev_setup_null(struct pci_dev
*dev
) { }
298 static void iommu_bus_setup_null(struct pci_bus
*bus
) { }
300 void iommu_init_early_u3(void)
302 struct device_node
*dn
;
304 /* Find the DART in the device-tree */
305 dn
= of_find_compatible_node(NULL
, "dart", "u3-dart");
309 /* Setup low level TCE operations for the core IOMMU code */
310 ppc_md
.tce_build
= dart_build
;
311 ppc_md
.tce_free
= dart_free
;
312 ppc_md
.tce_flush
= dart_flush
;
314 /* Initialize the DART HW */
316 /* If init failed, use direct iommu and null setup functions */
317 ppc_md
.iommu_dev_setup
= iommu_dev_setup_null
;
318 ppc_md
.iommu_bus_setup
= iommu_bus_setup_null
;
320 /* Setup pci_dma ops */
321 pci_direct_iommu_init();
323 ppc_md
.iommu_dev_setup
= iommu_dev_setup_u3
;
324 ppc_md
.iommu_bus_setup
= iommu_bus_setup_u3
;
326 /* Setup pci_dma ops */
332 void __init
alloc_u3_dart_table(void)
334 /* Only reserve DART space if machine has more than 2GB of RAM
335 * or if requested with iommu=on on cmdline.
337 if (lmb_end_of_DRAM() <= 0x80000000ull
&& !iommu_force_on
)
340 /* 512 pages (2MB) is max DART tablesize. */
341 dart_tablesize
= 1UL << 21;
342 /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
343 * will blow up an entire large page anyway in the kernel mapping
345 dart_tablebase
= (unsigned long)
346 abs_to_virt(lmb_alloc_base(1UL<<24, 1UL<<24, 0x80000000L
));
348 printk(KERN_INFO
"U3-DART allocated at: %lx\n", dart_tablebase
);