[ARM] pxa: Gumstix Verdex PCMCIA support
[linux-2.6/verdex.git] / drivers / net / wireless / wl12xx / wl1251_tx.h
blob7c1c1665c81086f1a44966a55da55d4ddb8897f2
1 /*
2 * This file is part of wl1251
4 * Copyright (c) 1998-2007 Texas Instruments Incorporated
5 * Copyright (C) 2008 Nokia Corporation
7 * Contact: Kalle Valo <kalle.valo@nokia.com>
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
25 #ifndef __WL1251_TX_H__
26 #define __WL1251_TX_H__
28 #include <linux/bitops.h>
32 * TX PATH
34 * The Tx path uses a double buffer and a tx_control structure, each located
35 * at a fixed address in the device's memory. On startup, the host retrieves
36 * the pointers to these addresses. A double buffer allows for continuous data
37 * flow towards the device. The host keeps track of which buffer is available
38 * and alternates between these two buffers on a per packet basis.
40 * The size of each of the two buffers is large enough to hold the longest
41 * 802.3 packet - maximum size Ethernet packet + header + descriptor.
42 * TX complete indication will be received a-synchronously in a TX done cyclic
43 * buffer which is composed of 16 tx_result descriptors structures and is used
44 * in a cyclic manner.
46 * The TX (HOST) procedure is as follows:
47 * 1. Read the Tx path status, that will give the data_out_count.
48 * 2. goto 1, if not possible.
49 * i.e. if data_in_count - data_out_count >= HwBuffer size (2 for double
50 * buffer).
51 * 3. Copy the packet (preceded by double_buffer_desc), if possible.
52 * i.e. if data_in_count - data_out_count < HwBuffer size (2 for double
53 * buffer).
54 * 4. increment data_in_count.
55 * 5. Inform the firmware by generating a firmware internal interrupt.
56 * 6. FW will increment data_out_count after it reads the buffer.
58 * The TX Complete procedure:
59 * 1. To get a TX complete indication the host enables the tx_complete flag in
60 * the TX descriptor Structure.
61 * 2. For each packet with a Tx Complete field set, the firmware adds the
62 * transmit results to the cyclic buffer (txDoneRing) and sets both done_1
63 * and done_2 to 1 to indicate driver ownership.
64 * 3. The firmware sends a Tx Complete interrupt to the host to trigger the
65 * host to process the new data. Note: interrupt will be send per packet if
66 * TX complete indication was requested in tx_control or per crossing
67 * aggregation threshold.
68 * 4. After receiving the Tx Complete interrupt, the host reads the
69 * TxDescriptorDone information in a cyclic manner and clears both done_1
70 * and done_2 fields.
74 #define TX_COMPLETE_REQUIRED_BIT 0x80
75 #define TX_STATUS_DATA_OUT_COUNT_MASK 0xf
77 #define WL1251_TX_ALIGN_TO 4
78 #define WL1251_TX_ALIGN(len) (((len) + WL1251_TX_ALIGN_TO - 1) & \
79 ~(WL1251_TX_ALIGN_TO - 1))
80 #define WL1251_TKIP_IV_SPACE 4
82 struct tx_control {
83 /* Rate Policy (class) index */
84 unsigned rate_policy:3;
86 /* When set, no ack policy is expected */
87 unsigned ack_policy:1;
90 * Packet type:
91 * 0 -> 802.11
92 * 1 -> 802.3
93 * 2 -> IP
94 * 3 -> raw codec
96 unsigned packet_type:2;
98 /* If set, this is a QoS-Null or QoS-Data frame */
99 unsigned qos:1;
102 * If set, the target triggers the tx complete INT
103 * upon frame sending completion.
105 unsigned tx_complete:1;
107 /* 2 bytes padding before packet header */
108 unsigned xfer_pad:1;
110 unsigned reserved:7;
111 } __attribute__ ((packed));
114 struct tx_double_buffer_desc {
115 /* Length of payload, including headers. */
116 u16 length;
119 * A bit mask that specifies the initial rate to be used
120 * Possible values are:
121 * 0x0001 - 1Mbits
122 * 0x0002 - 2Mbits
123 * 0x0004 - 5.5Mbits
124 * 0x0008 - 6Mbits
125 * 0x0010 - 9Mbits
126 * 0x0020 - 11Mbits
127 * 0x0040 - 12Mbits
128 * 0x0080 - 18Mbits
129 * 0x0100 - 22Mbits
130 * 0x0200 - 24Mbits
131 * 0x0400 - 36Mbits
132 * 0x0800 - 48Mbits
133 * 0x1000 - 54Mbits
135 u16 rate;
137 /* Time in us that a packet can spend in the target */
138 u32 expiry_time;
140 /* index of the TX queue used for this packet */
141 u8 xmit_queue;
143 /* Used to identify a packet */
144 u8 id;
146 struct tx_control control;
149 * The FW should cut the packet into fragments
150 * of this size.
152 u16 frag_threshold;
154 /* Numbers of HW queue blocks to be allocated */
155 u8 num_mem_blocks;
157 u8 reserved;
158 } __attribute__ ((packed));
160 enum {
161 TX_SUCCESS = 0,
162 TX_DMA_ERROR = BIT(7),
163 TX_DISABLED = BIT(6),
164 TX_RETRY_EXCEEDED = BIT(5),
165 TX_TIMEOUT = BIT(4),
166 TX_KEY_NOT_FOUND = BIT(3),
167 TX_ENCRYPT_FAIL = BIT(2),
168 TX_UNAVAILABLE_PRIORITY = BIT(1),
171 struct tx_result {
173 * Ownership synchronization between the host and
174 * the firmware. If done_1 and done_2 are cleared,
175 * owned by the FW (no info ready).
177 u8 done_1;
179 /* same as double_buffer_desc->id */
180 u8 id;
183 * Total air access duration consumed by this
184 * packet, including all retries and overheads.
186 u16 medium_usage;
188 /* Total media delay (from 1st EDCA AIFS counter until TX Complete). */
189 u32 medium_delay;
191 /* Time between host xfer and tx complete */
192 u32 fw_hnadling_time;
194 /* The LS-byte of the last TKIP sequence number. */
195 u8 lsb_seq_num;
197 /* Retry count */
198 u8 ack_failures;
200 /* At which rate we got a ACK */
201 u16 rate;
203 u16 reserved;
205 /* TX_* */
206 u8 status;
208 /* See done_1 */
209 u8 done_2;
210 } __attribute__ ((packed));
212 void wl1251_tx_work(struct work_struct *work);
213 void wl1251_tx_complete(struct wl1251 *wl);
214 void wl1251_tx_flush(struct wl1251 *wl);
216 #endif