2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
26 #include <linux/crc32.h>
27 #include <linux/kernel.h>
28 #include <linux/version.h>
29 #include <linux/module.h>
30 #include <linux/netdevice.h>
31 #include <linux/dma-mapping.h>
32 #include <linux/etherdevice.h>
33 #include <linux/ethtool.h>
34 #include <linux/pci.h>
36 #include <linux/tcp.h>
38 #include <linux/delay.h>
39 #include <linux/workqueue.h>
40 #include <linux/if_vlan.h>
41 #include <linux/prefetch.h>
42 #include <linux/mii.h>
46 #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47 #define SKY2_VLAN_TAG_USED 1
52 #define DRV_NAME "sky2"
53 #define DRV_VERSION "1.7"
54 #define PFX DRV_NAME " "
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
59 * similar to Tigon3. A transmit can require several elements;
60 * a receive requires one (or two if using 64 bit dma).
63 #define RX_LE_SIZE 512
64 #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
65 #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
66 #define RX_DEF_PENDING RX_MAX_PENDING
67 #define RX_SKB_ALIGN 8
68 #define RX_BUF_WRITE 16
70 #define TX_RING_SIZE 512
71 #define TX_DEF_PENDING (TX_RING_SIZE - 1)
72 #define TX_MIN_PENDING 64
73 #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
75 #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
76 #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
77 #define ETH_JUMBO_MTU 9000
78 #define TX_WATCHDOG (5 * HZ)
79 #define NAPI_WEIGHT 64
80 #define PHY_RETRIES 1000
82 #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84 static const u32 default_msg
=
85 NETIF_MSG_DRV
| NETIF_MSG_PROBE
| NETIF_MSG_LINK
86 | NETIF_MSG_TIMER
| NETIF_MSG_TX_ERR
| NETIF_MSG_RX_ERR
87 | NETIF_MSG_IFUP
| NETIF_MSG_IFDOWN
;
89 static int debug
= -1; /* defaults above */
90 module_param(debug
, int, 0);
91 MODULE_PARM_DESC(debug
, "Debug level (0=none,...,16=all)");
93 static int copybreak __read_mostly
= 256;
94 module_param(copybreak
, int, 0);
95 MODULE_PARM_DESC(copybreak
, "Receive copy threshold");
97 static int disable_msi
= 0;
98 module_param(disable_msi
, int, 0);
99 MODULE_PARM_DESC(disable_msi
, "Disable Message Signaled Interrupt (MSI)");
101 static int idle_timeout
= 100;
102 module_param(idle_timeout
, int, 0);
103 MODULE_PARM_DESC(idle_timeout
, "Idle timeout workaround for lost interrupts (ms)");
105 static const struct pci_device_id sky2_id_table
[] = {
106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT
, 0x9000) },
107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT
, 0x9E00) },
108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK
, 0x4b00) }, /* DGE-560T */
109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK
, 0x4001) }, /* DGE-550SX */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4340) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4341) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4342) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4343) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4344) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4345) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4346) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4347) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4350) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4351) },
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4352) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4353) },
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4360) },
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4361) },
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4362) },
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4363) },
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4364) },
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4365) },
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4366) },
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4367) },
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4368) },
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4369) },
135 MODULE_DEVICE_TABLE(pci
, sky2_id_table
);
137 /* Avoid conditionals by using array */
138 static const unsigned txqaddr
[] = { Q_XA1
, Q_XA2
};
139 static const unsigned rxqaddr
[] = { Q_R1
, Q_R2
};
140 static const u32 portirq_msk
[] = { Y2_IS_PORT_1
, Y2_IS_PORT_2
};
142 /* This driver supports yukon2 chipset only */
143 static const char *yukon2_name
[] = {
145 "EC Ultra", /* 0xb4 */
146 "UNKNOWN", /* 0xb5 */
151 /* Access to external PHY */
152 static int gm_phy_write(struct sky2_hw
*hw
, unsigned port
, u16 reg
, u16 val
)
156 gma_write16(hw
, port
, GM_SMI_DATA
, val
);
157 gma_write16(hw
, port
, GM_SMI_CTRL
,
158 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV
) | GM_SMI_CT_REG_AD(reg
));
160 for (i
= 0; i
< PHY_RETRIES
; i
++) {
161 if (!(gma_read16(hw
, port
, GM_SMI_CTRL
) & GM_SMI_CT_BUSY
))
166 printk(KERN_WARNING PFX
"%s: phy write timeout\n", hw
->dev
[port
]->name
);
170 static int __gm_phy_read(struct sky2_hw
*hw
, unsigned port
, u16 reg
, u16
*val
)
174 gma_write16(hw
, port
, GM_SMI_CTRL
, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV
)
175 | GM_SMI_CT_REG_AD(reg
) | GM_SMI_CT_OP_RD
);
177 for (i
= 0; i
< PHY_RETRIES
; i
++) {
178 if (gma_read16(hw
, port
, GM_SMI_CTRL
) & GM_SMI_CT_RD_VAL
) {
179 *val
= gma_read16(hw
, port
, GM_SMI_DATA
);
189 static u16
gm_phy_read(struct sky2_hw
*hw
, unsigned port
, u16 reg
)
193 if (__gm_phy_read(hw
, port
, reg
, &v
) != 0)
194 printk(KERN_WARNING PFX
"%s: phy read timeout\n", hw
->dev
[port
]->name
);
198 static void sky2_set_power_state(struct sky2_hw
*hw
, pci_power_t state
)
203 pr_debug("sky2_set_power_state %d\n", state
);
204 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
206 power_control
= sky2_pci_read16(hw
, hw
->pm_cap
+ PCI_PM_PMC
);
207 vaux
= (sky2_read16(hw
, B0_CTST
) & Y2_VAUX_AVAIL
) &&
208 (power_control
& PCI_PM_CAP_PME_D3cold
);
210 power_control
= sky2_pci_read16(hw
, hw
->pm_cap
+ PCI_PM_CTRL
);
212 power_control
|= PCI_PM_CTRL_PME_STATUS
;
213 power_control
&= ~(PCI_PM_CTRL_STATE_MASK
);
217 /* switch power to VCC (WA for VAUX problem) */
218 sky2_write8(hw
, B0_POWER_CTRL
,
219 PC_VAUX_ENA
| PC_VCC_ENA
| PC_VAUX_OFF
| PC_VCC_ON
);
221 /* disable Core Clock Division, */
222 sky2_write32(hw
, B2_Y2_CLK_CTRL
, Y2_CLK_DIV_DIS
);
224 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
> 1)
225 /* enable bits are inverted */
226 sky2_write8(hw
, B2_Y2_CLK_GATE
,
227 Y2_PCI_CLK_LNK1_DIS
| Y2_COR_CLK_LNK1_DIS
|
228 Y2_CLK_GAT_LNK1_DIS
| Y2_PCI_CLK_LNK2_DIS
|
229 Y2_COR_CLK_LNK2_DIS
| Y2_CLK_GAT_LNK2_DIS
);
231 sky2_write8(hw
, B2_Y2_CLK_GATE
, 0);
233 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
) {
236 sky2_pci_write32(hw
, PCI_DEV_REG3
, 0);
237 reg1
= sky2_pci_read32(hw
, PCI_DEV_REG4
);
238 reg1
&= P_ASPM_CONTROL_MSK
;
239 sky2_pci_write32(hw
, PCI_DEV_REG4
, reg1
);
240 sky2_pci_write32(hw
, PCI_DEV_REG5
, 0);
247 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
> 1)
248 sky2_write8(hw
, B2_Y2_CLK_GATE
, 0);
250 /* enable bits are inverted */
251 sky2_write8(hw
, B2_Y2_CLK_GATE
,
252 Y2_PCI_CLK_LNK1_DIS
| Y2_COR_CLK_LNK1_DIS
|
253 Y2_CLK_GAT_LNK1_DIS
| Y2_PCI_CLK_LNK2_DIS
|
254 Y2_COR_CLK_LNK2_DIS
| Y2_CLK_GAT_LNK2_DIS
);
256 /* switch power to VAUX */
257 if (vaux
&& state
!= PCI_D3cold
)
258 sky2_write8(hw
, B0_POWER_CTRL
,
259 (PC_VAUX_ENA
| PC_VCC_ENA
|
260 PC_VAUX_ON
| PC_VCC_OFF
));
263 printk(KERN_ERR PFX
"Unknown power state %d\n", state
);
266 sky2_pci_write16(hw
, hw
->pm_cap
+ PCI_PM_CTRL
, power_control
);
267 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
270 static void sky2_gmac_reset(struct sky2_hw
*hw
, unsigned port
)
274 /* disable all GMAC IRQ's */
275 sky2_write8(hw
, SK_REG(port
, GMAC_IRQ_MSK
), 0);
276 /* disable PHY IRQs */
277 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, 0);
279 gma_write16(hw
, port
, GM_MC_ADDR_H1
, 0); /* clear MC hash */
280 gma_write16(hw
, port
, GM_MC_ADDR_H2
, 0);
281 gma_write16(hw
, port
, GM_MC_ADDR_H3
, 0);
282 gma_write16(hw
, port
, GM_MC_ADDR_H4
, 0);
284 reg
= gma_read16(hw
, port
, GM_RX_CTRL
);
285 reg
|= GM_RXCR_UCF_ENA
| GM_RXCR_MCF_ENA
;
286 gma_write16(hw
, port
, GM_RX_CTRL
, reg
);
289 static void sky2_phy_init(struct sky2_hw
*hw
, unsigned port
)
291 struct sky2_port
*sky2
= netdev_priv(hw
->dev
[port
]);
292 u16 ctrl
, ct1000
, adv
, pg
, ledctrl
, ledover
, reg
;
294 if (sky2
->autoneg
== AUTONEG_ENABLE
&&
295 !(hw
->chip_id
== CHIP_ID_YUKON_XL
|| hw
->chip_id
== CHIP_ID_YUKON_EC_U
)) {
296 u16 ectrl
= gm_phy_read(hw
, port
, PHY_MARV_EXT_CTRL
);
298 ectrl
&= ~(PHY_M_EC_M_DSC_MSK
| PHY_M_EC_S_DSC_MSK
|
300 ectrl
|= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ
);
302 if (hw
->chip_id
== CHIP_ID_YUKON_EC
)
303 ectrl
|= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA
;
305 ectrl
|= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
307 gm_phy_write(hw
, port
, PHY_MARV_EXT_CTRL
, ectrl
);
310 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
311 if (sky2_is_copper(hw
)) {
312 if (hw
->chip_id
== CHIP_ID_YUKON_FE
) {
313 /* enable automatic crossover */
314 ctrl
|= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO
) >> 1;
316 /* disable energy detect */
317 ctrl
&= ~PHY_M_PC_EN_DET_MSK
;
319 /* enable automatic crossover */
320 ctrl
|= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO
);
322 if (sky2
->autoneg
== AUTONEG_ENABLE
&&
323 (hw
->chip_id
== CHIP_ID_YUKON_XL
|| hw
->chip_id
== CHIP_ID_YUKON_EC_U
)) {
324 ctrl
&= ~PHY_M_PC_DSC_MSK
;
325 ctrl
|= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA
;
329 /* workaround for deviation #4.88 (CRC errors) */
330 /* disable Automatic Crossover */
332 ctrl
&= ~PHY_M_PC_MDIX_MSK
;
335 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ctrl
);
337 /* special setup for PHY 88E1112 Fiber */
338 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& !sky2_is_copper(hw
)) {
339 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
341 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
342 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 2);
343 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
344 ctrl
&= ~PHY_M_MAC_MD_MSK
;
345 ctrl
|= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX
);
346 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ctrl
);
348 if (hw
->pmd_type
== 'P') {
349 /* select page 1 to access Fiber registers */
350 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 1);
352 /* for SFP-module set SIGDET polarity to low */
353 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
354 ctrl
|= PHY_M_FIB_SIGD_POL
;
355 gm_phy_write(hw
, port
, PHY_MARV_CTRL
, ctrl
);
358 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
361 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_CTRL
);
362 if (sky2
->autoneg
== AUTONEG_DISABLE
)
367 ctrl
|= PHY_CT_RESET
;
368 gm_phy_write(hw
, port
, PHY_MARV_CTRL
, ctrl
);
375 if (sky2
->autoneg
== AUTONEG_ENABLE
) {
376 if (sky2_is_copper(hw
)) {
377 if (sky2
->advertising
& ADVERTISED_1000baseT_Full
)
378 ct1000
|= PHY_M_1000C_AFD
;
379 if (sky2
->advertising
& ADVERTISED_1000baseT_Half
)
380 ct1000
|= PHY_M_1000C_AHD
;
381 if (sky2
->advertising
& ADVERTISED_100baseT_Full
)
382 adv
|= PHY_M_AN_100_FD
;
383 if (sky2
->advertising
& ADVERTISED_100baseT_Half
)
384 adv
|= PHY_M_AN_100_HD
;
385 if (sky2
->advertising
& ADVERTISED_10baseT_Full
)
386 adv
|= PHY_M_AN_10_FD
;
387 if (sky2
->advertising
& ADVERTISED_10baseT_Half
)
388 adv
|= PHY_M_AN_10_HD
;
389 } else { /* special defines for FIBER (88E1040S only) */
390 if (sky2
->advertising
& ADVERTISED_1000baseT_Full
)
391 adv
|= PHY_M_AN_1000X_AFD
;
392 if (sky2
->advertising
& ADVERTISED_1000baseT_Half
)
393 adv
|= PHY_M_AN_1000X_AHD
;
396 /* Set Flow-control capabilities */
397 if (sky2
->tx_pause
&& sky2
->rx_pause
)
398 adv
|= PHY_AN_PAUSE_CAP
; /* symmetric */
399 else if (sky2
->rx_pause
&& !sky2
->tx_pause
)
400 adv
|= PHY_AN_PAUSE_ASYM
| PHY_AN_PAUSE_CAP
;
401 else if (!sky2
->rx_pause
&& sky2
->tx_pause
)
402 adv
|= PHY_AN_PAUSE_ASYM
; /* local */
404 /* Restart Auto-negotiation */
405 ctrl
|= PHY_CT_ANE
| PHY_CT_RE_CFG
;
407 /* forced speed/duplex settings */
408 ct1000
= PHY_M_1000C_MSE
;
410 /* Disable auto update for duplex flow control and speed */
411 reg
|= GM_GPCR_AU_ALL_DIS
;
413 switch (sky2
->speed
) {
415 ctrl
|= PHY_CT_SP1000
;
416 reg
|= GM_GPCR_SPEED_1000
;
419 ctrl
|= PHY_CT_SP100
;
420 reg
|= GM_GPCR_SPEED_100
;
424 if (sky2
->duplex
== DUPLEX_FULL
) {
425 reg
|= GM_GPCR_DUP_FULL
;
426 ctrl
|= PHY_CT_DUP_MD
;
427 } else if (sky2
->speed
!= SPEED_1000
&& hw
->chip_id
!= CHIP_ID_YUKON_EC_U
) {
428 /* Turn off flow control for 10/100mbps */
434 reg
|= GM_GPCR_FC_RX_DIS
;
437 reg
|= GM_GPCR_FC_TX_DIS
;
439 /* Forward pause packets to GMAC? */
440 if (sky2
->tx_pause
|| sky2
->rx_pause
)
441 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_ON
);
443 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_OFF
);
445 ctrl
|= PHY_CT_RESET
;
448 gma_write16(hw
, port
, GM_GP_CTRL
, reg
);
450 if (hw
->chip_id
!= CHIP_ID_YUKON_FE
)
451 gm_phy_write(hw
, port
, PHY_MARV_1000T_CTRL
, ct1000
);
453 gm_phy_write(hw
, port
, PHY_MARV_AUNE_ADV
, adv
);
454 gm_phy_write(hw
, port
, PHY_MARV_CTRL
, ctrl
);
456 /* Setup Phy LED's */
457 ledctrl
= PHY_M_LED_PULS_DUR(PULS_170MS
);
460 switch (hw
->chip_id
) {
461 case CHIP_ID_YUKON_FE
:
462 /* on 88E3082 these bits are at 11..9 (shifted left) */
463 ledctrl
|= PHY_M_LED_BLINK_RT(BLINK_84MS
) << 1;
465 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_FE_LED_PAR
);
467 /* delete ACT LED control bits */
468 ctrl
&= ~PHY_M_FELP_LED1_MSK
;
469 /* change ACT LED control to blink mode */
470 ctrl
|= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL
);
471 gm_phy_write(hw
, port
, PHY_MARV_FE_LED_PAR
, ctrl
);
474 case CHIP_ID_YUKON_XL
:
475 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
477 /* select page 3 to access LED control register */
478 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
480 /* set LED Function Control register */
481 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
482 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
483 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
484 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
485 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
487 /* set Polarity Control register */
488 gm_phy_write(hw
, port
, PHY_MARV_PHY_STAT
,
489 (PHY_M_POLC_LS1_P_MIX(4) |
490 PHY_M_POLC_IS0_P_MIX(4) |
491 PHY_M_POLC_LOS_CTRL(2) |
492 PHY_M_POLC_INIT_CTRL(2) |
493 PHY_M_POLC_STA1_CTRL(2) |
494 PHY_M_POLC_STA0_CTRL(2)));
496 /* restore page register */
497 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
499 case CHIP_ID_YUKON_EC_U
:
500 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
502 /* select page 3 to access LED control register */
503 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
505 /* set LED Function Control register */
506 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
507 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
508 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
509 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
510 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
512 /* set Blink Rate in LED Timer Control Register */
513 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
,
514 ledctrl
| PHY_M_LED_BLINK_RT(BLINK_84MS
));
515 /* restore page register */
516 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
520 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
521 ledctrl
|= PHY_M_LED_BLINK_RT(BLINK_84MS
) | PHY_M_LEDC_TX_CTRL
;
522 /* turn off the Rx LED (LED_RX) */
523 ledover
|= PHY_M_LED_MO_RX(MO_LED_OFF
);
526 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
&& hw
->chip_rev
== CHIP_REV_YU_EC_A1
) {
527 /* apply fixes in PHY AFE */
528 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
529 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 255);
531 /* increase differential signal amplitude in 10BASE-T */
532 gm_phy_write(hw
, port
, 0x18, 0xaa99);
533 gm_phy_write(hw
, port
, 0x17, 0x2011);
535 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
536 gm_phy_write(hw
, port
, 0x18, 0xa204);
537 gm_phy_write(hw
, port
, 0x17, 0x2002);
539 /* set page register to 0 */
540 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
542 gm_phy_write(hw
, port
, PHY_MARV_LED_CTRL
, ledctrl
);
544 if (sky2
->autoneg
== AUTONEG_DISABLE
|| sky2
->speed
== SPEED_100
) {
545 /* turn on 100 Mbps LED (LED_LINK100) */
546 ledover
|= PHY_M_LED_MO_100(MO_LED_ON
);
550 gm_phy_write(hw
, port
, PHY_MARV_LED_OVER
, ledover
);
554 /* Enable phy interrupt on auto-negotiation complete (or link up) */
555 if (sky2
->autoneg
== AUTONEG_ENABLE
)
556 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, PHY_M_IS_AN_COMPL
);
558 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, PHY_M_DEF_MSK
);
561 static void sky2_phy_power(struct sky2_hw
*hw
, unsigned port
, int onoff
)
564 static const u32 phy_power
[]
565 = { PCI_Y2_PHY1_POWD
, PCI_Y2_PHY2_POWD
};
567 /* looks like this XL is back asswards .. */
568 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
> 1)
571 reg1
= sky2_pci_read32(hw
, PCI_DEV_REG1
);
574 /* Turn off phy power saving */
575 reg1
&= ~phy_power
[port
];
577 reg1
|= phy_power
[port
];
579 sky2_pci_write32(hw
, PCI_DEV_REG1
, reg1
);
580 sky2_pci_read32(hw
, PCI_DEV_REG1
);
584 /* Force a renegotiation */
585 static void sky2_phy_reinit(struct sky2_port
*sky2
)
587 spin_lock_bh(&sky2
->phy_lock
);
588 sky2_phy_init(sky2
->hw
, sky2
->port
);
589 spin_unlock_bh(&sky2
->phy_lock
);
592 static void sky2_mac_init(struct sky2_hw
*hw
, unsigned port
)
594 struct sky2_port
*sky2
= netdev_priv(hw
->dev
[port
]);
597 const u8
*addr
= hw
->dev
[port
]->dev_addr
;
599 sky2_write32(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_SET
);
600 sky2_write32(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_CLR
|GPC_ENA_PAUSE
);
602 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_RST_CLR
);
604 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
== 0 && port
== 1) {
605 /* WA DEV_472 -- looks like crossed wires on port 2 */
606 /* clear GMAC 1 Control reset */
607 sky2_write8(hw
, SK_REG(0, GMAC_CTRL
), GMC_RST_CLR
);
609 sky2_write8(hw
, SK_REG(1, GMAC_CTRL
), GMC_RST_SET
);
610 sky2_write8(hw
, SK_REG(1, GMAC_CTRL
), GMC_RST_CLR
);
611 } while (gm_phy_read(hw
, 1, PHY_MARV_ID0
) != PHY_MARV_ID0_VAL
||
612 gm_phy_read(hw
, 1, PHY_MARV_ID1
) != PHY_MARV_ID1_Y2
||
613 gm_phy_read(hw
, 1, PHY_MARV_INT_MASK
) != 0);
616 sky2_read16(hw
, SK_REG(port
, GMAC_IRQ_SRC
));
618 /* Enable Transmit FIFO Underrun */
619 sky2_write8(hw
, SK_REG(port
, GMAC_IRQ_MSK
), GMAC_DEF_MSK
);
621 spin_lock_bh(&sky2
->phy_lock
);
622 sky2_phy_init(hw
, port
);
623 spin_unlock_bh(&sky2
->phy_lock
);
626 reg
= gma_read16(hw
, port
, GM_PHY_ADDR
);
627 gma_write16(hw
, port
, GM_PHY_ADDR
, reg
| GM_PAR_MIB_CLR
);
629 for (i
= GM_MIB_CNT_BASE
; i
<= GM_MIB_CNT_END
; i
+= 4)
630 gma_read16(hw
, port
, i
);
631 gma_write16(hw
, port
, GM_PHY_ADDR
, reg
);
633 /* transmit control */
634 gma_write16(hw
, port
, GM_TX_CTRL
, TX_COL_THR(TX_COL_DEF
));
636 /* receive control reg: unicast + multicast + no FCS */
637 gma_write16(hw
, port
, GM_RX_CTRL
,
638 GM_RXCR_UCF_ENA
| GM_RXCR_CRC_DIS
| GM_RXCR_MCF_ENA
);
640 /* transmit flow control */
641 gma_write16(hw
, port
, GM_TX_FLOW_CTRL
, 0xffff);
643 /* transmit parameter */
644 gma_write16(hw
, port
, GM_TX_PARAM
,
645 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF
) |
646 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF
) |
647 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF
) |
648 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF
));
650 /* serial mode register */
651 reg
= DATA_BLIND_VAL(DATA_BLIND_DEF
) |
652 GM_SMOD_VLAN_ENA
| IPG_DATA_VAL(IPG_DATA_DEF
);
654 if (hw
->dev
[port
]->mtu
> ETH_DATA_LEN
)
655 reg
|= GM_SMOD_JUMBO_ENA
;
657 gma_write16(hw
, port
, GM_SERIAL_MODE
, reg
);
659 /* virtual address for data */
660 gma_set_addr(hw
, port
, GM_SRC_ADDR_2L
, addr
);
662 /* physical address: used for pause frames */
663 gma_set_addr(hw
, port
, GM_SRC_ADDR_1L
, addr
);
665 /* ignore counter overflows */
666 gma_write16(hw
, port
, GM_TX_IRQ_MSK
, 0);
667 gma_write16(hw
, port
, GM_RX_IRQ_MSK
, 0);
668 gma_write16(hw
, port
, GM_TR_IRQ_MSK
, 0);
670 /* Configure Rx MAC FIFO */
671 sky2_write8(hw
, SK_REG(port
, RX_GMF_CTRL_T
), GMF_RST_CLR
);
672 sky2_write32(hw
, SK_REG(port
, RX_GMF_CTRL_T
),
673 GMF_OPER_ON
| GMF_RX_F_FL_ON
);
675 /* Flush Rx MAC FIFO on any flow control or error */
676 sky2_write16(hw
, SK_REG(port
, RX_GMF_FL_MSK
), GMR_FS_ANY_ERR
);
678 /* Set threshold to 0xa (64 bytes)
679 * ASF disabled so no need to do WA dev #4.30
681 sky2_write16(hw
, SK_REG(port
, RX_GMF_FL_THR
), RX_GMF_FL_THR_DEF
);
683 /* Configure Tx MAC FIFO */
684 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_RST_CLR
);
685 sky2_write16(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_OPER_ON
);
687 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
) {
688 sky2_write8(hw
, SK_REG(port
, RX_GMF_LP_THR
), 768/8);
689 sky2_write8(hw
, SK_REG(port
, RX_GMF_UP_THR
), 1024/8);
690 if (hw
->dev
[port
]->mtu
> ETH_DATA_LEN
) {
691 /* set Tx GMAC FIFO Almost Empty Threshold */
692 sky2_write32(hw
, SK_REG(port
, TX_GMF_AE_THR
), 0x180);
693 /* Disable Store & Forward mode for TX */
694 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
), TX_STFW_DIS
);
700 /* Assign Ram Buffer allocation.
701 * start and end are in units of 4k bytes
702 * ram registers are in units of 64bit words
704 static void sky2_ramset(struct sky2_hw
*hw
, u16 q
, u8 startk
, u8 endk
)
708 start
= startk
* 4096/8;
709 end
= (endk
* 4096/8) - 1;
711 sky2_write8(hw
, RB_ADDR(q
, RB_CTRL
), RB_RST_CLR
);
712 sky2_write32(hw
, RB_ADDR(q
, RB_START
), start
);
713 sky2_write32(hw
, RB_ADDR(q
, RB_END
), end
);
714 sky2_write32(hw
, RB_ADDR(q
, RB_WP
), start
);
715 sky2_write32(hw
, RB_ADDR(q
, RB_RP
), start
);
717 if (q
== Q_R1
|| q
== Q_R2
) {
718 u32 space
= (endk
- startk
) * 4096/8;
719 u32 tp
= space
- space
/4;
721 /* On receive queue's set the thresholds
722 * give receiver priority when > 3/4 full
723 * send pause when down to 2K
725 sky2_write32(hw
, RB_ADDR(q
, RB_RX_UTHP
), tp
);
726 sky2_write32(hw
, RB_ADDR(q
, RB_RX_LTHP
), space
/2);
729 sky2_write32(hw
, RB_ADDR(q
, RB_RX_UTPP
), tp
);
730 sky2_write32(hw
, RB_ADDR(q
, RB_RX_LTPP
), space
/4);
732 /* Enable store & forward on Tx queue's because
733 * Tx FIFO is only 1K on Yukon
735 sky2_write8(hw
, RB_ADDR(q
, RB_CTRL
), RB_ENA_STFWD
);
738 sky2_write8(hw
, RB_ADDR(q
, RB_CTRL
), RB_ENA_OP_MD
);
739 sky2_read8(hw
, RB_ADDR(q
, RB_CTRL
));
742 /* Setup Bus Memory Interface */
743 static void sky2_qset(struct sky2_hw
*hw
, u16 q
)
745 sky2_write32(hw
, Q_ADDR(q
, Q_CSR
), BMU_CLR_RESET
);
746 sky2_write32(hw
, Q_ADDR(q
, Q_CSR
), BMU_OPER_INIT
);
747 sky2_write32(hw
, Q_ADDR(q
, Q_CSR
), BMU_FIFO_OP_ON
);
748 sky2_write32(hw
, Q_ADDR(q
, Q_WM
), BMU_WM_DEFAULT
);
751 /* Setup prefetch unit registers. This is the interface between
752 * hardware and driver list elements
754 static void sky2_prefetch_init(struct sky2_hw
*hw
, u32 qaddr
,
757 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
), PREF_UNIT_RST_SET
);
758 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
), PREF_UNIT_RST_CLR
);
759 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_ADDR_HI
), addr
>> 32);
760 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_ADDR_LO
), (u32
) addr
);
761 sky2_write16(hw
, Y2_QADDR(qaddr
, PREF_UNIT_LAST_IDX
), last
);
762 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
), PREF_UNIT_OP_ON
);
764 sky2_read32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
));
767 static inline struct sky2_tx_le
*get_tx_le(struct sky2_port
*sky2
)
769 struct sky2_tx_le
*le
= sky2
->tx_le
+ sky2
->tx_prod
;
771 sky2
->tx_prod
= RING_NEXT(sky2
->tx_prod
, TX_RING_SIZE
);
775 /* Update chip's next pointer */
776 static inline void sky2_put_idx(struct sky2_hw
*hw
, unsigned q
, u16 idx
)
778 q
= Y2_QADDR(q
, PREF_UNIT_PUT_IDX
);
780 sky2_write16(hw
, q
, idx
);
785 static inline struct sky2_rx_le
*sky2_next_rx(struct sky2_port
*sky2
)
787 struct sky2_rx_le
*le
= sky2
->rx_le
+ sky2
->rx_put
;
788 sky2
->rx_put
= RING_NEXT(sky2
->rx_put
, RX_LE_SIZE
);
792 /* Return high part of DMA address (could be 32 or 64 bit) */
793 static inline u32
high32(dma_addr_t a
)
795 return sizeof(a
) > sizeof(u32
) ? (a
>> 16) >> 16 : 0;
798 /* Build description to hardware about buffer */
799 static void sky2_rx_add(struct sky2_port
*sky2
, dma_addr_t map
)
801 struct sky2_rx_le
*le
;
802 u32 hi
= high32(map
);
803 u16 len
= sky2
->rx_bufsize
;
805 if (sky2
->rx_addr64
!= hi
) {
806 le
= sky2_next_rx(sky2
);
807 le
->addr
= cpu_to_le32(hi
);
809 le
->opcode
= OP_ADDR64
| HW_OWNER
;
810 sky2
->rx_addr64
= high32(map
+ len
);
813 le
= sky2_next_rx(sky2
);
814 le
->addr
= cpu_to_le32((u32
) map
);
815 le
->length
= cpu_to_le16(len
);
817 le
->opcode
= OP_PACKET
| HW_OWNER
;
821 /* Tell chip where to start receive checksum.
822 * Actually has two checksums, but set both same to avoid possible byte
825 static void rx_set_checksum(struct sky2_port
*sky2
)
827 struct sky2_rx_le
*le
;
829 le
= sky2_next_rx(sky2
);
830 le
->addr
= cpu_to_le32((ETH_HLEN
<< 16) | ETH_HLEN
);
832 le
->opcode
= OP_TCPSTART
| HW_OWNER
;
834 sky2_write32(sky2
->hw
,
835 Q_ADDR(rxqaddr
[sky2
->port
], Q_CSR
),
836 sky2
->rx_csum
? BMU_ENA_RX_CHKSUM
: BMU_DIS_RX_CHKSUM
);
841 * The RX Stop command will not work for Yukon-2 if the BMU does not
842 * reach the end of packet and since we can't make sure that we have
843 * incoming data, we must reset the BMU while it is not doing a DMA
844 * transfer. Since it is possible that the RX path is still active,
845 * the RX RAM buffer will be stopped first, so any possible incoming
846 * data will not trigger a DMA. After the RAM buffer is stopped, the
847 * BMU is polled until any DMA in progress is ended and only then it
850 static void sky2_rx_stop(struct sky2_port
*sky2
)
852 struct sky2_hw
*hw
= sky2
->hw
;
853 unsigned rxq
= rxqaddr
[sky2
->port
];
856 /* disable the RAM Buffer receive queue */
857 sky2_write8(hw
, RB_ADDR(rxq
, RB_CTRL
), RB_DIS_OP_MD
);
859 for (i
= 0; i
< 0xffff; i
++)
860 if (sky2_read8(hw
, RB_ADDR(rxq
, Q_RSL
))
861 == sky2_read8(hw
, RB_ADDR(rxq
, Q_RL
)))
864 printk(KERN_WARNING PFX
"%s: receiver stop failed\n",
867 sky2_write32(hw
, Q_ADDR(rxq
, Q_CSR
), BMU_RST_SET
| BMU_FIFO_RST
);
869 /* reset the Rx prefetch unit */
870 sky2_write32(hw
, Y2_QADDR(rxq
, PREF_UNIT_CTRL
), PREF_UNIT_RST_SET
);
873 /* Clean out receive buffer area, assumes receiver hardware stopped */
874 static void sky2_rx_clean(struct sky2_port
*sky2
)
878 memset(sky2
->rx_le
, 0, RX_LE_BYTES
);
879 for (i
= 0; i
< sky2
->rx_pending
; i
++) {
880 struct ring_info
*re
= sky2
->rx_ring
+ i
;
883 pci_unmap_single(sky2
->hw
->pdev
,
884 re
->mapaddr
, sky2
->rx_bufsize
,
892 /* Basic MII support */
893 static int sky2_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
895 struct mii_ioctl_data
*data
= if_mii(ifr
);
896 struct sky2_port
*sky2
= netdev_priv(dev
);
897 struct sky2_hw
*hw
= sky2
->hw
;
898 int err
= -EOPNOTSUPP
;
900 if (!netif_running(dev
))
901 return -ENODEV
; /* Phy still in reset */
905 data
->phy_id
= PHY_ADDR_MARV
;
911 spin_lock_bh(&sky2
->phy_lock
);
912 err
= __gm_phy_read(hw
, sky2
->port
, data
->reg_num
& 0x1f, &val
);
913 spin_unlock_bh(&sky2
->phy_lock
);
920 if (!capable(CAP_NET_ADMIN
))
923 spin_lock_bh(&sky2
->phy_lock
);
924 err
= gm_phy_write(hw
, sky2
->port
, data
->reg_num
& 0x1f,
926 spin_unlock_bh(&sky2
->phy_lock
);
932 #ifdef SKY2_VLAN_TAG_USED
933 static void sky2_vlan_rx_register(struct net_device
*dev
, struct vlan_group
*grp
)
935 struct sky2_port
*sky2
= netdev_priv(dev
);
936 struct sky2_hw
*hw
= sky2
->hw
;
937 u16 port
= sky2
->port
;
939 spin_lock_bh(&sky2
->tx_lock
);
941 sky2_write32(hw
, SK_REG(port
, RX_GMF_CTRL_T
), RX_VLAN_STRIP_ON
);
942 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
), TX_VLAN_TAG_ON
);
945 spin_unlock_bh(&sky2
->tx_lock
);
948 static void sky2_vlan_rx_kill_vid(struct net_device
*dev
, unsigned short vid
)
950 struct sky2_port
*sky2
= netdev_priv(dev
);
951 struct sky2_hw
*hw
= sky2
->hw
;
952 u16 port
= sky2
->port
;
954 spin_lock_bh(&sky2
->tx_lock
);
956 sky2_write32(hw
, SK_REG(port
, RX_GMF_CTRL_T
), RX_VLAN_STRIP_OFF
);
957 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
), TX_VLAN_TAG_OFF
);
959 sky2
->vlgrp
->vlan_devices
[vid
] = NULL
;
961 spin_unlock_bh(&sky2
->tx_lock
);
966 * It appears the hardware has a bug in the FIFO logic that
967 * cause it to hang if the FIFO gets overrun and the receive buffer
968 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
969 * aligned except if slab debugging is enabled.
971 static inline struct sk_buff
*sky2_alloc_skb(struct net_device
*dev
,
977 skb
= __netdev_alloc_skb(dev
, length
+ RX_SKB_ALIGN
, gfp_mask
);
979 unsigned long p
= (unsigned long) skb
->data
;
980 skb_reserve(skb
, ALIGN(p
, RX_SKB_ALIGN
) - p
);
987 * Allocate and setup receiver buffer pool.
988 * In case of 64 bit dma, there are 2X as many list elements
989 * available as ring entries
990 * and need to reserve one list element so we don't wrap around.
992 static int sky2_rx_start(struct sky2_port
*sky2
)
994 struct sky2_hw
*hw
= sky2
->hw
;
995 unsigned rxq
= rxqaddr
[sky2
->port
];
999 sky2
->rx_put
= sky2
->rx_next
= 0;
1002 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
&& hw
->chip_rev
>= 2) {
1003 /* MAC Rx RAM Read is controlled by hardware */
1004 sky2_write32(hw
, Q_ADDR(rxq
, Q_F
), F_M_RX_RAM_DIS
);
1007 sky2_prefetch_init(hw
, rxq
, sky2
->rx_le_map
, RX_LE_SIZE
- 1);
1009 rx_set_checksum(sky2
);
1010 for (i
= 0; i
< sky2
->rx_pending
; i
++) {
1011 struct ring_info
*re
= sky2
->rx_ring
+ i
;
1013 re
->skb
= sky2_alloc_skb(sky2
->netdev
, sky2
->rx_bufsize
,
1018 re
->mapaddr
= pci_map_single(hw
->pdev
, re
->skb
->data
,
1019 sky2
->rx_bufsize
, PCI_DMA_FROMDEVICE
);
1020 sky2_rx_add(sky2
, re
->mapaddr
);
1025 * The receiver hangs if it receives frames larger than the
1026 * packet buffer. As a workaround, truncate oversize frames, but
1027 * the register is limited to 9 bits, so if you do frames > 2052
1028 * you better get the MTU right!
1030 thresh
= (sky2
->rx_bufsize
- 8) / sizeof(u32
);
1032 sky2_write32(hw
, SK_REG(sky2
->port
, RX_GMF_CTRL_T
), RX_TRUNC_OFF
);
1034 sky2_write16(hw
, SK_REG(sky2
->port
, RX_GMF_TR_THR
), thresh
);
1035 sky2_write32(hw
, SK_REG(sky2
->port
, RX_GMF_CTRL_T
), RX_TRUNC_ON
);
1039 /* Tell chip about available buffers */
1040 sky2_write16(hw
, Y2_QADDR(rxq
, PREF_UNIT_PUT_IDX
), sky2
->rx_put
);
1043 sky2_rx_clean(sky2
);
1047 /* Bring up network interface. */
1048 static int sky2_up(struct net_device
*dev
)
1050 struct sky2_port
*sky2
= netdev_priv(dev
);
1051 struct sky2_hw
*hw
= sky2
->hw
;
1052 unsigned port
= sky2
->port
;
1053 u32 ramsize
, rxspace
, imask
;
1054 int cap
, err
= -ENOMEM
;
1055 struct net_device
*otherdev
= hw
->dev
[sky2
->port
^1];
1058 * On dual port PCI-X card, there is an problem where status
1059 * can be received out of order due to split transactions
1061 if (otherdev
&& netif_running(otherdev
) &&
1062 (cap
= pci_find_capability(hw
->pdev
, PCI_CAP_ID_PCIX
))) {
1063 struct sky2_port
*osky2
= netdev_priv(otherdev
);
1066 cmd
= sky2_pci_read16(hw
, cap
+ PCI_X_CMD
);
1067 cmd
&= ~PCI_X_CMD_MAX_SPLIT
;
1068 sky2_pci_write16(hw
, cap
+ PCI_X_CMD
, cmd
);
1074 if (netif_msg_ifup(sky2
))
1075 printk(KERN_INFO PFX
"%s: enabling interface\n", dev
->name
);
1077 /* must be power of 2 */
1078 sky2
->tx_le
= pci_alloc_consistent(hw
->pdev
,
1080 sizeof(struct sky2_tx_le
),
1085 sky2
->tx_ring
= kcalloc(TX_RING_SIZE
, sizeof(struct tx_ring_info
),
1089 sky2
->tx_prod
= sky2
->tx_cons
= 0;
1091 sky2
->rx_le
= pci_alloc_consistent(hw
->pdev
, RX_LE_BYTES
,
1095 memset(sky2
->rx_le
, 0, RX_LE_BYTES
);
1097 sky2
->rx_ring
= kcalloc(sky2
->rx_pending
, sizeof(struct ring_info
),
1102 sky2_phy_power(hw
, port
, 1);
1104 sky2_mac_init(hw
, port
);
1106 /* Determine available ram buffer space (in 4K blocks).
1107 * Note: not sure about the FE setting below yet
1109 if (hw
->chip_id
== CHIP_ID_YUKON_FE
)
1112 ramsize
= sky2_read8(hw
, B2_E_0
);
1114 /* Give transmitter one third (rounded up) */
1115 rxspace
= ramsize
- (ramsize
+ 2) / 3;
1117 sky2_ramset(hw
, rxqaddr
[port
], 0, rxspace
);
1118 sky2_ramset(hw
, txqaddr
[port
], rxspace
, ramsize
);
1120 /* Make sure SyncQ is disabled */
1121 sky2_write8(hw
, RB_ADDR(port
== 0 ? Q_XS1
: Q_XS2
, RB_CTRL
),
1124 sky2_qset(hw
, txqaddr
[port
]);
1126 /* Set almost empty threshold */
1127 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
&& hw
->chip_rev
== 1)
1128 sky2_write16(hw
, Q_ADDR(txqaddr
[port
], Q_AL
), 0x1a0);
1130 sky2_prefetch_init(hw
, txqaddr
[port
], sky2
->tx_le_map
,
1133 err
= sky2_rx_start(sky2
);
1137 /* Enable interrupts from phy/mac for port */
1138 imask
= sky2_read32(hw
, B0_IMSK
);
1139 imask
|= portirq_msk
[port
];
1140 sky2_write32(hw
, B0_IMSK
, imask
);
1146 pci_free_consistent(hw
->pdev
, RX_LE_BYTES
,
1147 sky2
->rx_le
, sky2
->rx_le_map
);
1151 pci_free_consistent(hw
->pdev
,
1152 TX_RING_SIZE
* sizeof(struct sky2_tx_le
),
1153 sky2
->tx_le
, sky2
->tx_le_map
);
1156 kfree(sky2
->tx_ring
);
1157 kfree(sky2
->rx_ring
);
1159 sky2
->tx_ring
= NULL
;
1160 sky2
->rx_ring
= NULL
;
1164 /* Modular subtraction in ring */
1165 static inline int tx_dist(unsigned tail
, unsigned head
)
1167 return (head
- tail
) & (TX_RING_SIZE
- 1);
1170 /* Number of list elements available for next tx */
1171 static inline int tx_avail(const struct sky2_port
*sky2
)
1173 return sky2
->tx_pending
- tx_dist(sky2
->tx_cons
, sky2
->tx_prod
);
1176 /* Estimate of number of transmit list elements required */
1177 static unsigned tx_le_req(const struct sk_buff
*skb
)
1181 count
= sizeof(dma_addr_t
) / sizeof(u32
);
1182 count
+= skb_shinfo(skb
)->nr_frags
* count
;
1184 if (skb_is_gso(skb
))
1187 if (skb
->ip_summed
== CHECKSUM_PARTIAL
)
1194 * Put one packet in ring for transmit.
1195 * A single packet can generate multiple list elements, and
1196 * the number of ring elements will probably be less than the number
1197 * of list elements used.
1199 * No BH disabling for tx_lock here (like tg3)
1201 static int sky2_xmit_frame(struct sk_buff
*skb
, struct net_device
*dev
)
1203 struct sky2_port
*sky2
= netdev_priv(dev
);
1204 struct sky2_hw
*hw
= sky2
->hw
;
1205 struct sky2_tx_le
*le
= NULL
;
1206 struct tx_ring_info
*re
;
1213 /* No BH disabling for tx_lock here. We are running in BH disabled
1214 * context and TX reclaim runs via poll inside of a software
1215 * interrupt, and no related locks in IRQ processing.
1217 if (!spin_trylock(&sky2
->tx_lock
))
1218 return NETDEV_TX_LOCKED
;
1220 if (unlikely(tx_avail(sky2
) < tx_le_req(skb
))) {
1221 /* There is a known but harmless race with lockless tx
1222 * and netif_stop_queue.
1224 if (!netif_queue_stopped(dev
)) {
1225 netif_stop_queue(dev
);
1226 if (net_ratelimit())
1227 printk(KERN_WARNING PFX
"%s: ring full when queue awake!\n",
1230 spin_unlock(&sky2
->tx_lock
);
1232 return NETDEV_TX_BUSY
;
1235 if (unlikely(netif_msg_tx_queued(sky2
)))
1236 printk(KERN_DEBUG
"%s: tx queued, slot %u, len %d\n",
1237 dev
->name
, sky2
->tx_prod
, skb
->len
);
1239 len
= skb_headlen(skb
);
1240 mapping
= pci_map_single(hw
->pdev
, skb
->data
, len
, PCI_DMA_TODEVICE
);
1241 addr64
= high32(mapping
);
1243 re
= sky2
->tx_ring
+ sky2
->tx_prod
;
1245 /* Send high bits if changed or crosses boundary */
1246 if (addr64
!= sky2
->tx_addr64
|| high32(mapping
+ len
) != sky2
->tx_addr64
) {
1247 le
= get_tx_le(sky2
);
1248 le
->addr
= cpu_to_le32(addr64
);
1250 le
->opcode
= OP_ADDR64
| HW_OWNER
;
1251 sky2
->tx_addr64
= high32(mapping
+ len
);
1254 /* Check for TCP Segmentation Offload */
1255 mss
= skb_shinfo(skb
)->gso_size
;
1257 mss
+= ((skb
->h
.th
->doff
- 5) * 4); /* TCP options */
1258 mss
+= (skb
->nh
.iph
->ihl
* 4) + sizeof(struct tcphdr
);
1261 if (mss
!= sky2
->tx_last_mss
) {
1262 le
= get_tx_le(sky2
);
1263 le
->addr
= cpu_to_le32(mss
);
1264 le
->opcode
= OP_LRGLEN
| HW_OWNER
;
1266 sky2
->tx_last_mss
= mss
;
1271 #ifdef SKY2_VLAN_TAG_USED
1272 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1273 if (sky2
->vlgrp
&& vlan_tx_tag_present(skb
)) {
1275 le
= get_tx_le(sky2
);
1277 le
->opcode
= OP_VLAN
|HW_OWNER
;
1280 le
->opcode
|= OP_VLAN
;
1281 le
->length
= cpu_to_be16(vlan_tx_tag_get(skb
));
1286 /* Handle TCP checksum offload */
1287 if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
1288 unsigned offset
= skb
->h
.raw
- skb
->data
;
1291 tcpsum
= offset
<< 16; /* sum start */
1292 tcpsum
|= offset
+ skb
->csum
; /* sum write */
1294 ctrl
= CALSUM
| WR_SUM
| INIT_SUM
| LOCK_SUM
;
1295 if (skb
->nh
.iph
->protocol
== IPPROTO_UDP
)
1298 if (tcpsum
!= sky2
->tx_tcpsum
) {
1299 sky2
->tx_tcpsum
= tcpsum
;
1301 le
= get_tx_le(sky2
);
1302 le
->addr
= cpu_to_le32(tcpsum
);
1303 le
->length
= 0; /* initial checksum value */
1304 le
->ctrl
= 1; /* one packet */
1305 le
->opcode
= OP_TCPLISW
| HW_OWNER
;
1309 le
= get_tx_le(sky2
);
1310 le
->addr
= cpu_to_le32((u32
) mapping
);
1311 le
->length
= cpu_to_le16(len
);
1313 le
->opcode
= mss
? (OP_LARGESEND
| HW_OWNER
) : (OP_PACKET
| HW_OWNER
);
1315 /* Record the transmit mapping info */
1317 pci_unmap_addr_set(re
, mapaddr
, mapping
);
1319 for (i
= 0; i
< skb_shinfo(skb
)->nr_frags
; i
++) {
1320 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
1321 struct tx_ring_info
*fre
;
1323 mapping
= pci_map_page(hw
->pdev
, frag
->page
, frag
->page_offset
,
1324 frag
->size
, PCI_DMA_TODEVICE
);
1325 addr64
= high32(mapping
);
1326 if (addr64
!= sky2
->tx_addr64
) {
1327 le
= get_tx_le(sky2
);
1328 le
->addr
= cpu_to_le32(addr64
);
1330 le
->opcode
= OP_ADDR64
| HW_OWNER
;
1331 sky2
->tx_addr64
= addr64
;
1334 le
= get_tx_le(sky2
);
1335 le
->addr
= cpu_to_le32((u32
) mapping
);
1336 le
->length
= cpu_to_le16(frag
->size
);
1338 le
->opcode
= OP_BUFFER
| HW_OWNER
;
1341 + RING_NEXT((re
- sky2
->tx_ring
) + i
, TX_RING_SIZE
);
1342 pci_unmap_addr_set(fre
, mapaddr
, mapping
);
1345 re
->idx
= sky2
->tx_prod
;
1348 if (tx_avail(sky2
) <= MAX_SKB_TX_LE
)
1349 netif_stop_queue(dev
);
1351 sky2_put_idx(hw
, txqaddr
[sky2
->port
], sky2
->tx_prod
);
1353 spin_unlock(&sky2
->tx_lock
);
1355 dev
->trans_start
= jiffies
;
1356 return NETDEV_TX_OK
;
1360 * Free ring elements from starting at tx_cons until "done"
1362 * NB: the hardware will tell us about partial completion of multi-part
1363 * buffers; these are deferred until completion.
1365 static void sky2_tx_complete(struct sky2_port
*sky2
, u16 done
)
1367 struct net_device
*dev
= sky2
->netdev
;
1368 struct pci_dev
*pdev
= sky2
->hw
->pdev
;
1372 BUG_ON(done
>= TX_RING_SIZE
);
1374 if (unlikely(netif_msg_tx_done(sky2
)))
1375 printk(KERN_DEBUG
"%s: tx done, up to %u\n",
1378 for (put
= sky2
->tx_cons
; put
!= done
; put
= nxt
) {
1379 struct tx_ring_info
*re
= sky2
->tx_ring
+ put
;
1380 struct sk_buff
*skb
= re
->skb
;
1383 BUG_ON(nxt
>= TX_RING_SIZE
);
1384 prefetch(sky2
->tx_ring
+ nxt
);
1386 /* Check for partial status */
1387 if (tx_dist(put
, done
) < tx_dist(put
, nxt
))
1391 pci_unmap_single(pdev
, pci_unmap_addr(re
, mapaddr
),
1392 skb_headlen(skb
), PCI_DMA_TODEVICE
);
1394 for (i
= 0; i
< skb_shinfo(skb
)->nr_frags
; i
++) {
1395 struct tx_ring_info
*fre
;
1396 fre
= sky2
->tx_ring
+ RING_NEXT(put
+ i
, TX_RING_SIZE
);
1397 pci_unmap_page(pdev
, pci_unmap_addr(fre
, mapaddr
),
1398 skb_shinfo(skb
)->frags
[i
].size
,
1405 sky2
->tx_cons
= put
;
1406 if (tx_avail(sky2
) > MAX_SKB_TX_LE
+ 4)
1407 netif_wake_queue(dev
);
1410 /* Cleanup all untransmitted buffers, assume transmitter not running */
1411 static void sky2_tx_clean(struct sky2_port
*sky2
)
1413 spin_lock_bh(&sky2
->tx_lock
);
1414 sky2_tx_complete(sky2
, sky2
->tx_prod
);
1415 spin_unlock_bh(&sky2
->tx_lock
);
1418 /* Network shutdown */
1419 static int sky2_down(struct net_device
*dev
)
1421 struct sky2_port
*sky2
= netdev_priv(dev
);
1422 struct sky2_hw
*hw
= sky2
->hw
;
1423 unsigned port
= sky2
->port
;
1427 /* Never really got started! */
1431 if (netif_msg_ifdown(sky2
))
1432 printk(KERN_INFO PFX
"%s: disabling interface\n", dev
->name
);
1434 /* Stop more packets from being queued */
1435 netif_stop_queue(dev
);
1437 sky2_gmac_reset(hw
, port
);
1439 /* Stop transmitter */
1440 sky2_write32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
), BMU_STOP
);
1441 sky2_read32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
));
1443 sky2_write32(hw
, RB_ADDR(txqaddr
[port
], RB_CTRL
),
1444 RB_RST_SET
| RB_DIS_OP_MD
);
1446 ctrl
= gma_read16(hw
, port
, GM_GP_CTRL
);
1447 ctrl
&= ~(GM_GPCR_TX_ENA
| GM_GPCR_RX_ENA
);
1448 gma_write16(hw
, port
, GM_GP_CTRL
, ctrl
);
1450 sky2_write8(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_SET
);
1452 /* Workaround shared GMAC reset */
1453 if (!(hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
== 0
1454 && port
== 0 && hw
->dev
[1] && netif_running(hw
->dev
[1])))
1455 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_RST_SET
);
1457 /* Disable Force Sync bit and Enable Alloc bit */
1458 sky2_write8(hw
, SK_REG(port
, TXA_CTRL
),
1459 TXA_DIS_FSYNC
| TXA_DIS_ALLOC
| TXA_STOP_RC
);
1461 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1462 sky2_write32(hw
, SK_REG(port
, TXA_ITI_INI
), 0L);
1463 sky2_write32(hw
, SK_REG(port
, TXA_LIM_INI
), 0L);
1465 /* Reset the PCI FIFO of the async Tx queue */
1466 sky2_write32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
),
1467 BMU_RST_SET
| BMU_FIFO_RST
);
1469 /* Reset the Tx prefetch units */
1470 sky2_write32(hw
, Y2_QADDR(txqaddr
[port
], PREF_UNIT_CTRL
),
1473 sky2_write32(hw
, RB_ADDR(txqaddr
[port
], RB_CTRL
), RB_RST_SET
);
1477 sky2_write8(hw
, SK_REG(port
, RX_GMF_CTRL_T
), GMF_RST_SET
);
1478 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_RST_SET
);
1480 /* Disable port IRQ */
1481 imask
= sky2_read32(hw
, B0_IMSK
);
1482 imask
&= ~portirq_msk
[port
];
1483 sky2_write32(hw
, B0_IMSK
, imask
);
1485 sky2_phy_power(hw
, port
, 0);
1487 /* turn off LED's */
1488 sky2_write16(hw
, B0_Y2LED
, LED_STAT_OFF
);
1490 synchronize_irq(hw
->pdev
->irq
);
1492 sky2_tx_clean(sky2
);
1493 sky2_rx_clean(sky2
);
1495 pci_free_consistent(hw
->pdev
, RX_LE_BYTES
,
1496 sky2
->rx_le
, sky2
->rx_le_map
);
1497 kfree(sky2
->rx_ring
);
1499 pci_free_consistent(hw
->pdev
,
1500 TX_RING_SIZE
* sizeof(struct sky2_tx_le
),
1501 sky2
->tx_le
, sky2
->tx_le_map
);
1502 kfree(sky2
->tx_ring
);
1507 sky2
->rx_ring
= NULL
;
1508 sky2
->tx_ring
= NULL
;
1513 static u16
sky2_phy_speed(const struct sky2_hw
*hw
, u16 aux
)
1515 if (!sky2_is_copper(hw
))
1518 if (hw
->chip_id
== CHIP_ID_YUKON_FE
)
1519 return (aux
& PHY_M_PS_SPEED_100
) ? SPEED_100
: SPEED_10
;
1521 switch (aux
& PHY_M_PS_SPEED_MSK
) {
1522 case PHY_M_PS_SPEED_1000
:
1524 case PHY_M_PS_SPEED_100
:
1531 static void sky2_link_up(struct sky2_port
*sky2
)
1533 struct sky2_hw
*hw
= sky2
->hw
;
1534 unsigned port
= sky2
->port
;
1538 reg
= gma_read16(hw
, port
, GM_GP_CTRL
);
1539 reg
|= GM_GPCR_RX_ENA
| GM_GPCR_TX_ENA
;
1540 gma_write16(hw
, port
, GM_GP_CTRL
, reg
);
1542 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, PHY_M_DEF_MSK
);
1544 netif_carrier_on(sky2
->netdev
);
1545 netif_wake_queue(sky2
->netdev
);
1547 /* Turn on link LED */
1548 sky2_write8(hw
, SK_REG(port
, LNK_LED_REG
),
1549 LINKLED_ON
| LINKLED_BLINK_OFF
| LINKLED_LINKSYNC_OFF
);
1551 if (hw
->chip_id
== CHIP_ID_YUKON_XL
|| hw
->chip_id
== CHIP_ID_YUKON_EC_U
) {
1552 u16 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
1553 u16 led
= PHY_M_LEDC_LOS_CTRL(1); /* link active */
1555 switch(sky2
->speed
) {
1557 led
|= PHY_M_LEDC_INIT_CTRL(7);
1561 led
|= PHY_M_LEDC_STA1_CTRL(7);
1565 led
|= PHY_M_LEDC_STA0_CTRL(7);
1569 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
1570 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, led
);
1571 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
1574 if (netif_msg_link(sky2
))
1575 printk(KERN_INFO PFX
1576 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1577 sky2
->netdev
->name
, sky2
->speed
,
1578 sky2
->duplex
== DUPLEX_FULL
? "full" : "half",
1579 (sky2
->tx_pause
&& sky2
->rx_pause
) ? "both" :
1580 sky2
->tx_pause
? "tx" : sky2
->rx_pause
? "rx" : "none");
1583 static void sky2_link_down(struct sky2_port
*sky2
)
1585 struct sky2_hw
*hw
= sky2
->hw
;
1586 unsigned port
= sky2
->port
;
1589 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, 0);
1591 reg
= gma_read16(hw
, port
, GM_GP_CTRL
);
1592 reg
&= ~(GM_GPCR_RX_ENA
| GM_GPCR_TX_ENA
);
1593 gma_write16(hw
, port
, GM_GP_CTRL
, reg
);
1595 if (sky2
->rx_pause
&& !sky2
->tx_pause
) {
1596 /* restore Asymmetric Pause bit */
1597 gm_phy_write(hw
, port
, PHY_MARV_AUNE_ADV
,
1598 gm_phy_read(hw
, port
, PHY_MARV_AUNE_ADV
)
1602 netif_carrier_off(sky2
->netdev
);
1603 netif_stop_queue(sky2
->netdev
);
1605 /* Turn on link LED */
1606 sky2_write8(hw
, SK_REG(port
, LNK_LED_REG
), LINKLED_OFF
);
1608 if (netif_msg_link(sky2
))
1609 printk(KERN_INFO PFX
"%s: Link is down.\n", sky2
->netdev
->name
);
1611 sky2_phy_init(hw
, port
);
1614 static int sky2_autoneg_done(struct sky2_port
*sky2
, u16 aux
)
1616 struct sky2_hw
*hw
= sky2
->hw
;
1617 unsigned port
= sky2
->port
;
1620 lpa
= gm_phy_read(hw
, port
, PHY_MARV_AUNE_LP
);
1622 if (lpa
& PHY_M_AN_RF
) {
1623 printk(KERN_ERR PFX
"%s: remote fault", sky2
->netdev
->name
);
1627 if (hw
->chip_id
!= CHIP_ID_YUKON_FE
&&
1628 gm_phy_read(hw
, port
, PHY_MARV_1000T_STAT
) & PHY_B_1000S_MSF
) {
1629 printk(KERN_ERR PFX
"%s: master/slave fault",
1630 sky2
->netdev
->name
);
1634 if (!(aux
& PHY_M_PS_SPDUP_RES
)) {
1635 printk(KERN_ERR PFX
"%s: speed/duplex mismatch",
1636 sky2
->netdev
->name
);
1640 sky2
->duplex
= (aux
& PHY_M_PS_FULL_DUP
) ? DUPLEX_FULL
: DUPLEX_HALF
;
1642 sky2
->speed
= sky2_phy_speed(hw
, aux
);
1644 /* Pause bits are offset (9..8) */
1645 if (hw
->chip_id
== CHIP_ID_YUKON_XL
|| hw
->chip_id
== CHIP_ID_YUKON_EC_U
)
1648 sky2
->rx_pause
= (aux
& PHY_M_PS_RX_P_EN
) != 0;
1649 sky2
->tx_pause
= (aux
& PHY_M_PS_TX_P_EN
) != 0;
1651 if (sky2
->duplex
== DUPLEX_HALF
&& sky2
->speed
!= SPEED_1000
1652 && hw
->chip_id
!= CHIP_ID_YUKON_EC_U
)
1653 sky2
->rx_pause
= sky2
->tx_pause
= 0;
1655 if (sky2
->rx_pause
|| sky2
->tx_pause
)
1656 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_ON
);
1658 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_OFF
);
1663 /* Interrupt from PHY */
1664 static void sky2_phy_intr(struct sky2_hw
*hw
, unsigned port
)
1666 struct net_device
*dev
= hw
->dev
[port
];
1667 struct sky2_port
*sky2
= netdev_priv(dev
);
1668 u16 istatus
, phystat
;
1670 spin_lock(&sky2
->phy_lock
);
1671 istatus
= gm_phy_read(hw
, port
, PHY_MARV_INT_STAT
);
1672 phystat
= gm_phy_read(hw
, port
, PHY_MARV_PHY_STAT
);
1674 if (!netif_running(dev
))
1677 if (netif_msg_intr(sky2
))
1678 printk(KERN_INFO PFX
"%s: phy interrupt status 0x%x 0x%x\n",
1679 sky2
->netdev
->name
, istatus
, phystat
);
1681 if (sky2
->autoneg
== AUTONEG_ENABLE
&& (istatus
& PHY_M_IS_AN_COMPL
)) {
1682 if (sky2_autoneg_done(sky2
, phystat
) == 0)
1687 if (istatus
& PHY_M_IS_LSP_CHANGE
)
1688 sky2
->speed
= sky2_phy_speed(hw
, phystat
);
1690 if (istatus
& PHY_M_IS_DUP_CHANGE
)
1692 (phystat
& PHY_M_PS_FULL_DUP
) ? DUPLEX_FULL
: DUPLEX_HALF
;
1694 if (istatus
& PHY_M_IS_LST_CHANGE
) {
1695 if (phystat
& PHY_M_PS_LINK_UP
)
1698 sky2_link_down(sky2
);
1701 spin_unlock(&sky2
->phy_lock
);
1705 /* Transmit timeout is only called if we are running, carries is up
1706 * and tx queue is full (stopped).
1708 static void sky2_tx_timeout(struct net_device
*dev
)
1710 struct sky2_port
*sky2
= netdev_priv(dev
);
1711 struct sky2_hw
*hw
= sky2
->hw
;
1712 unsigned txq
= txqaddr
[sky2
->port
];
1715 if (netif_msg_timer(sky2
))
1716 printk(KERN_ERR PFX
"%s: tx timeout\n", dev
->name
);
1718 report
= sky2_read16(hw
, sky2
->port
== 0 ? STAT_TXA1_RIDX
: STAT_TXA2_RIDX
);
1719 done
= sky2_read16(hw
, Q_ADDR(txq
, Q_DONE
));
1721 printk(KERN_DEBUG PFX
"%s: transmit ring %u .. %u report=%u done=%u\n",
1723 sky2
->tx_cons
, sky2
->tx_prod
, report
, done
);
1725 if (report
!= done
) {
1726 printk(KERN_INFO PFX
"status burst pending (irq moderation?)\n");
1728 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_STOP
);
1729 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_START
);
1730 } else if (report
!= sky2
->tx_cons
) {
1731 printk(KERN_INFO PFX
"status report lost?\n");
1733 spin_lock_bh(&sky2
->tx_lock
);
1734 sky2_tx_complete(sky2
, report
);
1735 spin_unlock_bh(&sky2
->tx_lock
);
1737 printk(KERN_INFO PFX
"hardware hung? flushing\n");
1739 sky2_write32(hw
, Q_ADDR(txq
, Q_CSR
), BMU_STOP
);
1740 sky2_write32(hw
, Y2_QADDR(txq
, PREF_UNIT_CTRL
), PREF_UNIT_RST_SET
);
1742 sky2_tx_clean(sky2
);
1745 sky2_prefetch_init(hw
, txq
, sky2
->tx_le_map
, TX_RING_SIZE
- 1);
1750 /* Want receive buffer size to be multiple of 64 bits
1751 * and incl room for vlan and truncation
1753 static inline unsigned sky2_buf_size(int mtu
)
1755 return ALIGN(mtu
+ ETH_HLEN
+ VLAN_HLEN
, 8) + 8;
1758 static int sky2_change_mtu(struct net_device
*dev
, int new_mtu
)
1760 struct sky2_port
*sky2
= netdev_priv(dev
);
1761 struct sky2_hw
*hw
= sky2
->hw
;
1766 if (new_mtu
< ETH_ZLEN
|| new_mtu
> ETH_JUMBO_MTU
)
1769 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
&& new_mtu
> ETH_DATA_LEN
)
1772 if (!netif_running(dev
)) {
1777 imask
= sky2_read32(hw
, B0_IMSK
);
1778 sky2_write32(hw
, B0_IMSK
, 0);
1780 dev
->trans_start
= jiffies
; /* prevent tx timeout */
1781 netif_stop_queue(dev
);
1782 netif_poll_disable(hw
->dev
[0]);
1784 synchronize_irq(hw
->pdev
->irq
);
1786 ctl
= gma_read16(hw
, sky2
->port
, GM_GP_CTRL
);
1787 gma_write16(hw
, sky2
->port
, GM_GP_CTRL
, ctl
& ~GM_GPCR_RX_ENA
);
1789 sky2_rx_clean(sky2
);
1792 sky2
->rx_bufsize
= sky2_buf_size(new_mtu
);
1793 mode
= DATA_BLIND_VAL(DATA_BLIND_DEF
) |
1794 GM_SMOD_VLAN_ENA
| IPG_DATA_VAL(IPG_DATA_DEF
);
1796 if (dev
->mtu
> ETH_DATA_LEN
)
1797 mode
|= GM_SMOD_JUMBO_ENA
;
1799 gma_write16(hw
, sky2
->port
, GM_SERIAL_MODE
, mode
);
1801 sky2_write8(hw
, RB_ADDR(rxqaddr
[sky2
->port
], RB_CTRL
), RB_ENA_OP_MD
);
1803 err
= sky2_rx_start(sky2
);
1804 sky2_write32(hw
, B0_IMSK
, imask
);
1809 gma_write16(hw
, sky2
->port
, GM_GP_CTRL
, ctl
);
1811 netif_poll_enable(hw
->dev
[0]);
1812 netif_wake_queue(dev
);
1819 * Receive one packet.
1820 * For small packets or errors, just reuse existing skb.
1821 * For larger packets, get new buffer.
1823 static struct sk_buff
*sky2_receive(struct net_device
*dev
,
1824 u16 length
, u32 status
)
1826 struct sky2_port
*sky2
= netdev_priv(dev
);
1827 struct ring_info
*re
= sky2
->rx_ring
+ sky2
->rx_next
;
1828 struct sk_buff
*skb
= NULL
;
1830 if (unlikely(netif_msg_rx_status(sky2
)))
1831 printk(KERN_DEBUG PFX
"%s: rx slot %u status 0x%x len %d\n",
1832 dev
->name
, sky2
->rx_next
, status
, length
);
1834 sky2
->rx_next
= (sky2
->rx_next
+ 1) % sky2
->rx_pending
;
1835 prefetch(sky2
->rx_ring
+ sky2
->rx_next
);
1837 if (status
& GMR_FS_ANY_ERR
)
1840 if (!(status
& GMR_FS_RX_OK
))
1843 if (length
> dev
->mtu
+ ETH_HLEN
)
1846 if (length
< copybreak
) {
1847 skb
= netdev_alloc_skb(dev
, length
+ 2);
1851 skb_reserve(skb
, 2);
1852 pci_dma_sync_single_for_cpu(sky2
->hw
->pdev
, re
->mapaddr
,
1853 length
, PCI_DMA_FROMDEVICE
);
1854 memcpy(skb
->data
, re
->skb
->data
, length
);
1855 skb
->ip_summed
= re
->skb
->ip_summed
;
1856 skb
->csum
= re
->skb
->csum
;
1857 pci_dma_sync_single_for_device(sky2
->hw
->pdev
, re
->mapaddr
,
1858 length
, PCI_DMA_FROMDEVICE
);
1860 struct sk_buff
*nskb
;
1862 nskb
= sky2_alloc_skb(dev
, sky2
->rx_bufsize
, GFP_ATOMIC
);
1868 pci_unmap_single(sky2
->hw
->pdev
, re
->mapaddr
,
1869 sky2
->rx_bufsize
, PCI_DMA_FROMDEVICE
);
1870 prefetch(skb
->data
);
1872 re
->mapaddr
= pci_map_single(sky2
->hw
->pdev
, nskb
->data
,
1873 sky2
->rx_bufsize
, PCI_DMA_FROMDEVICE
);
1876 skb_put(skb
, length
);
1878 re
->skb
->ip_summed
= CHECKSUM_NONE
;
1879 sky2_rx_add(sky2
, re
->mapaddr
);
1884 ++sky2
->net_stats
.rx_over_errors
;
1888 ++sky2
->net_stats
.rx_errors
;
1890 if (netif_msg_rx_err(sky2
) && net_ratelimit())
1891 printk(KERN_INFO PFX
"%s: rx error, status 0x%x length %d\n",
1892 dev
->name
, status
, length
);
1894 if (status
& (GMR_FS_LONG_ERR
| GMR_FS_UN_SIZE
))
1895 sky2
->net_stats
.rx_length_errors
++;
1896 if (status
& GMR_FS_FRAGMENT
)
1897 sky2
->net_stats
.rx_frame_errors
++;
1898 if (status
& GMR_FS_CRC_ERR
)
1899 sky2
->net_stats
.rx_crc_errors
++;
1900 if (status
& GMR_FS_RX_FF_OV
)
1901 sky2
->net_stats
.rx_fifo_errors
++;
1906 /* Transmit complete */
1907 static inline void sky2_tx_done(struct net_device
*dev
, u16 last
)
1909 struct sky2_port
*sky2
= netdev_priv(dev
);
1911 if (netif_running(dev
)) {
1912 spin_lock(&sky2
->tx_lock
);
1913 sky2_tx_complete(sky2
, last
);
1914 spin_unlock(&sky2
->tx_lock
);
1918 /* Process status response ring */
1919 static int sky2_status_intr(struct sky2_hw
*hw
, int to_do
)
1921 struct sky2_port
*sky2
;
1923 unsigned buf_write
[2] = { 0, 0 };
1924 u16 hwidx
= sky2_read16(hw
, STAT_PUT_IDX
);
1928 while (hw
->st_idx
!= hwidx
) {
1929 struct sky2_status_le
*le
= hw
->st_le
+ hw
->st_idx
;
1930 struct net_device
*dev
;
1931 struct sk_buff
*skb
;
1935 hw
->st_idx
= RING_NEXT(hw
->st_idx
, STATUS_RING_SIZE
);
1937 BUG_ON(le
->link
>= 2);
1938 dev
= hw
->dev
[le
->link
];
1940 sky2
= netdev_priv(dev
);
1941 length
= le16_to_cpu(le
->length
);
1942 status
= le32_to_cpu(le
->status
);
1944 switch (le
->opcode
& ~HW_OWNER
) {
1946 skb
= sky2_receive(dev
, length
, status
);
1950 skb
->protocol
= eth_type_trans(skb
, dev
);
1951 dev
->last_rx
= jiffies
;
1953 #ifdef SKY2_VLAN_TAG_USED
1954 if (sky2
->vlgrp
&& (status
& GMR_FS_VLAN
)) {
1955 vlan_hwaccel_receive_skb(skb
,
1957 be16_to_cpu(sky2
->rx_tag
));
1960 netif_receive_skb(skb
);
1962 /* Update receiver after 16 frames */
1963 if (++buf_write
[le
->link
] == RX_BUF_WRITE
) {
1964 sky2_put_idx(hw
, rxqaddr
[le
->link
],
1966 buf_write
[le
->link
] = 0;
1969 /* Stop after net poll weight */
1970 if (++work_done
>= to_do
)
1974 #ifdef SKY2_VLAN_TAG_USED
1976 sky2
->rx_tag
= length
;
1980 sky2
->rx_tag
= length
;
1984 skb
= sky2
->rx_ring
[sky2
->rx_next
].skb
;
1985 skb
->ip_summed
= CHECKSUM_COMPLETE
;
1986 skb
->csum
= status
& 0xffff;
1990 /* TX index reports status for both ports */
1991 BUILD_BUG_ON(TX_RING_SIZE
> 0x1000);
1992 sky2_tx_done(hw
->dev
[0], status
& 0xfff);
1994 sky2_tx_done(hw
->dev
[1],
1995 ((status
>> 24) & 0xff)
1996 | (u16
)(length
& 0xf) << 8);
2000 if (net_ratelimit())
2001 printk(KERN_WARNING PFX
2002 "unknown status opcode 0x%x\n", le
->opcode
);
2007 /* Fully processed status ring so clear irq */
2008 sky2_write32(hw
, STAT_CTRL
, SC_STAT_CLR_IRQ
);
2012 sky2
= netdev_priv(hw
->dev
[0]);
2013 sky2_put_idx(hw
, Q_R1
, sky2
->rx_put
);
2017 sky2
= netdev_priv(hw
->dev
[1]);
2018 sky2_put_idx(hw
, Q_R2
, sky2
->rx_put
);
2024 static void sky2_hw_error(struct sky2_hw
*hw
, unsigned port
, u32 status
)
2026 struct net_device
*dev
= hw
->dev
[port
];
2028 if (net_ratelimit())
2029 printk(KERN_INFO PFX
"%s: hw error interrupt status 0x%x\n",
2032 if (status
& Y2_IS_PAR_RD1
) {
2033 if (net_ratelimit())
2034 printk(KERN_ERR PFX
"%s: ram data read parity error\n",
2037 sky2_write16(hw
, RAM_BUFFER(port
, B3_RI_CTRL
), RI_CLR_RD_PERR
);
2040 if (status
& Y2_IS_PAR_WR1
) {
2041 if (net_ratelimit())
2042 printk(KERN_ERR PFX
"%s: ram data write parity error\n",
2045 sky2_write16(hw
, RAM_BUFFER(port
, B3_RI_CTRL
), RI_CLR_WR_PERR
);
2048 if (status
& Y2_IS_PAR_MAC1
) {
2049 if (net_ratelimit())
2050 printk(KERN_ERR PFX
"%s: MAC parity error\n", dev
->name
);
2051 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_CLI_TX_PE
);
2054 if (status
& Y2_IS_PAR_RX1
) {
2055 if (net_ratelimit())
2056 printk(KERN_ERR PFX
"%s: RX parity error\n", dev
->name
);
2057 sky2_write32(hw
, Q_ADDR(rxqaddr
[port
], Q_CSR
), BMU_CLR_IRQ_PAR
);
2060 if (status
& Y2_IS_TCP_TXA1
) {
2061 if (net_ratelimit())
2062 printk(KERN_ERR PFX
"%s: TCP segmentation error\n",
2064 sky2_write32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
), BMU_CLR_IRQ_TCP
);
2068 static void sky2_hw_intr(struct sky2_hw
*hw
)
2070 u32 status
= sky2_read32(hw
, B0_HWE_ISRC
);
2072 if (status
& Y2_IS_TIST_OV
)
2073 sky2_write8(hw
, GMAC_TI_ST_CTRL
, GMT_ST_CLR_IRQ
);
2075 if (status
& (Y2_IS_MST_ERR
| Y2_IS_IRQ_STAT
)) {
2078 pci_err
= sky2_pci_read16(hw
, PCI_STATUS
);
2079 if (net_ratelimit())
2080 printk(KERN_ERR PFX
"%s: pci hw error (0x%x)\n",
2081 pci_name(hw
->pdev
), pci_err
);
2083 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
2084 sky2_pci_write16(hw
, PCI_STATUS
,
2085 pci_err
| PCI_STATUS_ERROR_BITS
);
2086 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
2089 if (status
& Y2_IS_PCI_EXP
) {
2090 /* PCI-Express uncorrectable Error occurred */
2093 pex_err
= sky2_pci_read32(hw
, PEX_UNC_ERR_STAT
);
2095 if (net_ratelimit())
2096 printk(KERN_ERR PFX
"%s: pci express error (0x%x)\n",
2097 pci_name(hw
->pdev
), pex_err
);
2099 /* clear the interrupt */
2100 sky2_write32(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
2101 sky2_pci_write32(hw
, PEX_UNC_ERR_STAT
,
2103 sky2_write32(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
2105 if (pex_err
& PEX_FATAL_ERRORS
) {
2106 u32 hwmsk
= sky2_read32(hw
, B0_HWE_IMSK
);
2107 hwmsk
&= ~Y2_IS_PCI_EXP
;
2108 sky2_write32(hw
, B0_HWE_IMSK
, hwmsk
);
2112 if (status
& Y2_HWE_L1_MASK
)
2113 sky2_hw_error(hw
, 0, status
);
2115 if (status
& Y2_HWE_L1_MASK
)
2116 sky2_hw_error(hw
, 1, status
);
2119 static void sky2_mac_intr(struct sky2_hw
*hw
, unsigned port
)
2121 struct net_device
*dev
= hw
->dev
[port
];
2122 struct sky2_port
*sky2
= netdev_priv(dev
);
2123 u8 status
= sky2_read8(hw
, SK_REG(port
, GMAC_IRQ_SRC
));
2125 if (netif_msg_intr(sky2
))
2126 printk(KERN_INFO PFX
"%s: mac interrupt status 0x%x\n",
2129 if (status
& GM_IS_RX_FF_OR
) {
2130 ++sky2
->net_stats
.rx_fifo_errors
;
2131 sky2_write8(hw
, SK_REG(port
, RX_GMF_CTRL_T
), GMF_CLI_RX_FO
);
2134 if (status
& GM_IS_TX_FF_UR
) {
2135 ++sky2
->net_stats
.tx_fifo_errors
;
2136 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_CLI_TX_FU
);
2140 /* This should never happen it is a fatal situation */
2141 static void sky2_descriptor_error(struct sky2_hw
*hw
, unsigned port
,
2142 const char *rxtx
, u32 mask
)
2144 struct net_device
*dev
= hw
->dev
[port
];
2145 struct sky2_port
*sky2
= netdev_priv(dev
);
2148 printk(KERN_ERR PFX
"%s: %s descriptor error (hardware problem)\n",
2149 dev
? dev
->name
: "<not registered>", rxtx
);
2151 imask
= sky2_read32(hw
, B0_IMSK
);
2153 sky2_write32(hw
, B0_IMSK
, imask
);
2156 spin_lock(&sky2
->phy_lock
);
2157 sky2_link_down(sky2
);
2158 spin_unlock(&sky2
->phy_lock
);
2162 /* If idle then force a fake soft NAPI poll once a second
2163 * to work around cases where sharing an edge triggered interrupt.
2165 static inline void sky2_idle_start(struct sky2_hw
*hw
)
2167 if (idle_timeout
> 0)
2168 mod_timer(&hw
->idle_timer
,
2169 jiffies
+ msecs_to_jiffies(idle_timeout
));
2172 static void sky2_idle(unsigned long arg
)
2174 struct sky2_hw
*hw
= (struct sky2_hw
*) arg
;
2175 struct net_device
*dev
= hw
->dev
[0];
2177 if (__netif_rx_schedule_prep(dev
))
2178 __netif_rx_schedule(dev
);
2180 mod_timer(&hw
->idle_timer
, jiffies
+ msecs_to_jiffies(idle_timeout
));
2184 static int sky2_poll(struct net_device
*dev0
, int *budget
)
2186 struct sky2_hw
*hw
= ((struct sky2_port
*) netdev_priv(dev0
))->hw
;
2187 int work_limit
= min(dev0
->quota
, *budget
);
2189 u32 status
= sky2_read32(hw
, B0_Y2_SP_EISR
);
2191 if (status
& Y2_IS_HW_ERR
)
2194 if (status
& Y2_IS_IRQ_PHY1
)
2195 sky2_phy_intr(hw
, 0);
2197 if (status
& Y2_IS_IRQ_PHY2
)
2198 sky2_phy_intr(hw
, 1);
2200 if (status
& Y2_IS_IRQ_MAC1
)
2201 sky2_mac_intr(hw
, 0);
2203 if (status
& Y2_IS_IRQ_MAC2
)
2204 sky2_mac_intr(hw
, 1);
2206 if (status
& Y2_IS_CHK_RX1
)
2207 sky2_descriptor_error(hw
, 0, "receive", Y2_IS_CHK_RX1
);
2209 if (status
& Y2_IS_CHK_RX2
)
2210 sky2_descriptor_error(hw
, 1, "receive", Y2_IS_CHK_RX2
);
2212 if (status
& Y2_IS_CHK_TXA1
)
2213 sky2_descriptor_error(hw
, 0, "transmit", Y2_IS_CHK_TXA1
);
2215 if (status
& Y2_IS_CHK_TXA2
)
2216 sky2_descriptor_error(hw
, 1, "transmit", Y2_IS_CHK_TXA2
);
2218 work_done
= sky2_status_intr(hw
, work_limit
);
2219 if (work_done
< work_limit
) {
2220 netif_rx_complete(dev0
);
2222 sky2_read32(hw
, B0_Y2_SP_LISR
);
2225 *budget
-= work_done
;
2226 dev0
->quota
-= work_done
;
2231 static irqreturn_t
sky2_intr(int irq
, void *dev_id
, struct pt_regs
*regs
)
2233 struct sky2_hw
*hw
= dev_id
;
2234 struct net_device
*dev0
= hw
->dev
[0];
2237 /* Reading this mask interrupts as side effect */
2238 status
= sky2_read32(hw
, B0_Y2_SP_ISRC2
);
2239 if (status
== 0 || status
== ~0)
2242 prefetch(&hw
->st_le
[hw
->st_idx
]);
2243 if (likely(__netif_rx_schedule_prep(dev0
)))
2244 __netif_rx_schedule(dev0
);
2249 #ifdef CONFIG_NET_POLL_CONTROLLER
2250 static void sky2_netpoll(struct net_device
*dev
)
2252 struct sky2_port
*sky2
= netdev_priv(dev
);
2253 struct net_device
*dev0
= sky2
->hw
->dev
[0];
2255 if (netif_running(dev
) && __netif_rx_schedule_prep(dev0
))
2256 __netif_rx_schedule(dev0
);
2260 /* Chip internal frequency for clock calculations */
2261 static inline u32
sky2_mhz(const struct sky2_hw
*hw
)
2263 switch (hw
->chip_id
) {
2264 case CHIP_ID_YUKON_EC
:
2265 case CHIP_ID_YUKON_EC_U
:
2266 return 125; /* 125 Mhz */
2267 case CHIP_ID_YUKON_FE
:
2268 return 100; /* 100 Mhz */
2269 default: /* YUKON_XL */
2270 return 156; /* 156 Mhz */
2274 static inline u32
sky2_us2clk(const struct sky2_hw
*hw
, u32 us
)
2276 return sky2_mhz(hw
) * us
;
2279 static inline u32
sky2_clk2us(const struct sky2_hw
*hw
, u32 clk
)
2281 return clk
/ sky2_mhz(hw
);
2285 static int sky2_reset(struct sky2_hw
*hw
)
2291 sky2_write8(hw
, B0_CTST
, CS_RST_CLR
);
2293 hw
->chip_id
= sky2_read8(hw
, B2_CHIP_ID
);
2294 if (hw
->chip_id
< CHIP_ID_YUKON_XL
|| hw
->chip_id
> CHIP_ID_YUKON_FE
) {
2295 printk(KERN_ERR PFX
"%s: unsupported chip type 0x%x\n",
2296 pci_name(hw
->pdev
), hw
->chip_id
);
2300 hw
->chip_rev
= (sky2_read8(hw
, B2_MAC_CFG
) & CFG_CHIP_R_MSK
) >> 4;
2302 /* This rev is really old, and requires untested workarounds */
2303 if (hw
->chip_id
== CHIP_ID_YUKON_EC
&& hw
->chip_rev
== CHIP_REV_YU_EC_A1
) {
2304 printk(KERN_ERR PFX
"%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2305 pci_name(hw
->pdev
), yukon2_name
[hw
->chip_id
- CHIP_ID_YUKON_XL
],
2306 hw
->chip_id
, hw
->chip_rev
);
2311 if (hw
->chip_id
<= CHIP_ID_YUKON_EC
) {
2312 sky2_write8(hw
, B28_Y2_ASF_STAT_CMD
, Y2_ASF_RESET
);
2313 sky2_write16(hw
, B0_CTST
, Y2_ASF_DISABLE
);
2317 sky2_write8(hw
, B0_CTST
, CS_RST_SET
);
2318 sky2_write8(hw
, B0_CTST
, CS_RST_CLR
);
2320 /* clear PCI errors, if any */
2321 status
= sky2_pci_read16(hw
, PCI_STATUS
);
2323 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
2324 sky2_pci_write16(hw
, PCI_STATUS
, status
| PCI_STATUS_ERROR_BITS
);
2327 sky2_write8(hw
, B0_CTST
, CS_MRST_CLR
);
2329 /* clear any PEX errors */
2330 if (pci_find_capability(hw
->pdev
, PCI_CAP_ID_EXP
))
2331 sky2_pci_write32(hw
, PEX_UNC_ERR_STAT
, 0xffffffffUL
);
2334 hw
->pmd_type
= sky2_read8(hw
, B2_PMD_TYP
);
2336 t8
= sky2_read8(hw
, B2_Y2_HW_RES
);
2337 if ((t8
& CFG_DUAL_MAC_MSK
) == CFG_DUAL_MAC_MSK
) {
2338 if (!(sky2_read8(hw
, B2_Y2_CLK_GATE
) & Y2_STATUS_LNK2_INAC
))
2342 sky2_set_power_state(hw
, PCI_D0
);
2344 for (i
= 0; i
< hw
->ports
; i
++) {
2345 sky2_write8(hw
, SK_REG(i
, GMAC_LINK_CTRL
), GMLC_RST_SET
);
2346 sky2_write8(hw
, SK_REG(i
, GMAC_LINK_CTRL
), GMLC_RST_CLR
);
2349 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
2351 /* Clear I2C IRQ noise */
2352 sky2_write32(hw
, B2_I2C_IRQ
, 1);
2354 /* turn off hardware timer (unused) */
2355 sky2_write8(hw
, B2_TI_CTRL
, TIM_STOP
);
2356 sky2_write8(hw
, B2_TI_CTRL
, TIM_CLR_IRQ
);
2358 sky2_write8(hw
, B0_Y2LED
, LED_STAT_ON
);
2360 /* Turn off descriptor polling */
2361 sky2_write32(hw
, B28_DPT_CTRL
, DPT_STOP
);
2363 /* Turn off receive timestamp */
2364 sky2_write8(hw
, GMAC_TI_ST_CTRL
, GMT_ST_STOP
);
2365 sky2_write8(hw
, GMAC_TI_ST_CTRL
, GMT_ST_CLR_IRQ
);
2367 /* enable the Tx Arbiters */
2368 for (i
= 0; i
< hw
->ports
; i
++)
2369 sky2_write8(hw
, SK_REG(i
, TXA_CTRL
), TXA_ENA_ARB
);
2371 /* Initialize ram interface */
2372 for (i
= 0; i
< hw
->ports
; i
++) {
2373 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_CTRL
), RI_RST_CLR
);
2375 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_R1
), SK_RI_TO_53
);
2376 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XA1
), SK_RI_TO_53
);
2377 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XS1
), SK_RI_TO_53
);
2378 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_R1
), SK_RI_TO_53
);
2379 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XA1
), SK_RI_TO_53
);
2380 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XS1
), SK_RI_TO_53
);
2381 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_R2
), SK_RI_TO_53
);
2382 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XA2
), SK_RI_TO_53
);
2383 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XS2
), SK_RI_TO_53
);
2384 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_R2
), SK_RI_TO_53
);
2385 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XA2
), SK_RI_TO_53
);
2386 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XS2
), SK_RI_TO_53
);
2389 sky2_write32(hw
, B0_HWE_IMSK
, Y2_HWE_ALL_MASK
);
2391 for (i
= 0; i
< hw
->ports
; i
++)
2392 sky2_gmac_reset(hw
, i
);
2394 memset(hw
->st_le
, 0, STATUS_LE_BYTES
);
2397 sky2_write32(hw
, STAT_CTRL
, SC_STAT_RST_SET
);
2398 sky2_write32(hw
, STAT_CTRL
, SC_STAT_RST_CLR
);
2400 sky2_write32(hw
, STAT_LIST_ADDR_LO
, hw
->st_dma
);
2401 sky2_write32(hw
, STAT_LIST_ADDR_HI
, (u64
) hw
->st_dma
>> 32);
2403 /* Set the list last index */
2404 sky2_write16(hw
, STAT_LAST_IDX
, STATUS_RING_SIZE
- 1);
2406 sky2_write16(hw
, STAT_TX_IDX_TH
, 10);
2407 sky2_write8(hw
, STAT_FIFO_WM
, 16);
2409 /* set Status-FIFO ISR watermark */
2410 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
== 0)
2411 sky2_write8(hw
, STAT_FIFO_ISR_WM
, 4);
2413 sky2_write8(hw
, STAT_FIFO_ISR_WM
, 16);
2415 sky2_write32(hw
, STAT_TX_TIMER_INI
, sky2_us2clk(hw
, 1000));
2416 sky2_write32(hw
, STAT_ISR_TIMER_INI
, sky2_us2clk(hw
, 20));
2417 sky2_write32(hw
, STAT_LEV_TIMER_INI
, sky2_us2clk(hw
, 100));
2419 /* enable status unit */
2420 sky2_write32(hw
, STAT_CTRL
, SC_STAT_OP_ON
);
2422 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_START
);
2423 sky2_write8(hw
, STAT_LEV_TIMER_CTRL
, TIM_START
);
2424 sky2_write8(hw
, STAT_ISR_TIMER_CTRL
, TIM_START
);
2429 static u32
sky2_supported_modes(const struct sky2_hw
*hw
)
2431 if (sky2_is_copper(hw
)) {
2432 u32 modes
= SUPPORTED_10baseT_Half
2433 | SUPPORTED_10baseT_Full
2434 | SUPPORTED_100baseT_Half
2435 | SUPPORTED_100baseT_Full
2436 | SUPPORTED_Autoneg
| SUPPORTED_TP
;
2438 if (hw
->chip_id
!= CHIP_ID_YUKON_FE
)
2439 modes
|= SUPPORTED_1000baseT_Half
2440 | SUPPORTED_1000baseT_Full
;
2443 return SUPPORTED_1000baseT_Half
2444 | SUPPORTED_1000baseT_Full
2449 static int sky2_get_settings(struct net_device
*dev
, struct ethtool_cmd
*ecmd
)
2451 struct sky2_port
*sky2
= netdev_priv(dev
);
2452 struct sky2_hw
*hw
= sky2
->hw
;
2454 ecmd
->transceiver
= XCVR_INTERNAL
;
2455 ecmd
->supported
= sky2_supported_modes(hw
);
2456 ecmd
->phy_address
= PHY_ADDR_MARV
;
2457 if (sky2_is_copper(hw
)) {
2458 ecmd
->supported
= SUPPORTED_10baseT_Half
2459 | SUPPORTED_10baseT_Full
2460 | SUPPORTED_100baseT_Half
2461 | SUPPORTED_100baseT_Full
2462 | SUPPORTED_1000baseT_Half
2463 | SUPPORTED_1000baseT_Full
2464 | SUPPORTED_Autoneg
| SUPPORTED_TP
;
2465 ecmd
->port
= PORT_TP
;
2466 ecmd
->speed
= sky2
->speed
;
2468 ecmd
->speed
= SPEED_1000
;
2469 ecmd
->port
= PORT_FIBRE
;
2472 ecmd
->advertising
= sky2
->advertising
;
2473 ecmd
->autoneg
= sky2
->autoneg
;
2474 ecmd
->duplex
= sky2
->duplex
;
2478 static int sky2_set_settings(struct net_device
*dev
, struct ethtool_cmd
*ecmd
)
2480 struct sky2_port
*sky2
= netdev_priv(dev
);
2481 const struct sky2_hw
*hw
= sky2
->hw
;
2482 u32 supported
= sky2_supported_modes(hw
);
2484 if (ecmd
->autoneg
== AUTONEG_ENABLE
) {
2485 ecmd
->advertising
= supported
;
2491 switch (ecmd
->speed
) {
2493 if (ecmd
->duplex
== DUPLEX_FULL
)
2494 setting
= SUPPORTED_1000baseT_Full
;
2495 else if (ecmd
->duplex
== DUPLEX_HALF
)
2496 setting
= SUPPORTED_1000baseT_Half
;
2501 if (ecmd
->duplex
== DUPLEX_FULL
)
2502 setting
= SUPPORTED_100baseT_Full
;
2503 else if (ecmd
->duplex
== DUPLEX_HALF
)
2504 setting
= SUPPORTED_100baseT_Half
;
2510 if (ecmd
->duplex
== DUPLEX_FULL
)
2511 setting
= SUPPORTED_10baseT_Full
;
2512 else if (ecmd
->duplex
== DUPLEX_HALF
)
2513 setting
= SUPPORTED_10baseT_Half
;
2521 if ((setting
& supported
) == 0)
2524 sky2
->speed
= ecmd
->speed
;
2525 sky2
->duplex
= ecmd
->duplex
;
2528 sky2
->autoneg
= ecmd
->autoneg
;
2529 sky2
->advertising
= ecmd
->advertising
;
2531 if (netif_running(dev
))
2532 sky2_phy_reinit(sky2
);
2537 static void sky2_get_drvinfo(struct net_device
*dev
,
2538 struct ethtool_drvinfo
*info
)
2540 struct sky2_port
*sky2
= netdev_priv(dev
);
2542 strcpy(info
->driver
, DRV_NAME
);
2543 strcpy(info
->version
, DRV_VERSION
);
2544 strcpy(info
->fw_version
, "N/A");
2545 strcpy(info
->bus_info
, pci_name(sky2
->hw
->pdev
));
2548 static const struct sky2_stat
{
2549 char name
[ETH_GSTRING_LEN
];
2552 { "tx_bytes", GM_TXO_OK_HI
},
2553 { "rx_bytes", GM_RXO_OK_HI
},
2554 { "tx_broadcast", GM_TXF_BC_OK
},
2555 { "rx_broadcast", GM_RXF_BC_OK
},
2556 { "tx_multicast", GM_TXF_MC_OK
},
2557 { "rx_multicast", GM_RXF_MC_OK
},
2558 { "tx_unicast", GM_TXF_UC_OK
},
2559 { "rx_unicast", GM_RXF_UC_OK
},
2560 { "tx_mac_pause", GM_TXF_MPAUSE
},
2561 { "rx_mac_pause", GM_RXF_MPAUSE
},
2562 { "collisions", GM_TXF_COL
},
2563 { "late_collision",GM_TXF_LAT_COL
},
2564 { "aborted", GM_TXF_ABO_COL
},
2565 { "single_collisions", GM_TXF_SNG_COL
},
2566 { "multi_collisions", GM_TXF_MUL_COL
},
2568 { "rx_short", GM_RXF_SHT
},
2569 { "rx_runt", GM_RXE_FRAG
},
2570 { "rx_64_byte_packets", GM_RXF_64B
},
2571 { "rx_65_to_127_byte_packets", GM_RXF_127B
},
2572 { "rx_128_to_255_byte_packets", GM_RXF_255B
},
2573 { "rx_256_to_511_byte_packets", GM_RXF_511B
},
2574 { "rx_512_to_1023_byte_packets", GM_RXF_1023B
},
2575 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B
},
2576 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ
},
2577 { "rx_too_long", GM_RXF_LNG_ERR
},
2578 { "rx_fifo_overflow", GM_RXE_FIFO_OV
},
2579 { "rx_jabber", GM_RXF_JAB_PKT
},
2580 { "rx_fcs_error", GM_RXF_FCS_ERR
},
2582 { "tx_64_byte_packets", GM_TXF_64B
},
2583 { "tx_65_to_127_byte_packets", GM_TXF_127B
},
2584 { "tx_128_to_255_byte_packets", GM_TXF_255B
},
2585 { "tx_256_to_511_byte_packets", GM_TXF_511B
},
2586 { "tx_512_to_1023_byte_packets", GM_TXF_1023B
},
2587 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B
},
2588 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ
},
2589 { "tx_fifo_underrun", GM_TXE_FIFO_UR
},
2592 static u32
sky2_get_rx_csum(struct net_device
*dev
)
2594 struct sky2_port
*sky2
= netdev_priv(dev
);
2596 return sky2
->rx_csum
;
2599 static int sky2_set_rx_csum(struct net_device
*dev
, u32 data
)
2601 struct sky2_port
*sky2
= netdev_priv(dev
);
2603 sky2
->rx_csum
= data
;
2605 sky2_write32(sky2
->hw
, Q_ADDR(rxqaddr
[sky2
->port
], Q_CSR
),
2606 data
? BMU_ENA_RX_CHKSUM
: BMU_DIS_RX_CHKSUM
);
2611 static u32
sky2_get_msglevel(struct net_device
*netdev
)
2613 struct sky2_port
*sky2
= netdev_priv(netdev
);
2614 return sky2
->msg_enable
;
2617 static int sky2_nway_reset(struct net_device
*dev
)
2619 struct sky2_port
*sky2
= netdev_priv(dev
);
2621 if (sky2
->autoneg
!= AUTONEG_ENABLE
)
2624 sky2_phy_reinit(sky2
);
2629 static void sky2_phy_stats(struct sky2_port
*sky2
, u64
* data
, unsigned count
)
2631 struct sky2_hw
*hw
= sky2
->hw
;
2632 unsigned port
= sky2
->port
;
2635 data
[0] = (u64
) gma_read32(hw
, port
, GM_TXO_OK_HI
) << 32
2636 | (u64
) gma_read32(hw
, port
, GM_TXO_OK_LO
);
2637 data
[1] = (u64
) gma_read32(hw
, port
, GM_RXO_OK_HI
) << 32
2638 | (u64
) gma_read32(hw
, port
, GM_RXO_OK_LO
);
2640 for (i
= 2; i
< count
; i
++)
2641 data
[i
] = (u64
) gma_read32(hw
, port
, sky2_stats
[i
].offset
);
2644 static void sky2_set_msglevel(struct net_device
*netdev
, u32 value
)
2646 struct sky2_port
*sky2
= netdev_priv(netdev
);
2647 sky2
->msg_enable
= value
;
2650 static int sky2_get_stats_count(struct net_device
*dev
)
2652 return ARRAY_SIZE(sky2_stats
);
2655 static void sky2_get_ethtool_stats(struct net_device
*dev
,
2656 struct ethtool_stats
*stats
, u64
* data
)
2658 struct sky2_port
*sky2
= netdev_priv(dev
);
2660 sky2_phy_stats(sky2
, data
, ARRAY_SIZE(sky2_stats
));
2663 static void sky2_get_strings(struct net_device
*dev
, u32 stringset
, u8
* data
)
2667 switch (stringset
) {
2669 for (i
= 0; i
< ARRAY_SIZE(sky2_stats
); i
++)
2670 memcpy(data
+ i
* ETH_GSTRING_LEN
,
2671 sky2_stats
[i
].name
, ETH_GSTRING_LEN
);
2676 /* Use hardware MIB variables for critical path statistics and
2677 * transmit feedback not reported at interrupt.
2678 * Other errors are accounted for in interrupt handler.
2680 static struct net_device_stats
*sky2_get_stats(struct net_device
*dev
)
2682 struct sky2_port
*sky2
= netdev_priv(dev
);
2685 sky2_phy_stats(sky2
, data
, ARRAY_SIZE(data
));
2687 sky2
->net_stats
.tx_bytes
= data
[0];
2688 sky2
->net_stats
.rx_bytes
= data
[1];
2689 sky2
->net_stats
.tx_packets
= data
[2] + data
[4] + data
[6];
2690 sky2
->net_stats
.rx_packets
= data
[3] + data
[5] + data
[7];
2691 sky2
->net_stats
.multicast
= data
[3] + data
[5];
2692 sky2
->net_stats
.collisions
= data
[10];
2693 sky2
->net_stats
.tx_aborted_errors
= data
[12];
2695 return &sky2
->net_stats
;
2698 static int sky2_set_mac_address(struct net_device
*dev
, void *p
)
2700 struct sky2_port
*sky2
= netdev_priv(dev
);
2701 struct sky2_hw
*hw
= sky2
->hw
;
2702 unsigned port
= sky2
->port
;
2703 const struct sockaddr
*addr
= p
;
2705 if (!is_valid_ether_addr(addr
->sa_data
))
2706 return -EADDRNOTAVAIL
;
2708 memcpy(dev
->dev_addr
, addr
->sa_data
, ETH_ALEN
);
2709 memcpy_toio(hw
->regs
+ B2_MAC_1
+ port
* 8,
2710 dev
->dev_addr
, ETH_ALEN
);
2711 memcpy_toio(hw
->regs
+ B2_MAC_2
+ port
* 8,
2712 dev
->dev_addr
, ETH_ALEN
);
2714 /* virtual address for data */
2715 gma_set_addr(hw
, port
, GM_SRC_ADDR_2L
, dev
->dev_addr
);
2717 /* physical address: used for pause frames */
2718 gma_set_addr(hw
, port
, GM_SRC_ADDR_1L
, dev
->dev_addr
);
2723 static void sky2_set_multicast(struct net_device
*dev
)
2725 struct sky2_port
*sky2
= netdev_priv(dev
);
2726 struct sky2_hw
*hw
= sky2
->hw
;
2727 unsigned port
= sky2
->port
;
2728 struct dev_mc_list
*list
= dev
->mc_list
;
2732 memset(filter
, 0, sizeof(filter
));
2734 reg
= gma_read16(hw
, port
, GM_RX_CTRL
);
2735 reg
|= GM_RXCR_UCF_ENA
;
2737 if (dev
->flags
& IFF_PROMISC
) /* promiscuous */
2738 reg
&= ~(GM_RXCR_UCF_ENA
| GM_RXCR_MCF_ENA
);
2739 else if ((dev
->flags
& IFF_ALLMULTI
) || dev
->mc_count
> 16) /* all multicast */
2740 memset(filter
, 0xff, sizeof(filter
));
2741 else if (dev
->mc_count
== 0) /* no multicast */
2742 reg
&= ~GM_RXCR_MCF_ENA
;
2745 reg
|= GM_RXCR_MCF_ENA
;
2747 for (i
= 0; list
&& i
< dev
->mc_count
; i
++, list
= list
->next
) {
2748 u32 bit
= ether_crc(ETH_ALEN
, list
->dmi_addr
) & 0x3f;
2749 filter
[bit
/ 8] |= 1 << (bit
% 8);
2753 gma_write16(hw
, port
, GM_MC_ADDR_H1
,
2754 (u16
) filter
[0] | ((u16
) filter
[1] << 8));
2755 gma_write16(hw
, port
, GM_MC_ADDR_H2
,
2756 (u16
) filter
[2] | ((u16
) filter
[3] << 8));
2757 gma_write16(hw
, port
, GM_MC_ADDR_H3
,
2758 (u16
) filter
[4] | ((u16
) filter
[5] << 8));
2759 gma_write16(hw
, port
, GM_MC_ADDR_H4
,
2760 (u16
) filter
[6] | ((u16
) filter
[7] << 8));
2762 gma_write16(hw
, port
, GM_RX_CTRL
, reg
);
2765 /* Can have one global because blinking is controlled by
2766 * ethtool and that is always under RTNL mutex
2768 static void sky2_led(struct sky2_hw
*hw
, unsigned port
, int on
)
2772 switch (hw
->chip_id
) {
2773 case CHIP_ID_YUKON_XL
:
2774 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
2775 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
2776 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
2777 on
? (PHY_M_LEDC_LOS_CTRL(1) |
2778 PHY_M_LEDC_INIT_CTRL(7) |
2779 PHY_M_LEDC_STA1_CTRL(7) |
2780 PHY_M_LEDC_STA0_CTRL(7))
2783 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
2787 gm_phy_write(hw
, port
, PHY_MARV_LED_CTRL
, 0);
2788 gm_phy_write(hw
, port
, PHY_MARV_LED_OVER
,
2789 on
? PHY_M_LED_MO_DUP(MO_LED_ON
) |
2790 PHY_M_LED_MO_10(MO_LED_ON
) |
2791 PHY_M_LED_MO_100(MO_LED_ON
) |
2792 PHY_M_LED_MO_1000(MO_LED_ON
) |
2793 PHY_M_LED_MO_RX(MO_LED_ON
)
2794 : PHY_M_LED_MO_DUP(MO_LED_OFF
) |
2795 PHY_M_LED_MO_10(MO_LED_OFF
) |
2796 PHY_M_LED_MO_100(MO_LED_OFF
) |
2797 PHY_M_LED_MO_1000(MO_LED_OFF
) |
2798 PHY_M_LED_MO_RX(MO_LED_OFF
));
2803 /* blink LED's for finding board */
2804 static int sky2_phys_id(struct net_device
*dev
, u32 data
)
2806 struct sky2_port
*sky2
= netdev_priv(dev
);
2807 struct sky2_hw
*hw
= sky2
->hw
;
2808 unsigned port
= sky2
->port
;
2809 u16 ledctrl
, ledover
= 0;
2814 if (!data
|| data
> (u32
) (MAX_SCHEDULE_TIMEOUT
/ HZ
))
2815 ms
= jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT
);
2819 /* save initial values */
2820 spin_lock_bh(&sky2
->phy_lock
);
2821 if (hw
->chip_id
== CHIP_ID_YUKON_XL
) {
2822 u16 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
2823 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
2824 ledctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
2825 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
2827 ledctrl
= gm_phy_read(hw
, port
, PHY_MARV_LED_CTRL
);
2828 ledover
= gm_phy_read(hw
, port
, PHY_MARV_LED_OVER
);
2832 while (!interrupted
&& ms
> 0) {
2833 sky2_led(hw
, port
, onoff
);
2836 spin_unlock_bh(&sky2
->phy_lock
);
2837 interrupted
= msleep_interruptible(250);
2838 spin_lock_bh(&sky2
->phy_lock
);
2843 /* resume regularly scheduled programming */
2844 if (hw
->chip_id
== CHIP_ID_YUKON_XL
) {
2845 u16 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
2846 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
2847 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ledctrl
);
2848 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
2850 gm_phy_write(hw
, port
, PHY_MARV_LED_CTRL
, ledctrl
);
2851 gm_phy_write(hw
, port
, PHY_MARV_LED_OVER
, ledover
);
2853 spin_unlock_bh(&sky2
->phy_lock
);
2858 static void sky2_get_pauseparam(struct net_device
*dev
,
2859 struct ethtool_pauseparam
*ecmd
)
2861 struct sky2_port
*sky2
= netdev_priv(dev
);
2863 ecmd
->tx_pause
= sky2
->tx_pause
;
2864 ecmd
->rx_pause
= sky2
->rx_pause
;
2865 ecmd
->autoneg
= sky2
->autoneg
;
2868 static int sky2_set_pauseparam(struct net_device
*dev
,
2869 struct ethtool_pauseparam
*ecmd
)
2871 struct sky2_port
*sky2
= netdev_priv(dev
);
2873 sky2
->autoneg
= ecmd
->autoneg
;
2874 sky2
->tx_pause
= ecmd
->tx_pause
!= 0;
2875 sky2
->rx_pause
= ecmd
->rx_pause
!= 0;
2877 sky2_phy_reinit(sky2
);
2882 static int sky2_get_coalesce(struct net_device
*dev
,
2883 struct ethtool_coalesce
*ecmd
)
2885 struct sky2_port
*sky2
= netdev_priv(dev
);
2886 struct sky2_hw
*hw
= sky2
->hw
;
2888 if (sky2_read8(hw
, STAT_TX_TIMER_CTRL
) == TIM_STOP
)
2889 ecmd
->tx_coalesce_usecs
= 0;
2891 u32 clks
= sky2_read32(hw
, STAT_TX_TIMER_INI
);
2892 ecmd
->tx_coalesce_usecs
= sky2_clk2us(hw
, clks
);
2894 ecmd
->tx_max_coalesced_frames
= sky2_read16(hw
, STAT_TX_IDX_TH
);
2896 if (sky2_read8(hw
, STAT_LEV_TIMER_CTRL
) == TIM_STOP
)
2897 ecmd
->rx_coalesce_usecs
= 0;
2899 u32 clks
= sky2_read32(hw
, STAT_LEV_TIMER_INI
);
2900 ecmd
->rx_coalesce_usecs
= sky2_clk2us(hw
, clks
);
2902 ecmd
->rx_max_coalesced_frames
= sky2_read8(hw
, STAT_FIFO_WM
);
2904 if (sky2_read8(hw
, STAT_ISR_TIMER_CTRL
) == TIM_STOP
)
2905 ecmd
->rx_coalesce_usecs_irq
= 0;
2907 u32 clks
= sky2_read32(hw
, STAT_ISR_TIMER_INI
);
2908 ecmd
->rx_coalesce_usecs_irq
= sky2_clk2us(hw
, clks
);
2911 ecmd
->rx_max_coalesced_frames_irq
= sky2_read8(hw
, STAT_FIFO_ISR_WM
);
2916 /* Note: this affect both ports */
2917 static int sky2_set_coalesce(struct net_device
*dev
,
2918 struct ethtool_coalesce
*ecmd
)
2920 struct sky2_port
*sky2
= netdev_priv(dev
);
2921 struct sky2_hw
*hw
= sky2
->hw
;
2922 const u32 tmax
= sky2_clk2us(hw
, 0x0ffffff);
2924 if (ecmd
->tx_coalesce_usecs
> tmax
||
2925 ecmd
->rx_coalesce_usecs
> tmax
||
2926 ecmd
->rx_coalesce_usecs_irq
> tmax
)
2929 if (ecmd
->tx_max_coalesced_frames
>= TX_RING_SIZE
-1)
2931 if (ecmd
->rx_max_coalesced_frames
> RX_MAX_PENDING
)
2933 if (ecmd
->rx_max_coalesced_frames_irq
>RX_MAX_PENDING
)
2936 if (ecmd
->tx_coalesce_usecs
== 0)
2937 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_STOP
);
2939 sky2_write32(hw
, STAT_TX_TIMER_INI
,
2940 sky2_us2clk(hw
, ecmd
->tx_coalesce_usecs
));
2941 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_START
);
2943 sky2_write16(hw
, STAT_TX_IDX_TH
, ecmd
->tx_max_coalesced_frames
);
2945 if (ecmd
->rx_coalesce_usecs
== 0)
2946 sky2_write8(hw
, STAT_LEV_TIMER_CTRL
, TIM_STOP
);
2948 sky2_write32(hw
, STAT_LEV_TIMER_INI
,
2949 sky2_us2clk(hw
, ecmd
->rx_coalesce_usecs
));
2950 sky2_write8(hw
, STAT_LEV_TIMER_CTRL
, TIM_START
);
2952 sky2_write8(hw
, STAT_FIFO_WM
, ecmd
->rx_max_coalesced_frames
);
2954 if (ecmd
->rx_coalesce_usecs_irq
== 0)
2955 sky2_write8(hw
, STAT_ISR_TIMER_CTRL
, TIM_STOP
);
2957 sky2_write32(hw
, STAT_ISR_TIMER_INI
,
2958 sky2_us2clk(hw
, ecmd
->rx_coalesce_usecs_irq
));
2959 sky2_write8(hw
, STAT_ISR_TIMER_CTRL
, TIM_START
);
2961 sky2_write8(hw
, STAT_FIFO_ISR_WM
, ecmd
->rx_max_coalesced_frames_irq
);
2965 static void sky2_get_ringparam(struct net_device
*dev
,
2966 struct ethtool_ringparam
*ering
)
2968 struct sky2_port
*sky2
= netdev_priv(dev
);
2970 ering
->rx_max_pending
= RX_MAX_PENDING
;
2971 ering
->rx_mini_max_pending
= 0;
2972 ering
->rx_jumbo_max_pending
= 0;
2973 ering
->tx_max_pending
= TX_RING_SIZE
- 1;
2975 ering
->rx_pending
= sky2
->rx_pending
;
2976 ering
->rx_mini_pending
= 0;
2977 ering
->rx_jumbo_pending
= 0;
2978 ering
->tx_pending
= sky2
->tx_pending
;
2981 static int sky2_set_ringparam(struct net_device
*dev
,
2982 struct ethtool_ringparam
*ering
)
2984 struct sky2_port
*sky2
= netdev_priv(dev
);
2987 if (ering
->rx_pending
> RX_MAX_PENDING
||
2988 ering
->rx_pending
< 8 ||
2989 ering
->tx_pending
< MAX_SKB_TX_LE
||
2990 ering
->tx_pending
> TX_RING_SIZE
- 1)
2993 if (netif_running(dev
))
2996 sky2
->rx_pending
= ering
->rx_pending
;
2997 sky2
->tx_pending
= ering
->tx_pending
;
2999 if (netif_running(dev
)) {
3004 sky2_set_multicast(dev
);
3010 static int sky2_get_regs_len(struct net_device
*dev
)
3016 * Returns copy of control register region
3017 * Note: access to the RAM address register set will cause timeouts.
3019 static void sky2_get_regs(struct net_device
*dev
, struct ethtool_regs
*regs
,
3022 const struct sky2_port
*sky2
= netdev_priv(dev
);
3023 const void __iomem
*io
= sky2
->hw
->regs
;
3025 BUG_ON(regs
->len
< B3_RI_WTO_R1
);
3027 memset(p
, 0, regs
->len
);
3029 memcpy_fromio(p
, io
, B3_RAM_ADDR
);
3031 memcpy_fromio(p
+ B3_RI_WTO_R1
,
3033 regs
->len
- B3_RI_WTO_R1
);
3036 static const struct ethtool_ops sky2_ethtool_ops
= {
3037 .get_settings
= sky2_get_settings
,
3038 .set_settings
= sky2_set_settings
,
3039 .get_drvinfo
= sky2_get_drvinfo
,
3040 .get_msglevel
= sky2_get_msglevel
,
3041 .set_msglevel
= sky2_set_msglevel
,
3042 .nway_reset
= sky2_nway_reset
,
3043 .get_regs_len
= sky2_get_regs_len
,
3044 .get_regs
= sky2_get_regs
,
3045 .get_link
= ethtool_op_get_link
,
3046 .get_sg
= ethtool_op_get_sg
,
3047 .set_sg
= ethtool_op_set_sg
,
3048 .get_tx_csum
= ethtool_op_get_tx_csum
,
3049 .set_tx_csum
= ethtool_op_set_tx_csum
,
3050 .get_tso
= ethtool_op_get_tso
,
3051 .set_tso
= ethtool_op_set_tso
,
3052 .get_rx_csum
= sky2_get_rx_csum
,
3053 .set_rx_csum
= sky2_set_rx_csum
,
3054 .get_strings
= sky2_get_strings
,
3055 .get_coalesce
= sky2_get_coalesce
,
3056 .set_coalesce
= sky2_set_coalesce
,
3057 .get_ringparam
= sky2_get_ringparam
,
3058 .set_ringparam
= sky2_set_ringparam
,
3059 .get_pauseparam
= sky2_get_pauseparam
,
3060 .set_pauseparam
= sky2_set_pauseparam
,
3061 .phys_id
= sky2_phys_id
,
3062 .get_stats_count
= sky2_get_stats_count
,
3063 .get_ethtool_stats
= sky2_get_ethtool_stats
,
3064 .get_perm_addr
= ethtool_op_get_perm_addr
,
3067 /* Initialize network device */
3068 static __devinit
struct net_device
*sky2_init_netdev(struct sky2_hw
*hw
,
3069 unsigned port
, int highmem
)
3071 struct sky2_port
*sky2
;
3072 struct net_device
*dev
= alloc_etherdev(sizeof(*sky2
));
3075 printk(KERN_ERR
"sky2 etherdev alloc failed");
3079 SET_MODULE_OWNER(dev
);
3080 SET_NETDEV_DEV(dev
, &hw
->pdev
->dev
);
3081 dev
->irq
= hw
->pdev
->irq
;
3082 dev
->open
= sky2_up
;
3083 dev
->stop
= sky2_down
;
3084 dev
->do_ioctl
= sky2_ioctl
;
3085 dev
->hard_start_xmit
= sky2_xmit_frame
;
3086 dev
->get_stats
= sky2_get_stats
;
3087 dev
->set_multicast_list
= sky2_set_multicast
;
3088 dev
->set_mac_address
= sky2_set_mac_address
;
3089 dev
->change_mtu
= sky2_change_mtu
;
3090 SET_ETHTOOL_OPS(dev
, &sky2_ethtool_ops
);
3091 dev
->tx_timeout
= sky2_tx_timeout
;
3092 dev
->watchdog_timeo
= TX_WATCHDOG
;
3094 dev
->poll
= sky2_poll
;
3095 dev
->weight
= NAPI_WEIGHT
;
3096 #ifdef CONFIG_NET_POLL_CONTROLLER
3097 dev
->poll_controller
= sky2_netpoll
;
3100 sky2
= netdev_priv(dev
);
3103 sky2
->msg_enable
= netif_msg_init(debug
, default_msg
);
3105 spin_lock_init(&sky2
->tx_lock
);
3106 /* Auto speed and flow control */
3107 sky2
->autoneg
= AUTONEG_ENABLE
;
3112 sky2
->advertising
= sky2_supported_modes(hw
);
3115 spin_lock_init(&sky2
->phy_lock
);
3116 sky2
->tx_pending
= TX_DEF_PENDING
;
3117 sky2
->rx_pending
= RX_DEF_PENDING
;
3118 sky2
->rx_bufsize
= sky2_buf_size(ETH_DATA_LEN
);
3120 hw
->dev
[port
] = dev
;
3124 dev
->features
|= NETIF_F_LLTX
;
3125 if (hw
->chip_id
!= CHIP_ID_YUKON_EC_U
)
3126 dev
->features
|= NETIF_F_TSO
;
3128 dev
->features
|= NETIF_F_HIGHDMA
;
3129 dev
->features
|= NETIF_F_IP_CSUM
| NETIF_F_SG
;
3131 #ifdef SKY2_VLAN_TAG_USED
3132 dev
->features
|= NETIF_F_HW_VLAN_TX
| NETIF_F_HW_VLAN_RX
;
3133 dev
->vlan_rx_register
= sky2_vlan_rx_register
;
3134 dev
->vlan_rx_kill_vid
= sky2_vlan_rx_kill_vid
;
3137 /* read the mac address */
3138 memcpy_fromio(dev
->dev_addr
, hw
->regs
+ B2_MAC_1
+ port
* 8, ETH_ALEN
);
3139 memcpy(dev
->perm_addr
, dev
->dev_addr
, dev
->addr_len
);
3141 /* device is off until link detection */
3142 netif_carrier_off(dev
);
3143 netif_stop_queue(dev
);
3148 static void __devinit
sky2_show_addr(struct net_device
*dev
)
3150 const struct sky2_port
*sky2
= netdev_priv(dev
);
3152 if (netif_msg_probe(sky2
))
3153 printk(KERN_INFO PFX
"%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3155 dev
->dev_addr
[0], dev
->dev_addr
[1], dev
->dev_addr
[2],
3156 dev
->dev_addr
[3], dev
->dev_addr
[4], dev
->dev_addr
[5]);
3159 /* Handle software interrupt used during MSI test */
3160 static irqreturn_t __devinit
sky2_test_intr(int irq
, void *dev_id
,
3161 struct pt_regs
*regs
)
3163 struct sky2_hw
*hw
= dev_id
;
3164 u32 status
= sky2_read32(hw
, B0_Y2_SP_ISRC2
);
3169 if (status
& Y2_IS_IRQ_SW
) {
3170 hw
->msi_detected
= 1;
3171 wake_up(&hw
->msi_wait
);
3172 sky2_write8(hw
, B0_CTST
, CS_CL_SW_IRQ
);
3174 sky2_write32(hw
, B0_Y2_SP_ICR
, 2);
3179 /* Test interrupt path by forcing a a software IRQ */
3180 static int __devinit
sky2_test_msi(struct sky2_hw
*hw
)
3182 struct pci_dev
*pdev
= hw
->pdev
;
3185 init_waitqueue_head (&hw
->msi_wait
);
3187 sky2_write32(hw
, B0_IMSK
, Y2_IS_IRQ_SW
);
3189 err
= request_irq(pdev
->irq
, sky2_test_intr
, IRQF_SHARED
, DRV_NAME
, hw
);
3191 printk(KERN_ERR PFX
"%s: cannot assign irq %d\n",
3192 pci_name(pdev
), pdev
->irq
);
3196 sky2_write8(hw
, B0_CTST
, CS_ST_SW_IRQ
);
3197 sky2_read8(hw
, B0_CTST
);
3199 wait_event_timeout(hw
->msi_wait
, hw
->msi_detected
, HZ
/10);
3201 if (!hw
->msi_detected
) {
3202 /* MSI test failed, go back to INTx mode */
3203 printk(KERN_WARNING PFX
"%s: No interrupt was generated using MSI, "
3204 "switching to INTx mode. Please report this failure to "
3205 "the PCI maintainer and include system chipset information.\n",
3209 sky2_write8(hw
, B0_CTST
, CS_CL_SW_IRQ
);
3212 sky2_write32(hw
, B0_IMSK
, 0);
3214 free_irq(pdev
->irq
, hw
);
3219 static int __devinit
sky2_probe(struct pci_dev
*pdev
,
3220 const struct pci_device_id
*ent
)
3222 struct net_device
*dev
, *dev1
= NULL
;
3224 int err
, pm_cap
, using_dac
= 0;
3226 err
= pci_enable_device(pdev
);
3228 printk(KERN_ERR PFX
"%s cannot enable PCI device\n",
3233 err
= pci_request_regions(pdev
, DRV_NAME
);
3235 printk(KERN_ERR PFX
"%s cannot obtain PCI resources\n",
3240 pci_set_master(pdev
);
3242 /* Find power-management capability. */
3243 pm_cap
= pci_find_capability(pdev
, PCI_CAP_ID_PM
);
3245 printk(KERN_ERR PFX
"Cannot find PowerManagement capability, "
3248 goto err_out_free_regions
;
3251 if (sizeof(dma_addr_t
) > sizeof(u32
) &&
3252 !(err
= pci_set_dma_mask(pdev
, DMA_64BIT_MASK
))) {
3254 err
= pci_set_consistent_dma_mask(pdev
, DMA_64BIT_MASK
);
3256 printk(KERN_ERR PFX
"%s unable to obtain 64 bit DMA "
3257 "for consistent allocations\n", pci_name(pdev
));
3258 goto err_out_free_regions
;
3262 err
= pci_set_dma_mask(pdev
, DMA_32BIT_MASK
);
3264 printk(KERN_ERR PFX
"%s no usable DMA configuration\n",
3266 goto err_out_free_regions
;
3271 hw
= kzalloc(sizeof(*hw
), GFP_KERNEL
);
3273 printk(KERN_ERR PFX
"%s: cannot allocate hardware struct\n",
3275 goto err_out_free_regions
;
3280 hw
->regs
= ioremap_nocache(pci_resource_start(pdev
, 0), 0x4000);
3282 printk(KERN_ERR PFX
"%s: cannot map device registers\n",
3284 goto err_out_free_hw
;
3286 hw
->pm_cap
= pm_cap
;
3289 /* The sk98lin vendor driver uses hardware byte swapping but
3290 * this driver uses software swapping.
3294 reg
= sky2_pci_read32(hw
, PCI_DEV_REG2
);
3295 reg
&= ~PCI_REV_DESC
;
3296 sky2_pci_write32(hw
, PCI_DEV_REG2
, reg
);
3300 /* ring for status responses */
3301 hw
->st_le
= pci_alloc_consistent(hw
->pdev
, STATUS_LE_BYTES
,
3304 goto err_out_iounmap
;
3306 err
= sky2_reset(hw
);
3308 goto err_out_iounmap
;
3310 printk(KERN_INFO PFX
"v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3311 DRV_VERSION
, (unsigned long long)pci_resource_start(pdev
, 0),
3312 pdev
->irq
, yukon2_name
[hw
->chip_id
- CHIP_ID_YUKON_XL
],
3313 hw
->chip_id
, hw
->chip_rev
);
3315 dev
= sky2_init_netdev(hw
, 0, using_dac
);
3317 goto err_out_free_pci
;
3319 err
= register_netdev(dev
);
3321 printk(KERN_ERR PFX
"%s: cannot register net device\n",
3323 goto err_out_free_netdev
;
3326 sky2_show_addr(dev
);
3328 if (hw
->ports
> 1 && (dev1
= sky2_init_netdev(hw
, 1, using_dac
))) {
3329 if (register_netdev(dev1
) == 0)
3330 sky2_show_addr(dev1
);
3332 /* Failure to register second port need not be fatal */
3333 printk(KERN_WARNING PFX
3334 "register of second port failed\n");
3340 if (!disable_msi
&& pci_enable_msi(pdev
) == 0) {
3341 err
= sky2_test_msi(hw
);
3342 if (err
== -EOPNOTSUPP
)
3343 pci_disable_msi(pdev
);
3345 goto err_out_unregister
;
3348 err
= request_irq(pdev
->irq
, sky2_intr
, IRQF_SHARED
, DRV_NAME
, hw
);
3350 printk(KERN_ERR PFX
"%s: cannot assign irq %d\n",
3351 pci_name(pdev
), pdev
->irq
);
3352 goto err_out_unregister
;
3355 sky2_write32(hw
, B0_IMSK
, Y2_IS_BASE
);
3357 setup_timer(&hw
->idle_timer
, sky2_idle
, (unsigned long) hw
);
3358 sky2_idle_start(hw
);
3360 pci_set_drvdata(pdev
, hw
);
3365 pci_disable_msi(pdev
);
3367 unregister_netdev(dev1
);
3370 unregister_netdev(dev
);
3371 err_out_free_netdev
:
3374 sky2_write8(hw
, B0_CTST
, CS_RST_SET
);
3375 pci_free_consistent(hw
->pdev
, STATUS_LE_BYTES
, hw
->st_le
, hw
->st_dma
);
3380 err_out_free_regions
:
3381 pci_release_regions(pdev
);
3382 pci_disable_device(pdev
);
3387 static void __devexit
sky2_remove(struct pci_dev
*pdev
)
3389 struct sky2_hw
*hw
= pci_get_drvdata(pdev
);
3390 struct net_device
*dev0
, *dev1
;
3395 del_timer_sync(&hw
->idle_timer
);
3397 sky2_write32(hw
, B0_IMSK
, 0);
3398 synchronize_irq(hw
->pdev
->irq
);
3403 unregister_netdev(dev1
);
3404 unregister_netdev(dev0
);
3406 sky2_set_power_state(hw
, PCI_D3hot
);
3407 sky2_write16(hw
, B0_Y2LED
, LED_STAT_OFF
);
3408 sky2_write8(hw
, B0_CTST
, CS_RST_SET
);
3409 sky2_read8(hw
, B0_CTST
);
3411 free_irq(pdev
->irq
, hw
);
3412 pci_disable_msi(pdev
);
3413 pci_free_consistent(pdev
, STATUS_LE_BYTES
, hw
->st_le
, hw
->st_dma
);
3414 pci_release_regions(pdev
);
3415 pci_disable_device(pdev
);
3423 pci_set_drvdata(pdev
, NULL
);
3427 static int sky2_suspend(struct pci_dev
*pdev
, pm_message_t state
)
3429 struct sky2_hw
*hw
= pci_get_drvdata(pdev
);
3431 pci_power_t pstate
= pci_choose_state(pdev
, state
);
3433 if (!(pstate
== PCI_D3hot
|| pstate
== PCI_D3cold
))
3436 del_timer_sync(&hw
->idle_timer
);
3437 netif_poll_disable(hw
->dev
[0]);
3439 for (i
= 0; i
< hw
->ports
; i
++) {
3440 struct net_device
*dev
= hw
->dev
[i
];
3442 if (netif_running(dev
)) {
3444 netif_device_detach(dev
);
3448 sky2_write32(hw
, B0_IMSK
, 0);
3449 pci_save_state(pdev
);
3450 sky2_set_power_state(hw
, pstate
);
3454 static int sky2_resume(struct pci_dev
*pdev
)
3456 struct sky2_hw
*hw
= pci_get_drvdata(pdev
);
3459 pci_restore_state(pdev
);
3460 pci_enable_wake(pdev
, PCI_D0
, 0);
3461 sky2_set_power_state(hw
, PCI_D0
);
3463 err
= sky2_reset(hw
);
3467 sky2_write32(hw
, B0_IMSK
, Y2_IS_BASE
);
3469 for (i
= 0; i
< hw
->ports
; i
++) {
3470 struct net_device
*dev
= hw
->dev
[i
];
3471 if (netif_running(dev
)) {
3472 netif_device_attach(dev
);
3476 printk(KERN_ERR PFX
"%s: could not up: %d\n",
3484 netif_poll_enable(hw
->dev
[0]);
3485 sky2_idle_start(hw
);
3491 static struct pci_driver sky2_driver
= {
3493 .id_table
= sky2_id_table
,
3494 .probe
= sky2_probe
,
3495 .remove
= __devexit_p(sky2_remove
),
3497 .suspend
= sky2_suspend
,
3498 .resume
= sky2_resume
,
3502 static int __init
sky2_init_module(void)
3504 return pci_register_driver(&sky2_driver
);
3507 static void __exit
sky2_cleanup_module(void)
3509 pci_unregister_driver(&sky2_driver
);
3512 module_init(sky2_init_module
);
3513 module_exit(sky2_cleanup_module
);
3515 MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3516 MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3517 MODULE_LICENSE("GPL");
3518 MODULE_VERSION(DRV_VERSION
);