[SUNLANCE]: Mark sparc_lance_probe_one as __devinit.
[linux-2.6/verdex.git] / drivers / pcmcia / m32r_pcc.c
blob61d50b5620ddab3ef749bb5322fdf43e40e2250b
1 /*
2 * drivers/pcmcia/m32r_pcc.c
4 * Device driver for the PCMCIA functionality of M32R.
6 * Copyright (c) 2001, 2002, 2003, 2004
7 * Hiroyuki Kondo, Naoto Sugai, Hayato Fujiwara
8 */
10 #include <linux/module.h>
11 #include <linux/moduleparam.h>
12 #include <linux/init.h>
13 #include <linux/types.h>
14 #include <linux/fcntl.h>
15 #include <linux/string.h>
16 #include <linux/kernel.h>
17 #include <linux/errno.h>
18 #include <linux/timer.h>
19 #include <linux/sched.h>
20 #include <linux/slab.h>
21 #include <linux/ioport.h>
22 #include <linux/delay.h>
23 #include <linux/workqueue.h>
24 #include <linux/interrupt.h>
25 #include <linux/platform_device.h>
26 #include <asm/irq.h>
27 #include <asm/io.h>
28 #include <asm/bitops.h>
29 #include <asm/system.h>
30 #include <asm/addrspace.h>
32 #include <pcmcia/cs_types.h>
33 #include <pcmcia/ss.h>
34 #include <pcmcia/cs.h>
36 /* XXX: should be moved into asm/irq.h */
37 #define PCC0_IRQ 24
38 #define PCC1_IRQ 25
40 #include "m32r_pcc.h"
42 #define CHAOS_PCC_DEBUG
43 #ifdef CHAOS_PCC_DEBUG
44 static volatile u_short dummy_readbuf;
45 #endif
47 #define PCC_DEBUG_DBEX
49 #ifdef DEBUG
50 static int m32r_pcc_debug;
51 module_param(m32r_pcc_debug, int, 0644);
52 #define debug(lvl, fmt, arg...) do { \
53 if (m32r_pcc_debug > (lvl)) \
54 printk(KERN_DEBUG "m32r_pcc: " fmt , ## arg); \
55 } while (0)
56 #else
57 #define debug(n, args...) do { } while (0)
58 #endif
60 /* Poll status interval -- 0 means default to interrupt */
61 static int poll_interval = 0;
63 typedef enum pcc_space { as_none = 0, as_comm, as_attr, as_io } pcc_as_t;
65 typedef struct pcc_socket {
66 u_short type, flags;
67 struct pcmcia_socket socket;
68 unsigned int number;
69 kio_addr_t ioaddr;
70 u_long mapaddr;
71 u_long base; /* PCC register base */
72 u_char cs_irq, intr;
73 pccard_io_map io_map[MAX_IO_WIN];
74 pccard_mem_map mem_map[MAX_WIN];
75 u_char io_win;
76 u_char mem_win;
77 pcc_as_t current_space;
78 u_char last_iodbex;
79 #ifdef CHAOS_PCC_DEBUG
80 u_char last_iosize;
81 #endif
82 #ifdef CONFIG_PROC_FS
83 struct proc_dir_entry *proc;
84 #endif
85 } pcc_socket_t;
87 static int pcc_sockets = 0;
88 static pcc_socket_t socket[M32R_MAX_PCC] = {
89 { 0, }, /* ... */
92 /*====================================================================*/
94 static unsigned int pcc_get(u_short, unsigned int);
95 static void pcc_set(u_short, unsigned int , unsigned int );
97 static DEFINE_SPINLOCK(pcc_lock);
99 void pcc_iorw(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int wr, int flag)
101 u_long addr;
102 u_long flags;
103 int need_ex;
104 #ifdef PCC_DEBUG_DBEX
105 int _dbex;
106 #endif
107 pcc_socket_t *t = &socket[sock];
108 #ifdef CHAOS_PCC_DEBUG
109 int map_changed = 0;
110 #endif
112 /* Need lock ? */
113 spin_lock_irqsave(&pcc_lock, flags);
116 * Check if need dbex
118 need_ex = (size > 1 && flag == 0) ? PCMOD_DBEX : 0;
119 #ifdef PCC_DEBUG_DBEX
120 _dbex = need_ex;
121 need_ex = 0;
122 #endif
125 * calculate access address
127 addr = t->mapaddr + port - t->ioaddr + KSEG1; /* XXX */
130 * Check current mapping
132 if (t->current_space != as_io || t->last_iodbex != need_ex) {
134 u_long cbsz;
137 * Disable first
139 pcc_set(sock, PCCR, 0);
142 * Set mode and io address
144 cbsz = (t->flags & MAP_16BIT) ? 0 : PCMOD_CBSZ;
145 pcc_set(sock, PCMOD, PCMOD_AS_IO | cbsz | need_ex);
146 pcc_set(sock, PCADR, addr & 0x1ff00000);
149 * Enable and read it
151 pcc_set(sock, PCCR, 1);
153 #ifdef CHAOS_PCC_DEBUG
154 #if 0
155 map_changed = (t->current_space == as_attr && size == 2); /* XXX */
156 #else
157 map_changed = 1;
158 #endif
159 #endif
160 t->current_space = as_io;
164 * access to IO space
166 if (size == 1) {
167 /* Byte */
168 unsigned char *bp = (unsigned char *)buf;
170 #ifdef CHAOS_DEBUG
171 if (map_changed) {
172 dummy_readbuf = readb(addr);
174 #endif
175 if (wr) {
176 /* write Byte */
177 while (nmemb--) {
178 writeb(*bp++, addr);
180 } else {
181 /* read Byte */
182 while (nmemb--) {
183 *bp++ = readb(addr);
186 } else {
187 /* Word */
188 unsigned short *bp = (unsigned short *)buf;
190 #ifdef CHAOS_PCC_DEBUG
191 if (map_changed) {
192 dummy_readbuf = readw(addr);
194 #endif
195 if (wr) {
196 /* write Word */
197 while (nmemb--) {
198 #ifdef PCC_DEBUG_DBEX
199 if (_dbex) {
200 unsigned char *cp = (unsigned char *)bp;
201 unsigned short tmp;
202 tmp = cp[1] << 8 | cp[0];
203 writew(tmp, addr);
204 bp++;
205 } else
206 #endif
207 writew(*bp++, addr);
209 } else {
210 /* read Word */
211 while (nmemb--) {
212 #ifdef PCC_DEBUG_DBEX
213 if (_dbex) {
214 unsigned char *cp = (unsigned char *)bp;
215 unsigned short tmp;
216 tmp = readw(addr);
217 cp[0] = tmp & 0xff;
218 cp[1] = (tmp >> 8) & 0xff;
219 bp++;
220 } else
221 #endif
222 *bp++ = readw(addr);
227 #if 1
228 /* addr is no longer used */
229 if ((addr = pcc_get(sock, PCIRC)) & PCIRC_BWERR) {
230 printk("m32r_pcc: BWERR detected : port 0x%04lx : iosize %dbit\n",
231 port, size * 8);
232 pcc_set(sock, PCIRC, addr);
234 #endif
236 * save state
238 t->last_iosize = size;
239 t->last_iodbex = need_ex;
241 /* Need lock ? */
243 spin_unlock_irqrestore(&pcc_lock,flags);
245 return;
248 void pcc_ioread(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
249 pcc_iorw(sock, port, buf, size, nmemb, 0, flag);
252 void pcc_iowrite(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
253 pcc_iorw(sock, port, buf, size, nmemb, 1, flag);
256 /*====================================================================*/
258 #define IS_REGISTERED 0x2000
259 #define IS_ALIVE 0x8000
261 typedef struct pcc_t {
262 char *name;
263 u_short flags;
264 } pcc_t;
266 static pcc_t pcc[] = {
267 { "xnux2", 0 }, { "xnux2", 0 },
270 static irqreturn_t pcc_interrupt(int, void *, struct pt_regs *);
272 /*====================================================================*/
274 static struct timer_list poll_timer;
276 static unsigned int pcc_get(u_short sock, unsigned int reg)
278 return inl(socket[sock].base + reg);
282 static void pcc_set(u_short sock, unsigned int reg, unsigned int data)
284 outl(data, socket[sock].base + reg);
287 /*======================================================================
289 See if a card is present, powered up, in IO mode, and already
290 bound to a (non PC Card) Linux driver. We leave these alone.
292 We make an exception for cards that seem to be serial devices.
294 ======================================================================*/
296 static int __init is_alive(u_short sock)
298 unsigned int stat;
299 unsigned int f;
301 stat = pcc_get(sock, PCIRC);
302 f = (stat & (PCIRC_CDIN1 | PCIRC_CDIN2)) >> 16;
303 if(!f){
304 printk("m32r_pcc: No Card is detected at socket %d : stat = 0x%08x\n",stat,sock);
305 return 0;
307 if(f!=3)
308 printk("m32r_pcc: Insertion fail (%.8x) at socket %d\n",stat,sock);
309 else
310 printk("m32r_pcc: Card is Inserted at socket %d(%.8x)\n",sock,stat);
311 return 0;
314 static void add_pcc_socket(ulong base, int irq, ulong mapaddr, kio_addr_t ioaddr)
316 pcc_socket_t *t = &socket[pcc_sockets];
318 /* add sockets */
319 t->ioaddr = ioaddr;
320 t->mapaddr = mapaddr;
321 t->base = base;
322 #ifdef CHAOS_PCC_DEBUG
323 t->flags = MAP_16BIT;
324 #else
325 t->flags = 0;
326 #endif
327 if (is_alive(pcc_sockets))
328 t->flags |= IS_ALIVE;
330 /* add pcc */
331 if (t->base > 0) {
332 request_region(t->base, 0x20, "m32r-pcc");
335 printk(KERN_INFO " %s ", pcc[pcc_sockets].name);
336 printk("pcc at 0x%08lx\n", t->base);
338 /* Update socket interrupt information, capabilities */
339 t->socket.features |= (SS_CAP_PCCARD | SS_CAP_STATIC_MAP);
340 t->socket.map_size = M32R_PCC_MAPSIZE;
341 t->socket.io_offset = ioaddr; /* use for io access offset */
342 t->socket.irq_mask = 0;
343 t->socket.pci_irq = 2 + pcc_sockets; /* XXX */
345 request_irq(irq, pcc_interrupt, 0, "m32r-pcc", pcc_interrupt);
347 pcc_sockets++;
349 return;
353 /*====================================================================*/
355 static irqreturn_t pcc_interrupt(int irq, void *dev, struct pt_regs *regs)
357 int i, j, irc;
358 u_int events, active;
359 int handled = 0;
361 debug(4, "m32r: pcc_interrupt(%d)\n", irq);
363 for (j = 0; j < 20; j++) {
364 active = 0;
365 for (i = 0; i < pcc_sockets; i++) {
366 if ((socket[i].cs_irq != irq) &&
367 (socket[i].socket.pci_irq != irq))
368 continue;
369 handled = 1;
370 irc = pcc_get(i, PCIRC);
371 irc >>=16;
372 debug(2, "m32r-pcc:interrput: socket %d pcirc 0x%02x ", i, irc);
373 if (!irc)
374 continue;
376 events = (irc) ? SS_DETECT : 0;
377 events |= (pcc_get(i,PCCR) & PCCR_PCEN) ? SS_READY : 0;
378 debug(2, " event 0x%02x\n", events);
380 if (events)
381 pcmcia_parse_events(&socket[i].socket, events);
383 active |= events;
384 active = 0;
386 if (!active) break;
388 if (j == 20)
389 printk(KERN_NOTICE "m32r-pcc: infinite loop in interrupt handler\n");
391 debug(4, "m32r-pcc: interrupt done\n");
393 return IRQ_RETVAL(handled);
394 } /* pcc_interrupt */
396 static void pcc_interrupt_wrapper(u_long data)
398 pcc_interrupt(0, NULL, NULL);
399 init_timer(&poll_timer);
400 poll_timer.expires = jiffies + poll_interval;
401 add_timer(&poll_timer);
404 /*====================================================================*/
406 static int _pcc_get_status(u_short sock, u_int *value)
408 u_int status;
410 status = pcc_get(sock,PCIRC);
411 *value = ((status & PCIRC_CDIN1) && (status & PCIRC_CDIN2))
412 ? SS_DETECT : 0;
414 status = pcc_get(sock,PCCR);
416 #if 0
417 *value |= (status & PCCR_PCEN) ? SS_READY : 0;
418 #else
419 *value |= SS_READY; /* XXX: always */
420 #endif
422 status = pcc_get(sock,PCCSIGCR);
423 *value |= (status & PCCSIGCR_VEN) ? SS_POWERON : 0;
425 debug(3, "m32r-pcc: GetStatus(%d) = %#4.4x\n", sock, *value);
426 return 0;
427 } /* _get_status */
429 /*====================================================================*/
431 static int _pcc_set_socket(u_short sock, socket_state_t *state)
433 u_long reg = 0;
435 debug(3, "m32r-pcc: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
436 "io_irq %d, csc_mask %#2.2x)", sock, state->flags,
437 state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
439 if (state->Vcc) {
441 * 5V only
443 if (state->Vcc == 50) {
444 reg |= PCCSIGCR_VEN;
445 } else {
446 return -EINVAL;
450 if (state->flags & SS_RESET) {
451 debug(3, ":RESET\n");
452 reg |= PCCSIGCR_CRST;
454 if (state->flags & SS_OUTPUT_ENA){
455 debug(3, ":OUTPUT_ENA\n");
456 /* bit clear */
457 } else {
458 reg |= PCCSIGCR_SEN;
461 pcc_set(sock,PCCSIGCR,reg);
463 #ifdef DEBUG
464 if(state->flags & SS_IOCARD){
465 debug(3, ":IOCARD");
467 if (state->flags & SS_PWR_AUTO) {
468 debug(3, ":PWR_AUTO");
470 if (state->csc_mask & SS_DETECT)
471 debug(3, ":csc-SS_DETECT");
472 if (state->flags & SS_IOCARD) {
473 if (state->csc_mask & SS_STSCHG)
474 debug(3, ":STSCHG");
475 } else {
476 if (state->csc_mask & SS_BATDEAD)
477 debug(3, ":BATDEAD");
478 if (state->csc_mask & SS_BATWARN)
479 debug(3, ":BATWARN");
480 if (state->csc_mask & SS_READY)
481 debug(3, ":READY");
483 debug(3, "\n");
484 #endif
485 return 0;
486 } /* _set_socket */
488 /*====================================================================*/
490 static int _pcc_set_io_map(u_short sock, struct pccard_io_map *io)
492 u_char map;
494 debug(3, "m32r-pcc: SetIOMap(%d, %d, %#2.2x, %d ns, "
495 "%#lx-%#lx)\n", sock, io->map, io->flags,
496 io->speed, io->start, io->stop);
497 map = io->map;
499 return 0;
500 } /* _set_io_map */
502 /*====================================================================*/
504 static int _pcc_set_mem_map(u_short sock, struct pccard_mem_map *mem)
507 u_char map = mem->map;
508 u_long mode;
509 u_long addr;
510 pcc_socket_t *t = &socket[sock];
511 #ifdef CHAOS_PCC_DEBUG
512 #if 0
513 pcc_as_t last = t->current_space;
514 #endif
515 #endif
517 debug(3, "m32r-pcc: SetMemMap(%d, %d, %#2.2x, %d ns, "
518 "%#lx, %#x)\n", sock, map, mem->flags,
519 mem->speed, mem->static_start, mem->card_start);
522 * sanity check
524 if ((map > MAX_WIN) || (mem->card_start > 0x3ffffff)){
525 return -EINVAL;
529 * de-activate
531 if ((mem->flags & MAP_ACTIVE) == 0) {
532 t->current_space = as_none;
533 return 0;
537 * Disable first
539 pcc_set(sock, PCCR, 0);
542 * Set mode
544 if (mem->flags & MAP_ATTRIB) {
545 mode = PCMOD_AS_ATTRIB | PCMOD_CBSZ;
546 t->current_space = as_attr;
547 } else {
548 mode = 0; /* common memory */
549 t->current_space = as_comm;
551 pcc_set(sock, PCMOD, mode);
554 * Set address
556 addr = t->mapaddr + (mem->card_start & M32R_PCC_MAPMASK);
557 pcc_set(sock, PCADR, addr);
559 mem->static_start = addr + mem->card_start;
562 * Enable again
564 pcc_set(sock, PCCR, 1);
566 #ifdef CHAOS_PCC_DEBUG
567 #if 0
568 if (last != as_attr) {
569 #else
570 if (1) {
571 #endif
572 dummy_readbuf = *(u_char *)(addr + KSEG1);
574 #endif
576 return 0;
578 } /* _set_mem_map */
580 #if 0 /* driver model ordering issue */
581 /*======================================================================
583 Routines for accessing socket information and register dumps via
584 /proc/bus/pccard/...
586 ======================================================================*/
588 static ssize_t show_info(struct class_device *class_dev, char *buf)
590 pcc_socket_t *s = container_of(class_dev, struct pcc_socket,
591 socket.dev);
593 return sprintf(buf, "type: %s\nbase addr: 0x%08lx\n",
594 pcc[s->type].name, s->base);
597 static ssize_t show_exca(struct class_device *class_dev, char *buf)
599 /* FIXME */
601 return 0;
604 static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
605 static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
606 #endif
608 /*====================================================================*/
610 /* this is horribly ugly... proper locking needs to be done here at
611 * some time... */
612 #define LOCKED(x) do { \
613 int retval; \
614 unsigned long flags; \
615 spin_lock_irqsave(&pcc_lock, flags); \
616 retval = x; \
617 spin_unlock_irqrestore(&pcc_lock, flags); \
618 return retval; \
619 } while (0)
622 static int pcc_get_status(struct pcmcia_socket *s, u_int *value)
624 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
626 if (socket[sock].flags & IS_ALIVE) {
627 *value = 0;
628 return -EINVAL;
630 LOCKED(_pcc_get_status(sock, value));
633 static int pcc_set_socket(struct pcmcia_socket *s, socket_state_t *state)
635 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
637 if (socket[sock].flags & IS_ALIVE)
638 return -EINVAL;
640 LOCKED(_pcc_set_socket(sock, state));
643 static int pcc_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
645 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
647 if (socket[sock].flags & IS_ALIVE)
648 return -EINVAL;
649 LOCKED(_pcc_set_io_map(sock, io));
652 static int pcc_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
654 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
656 if (socket[sock].flags & IS_ALIVE)
657 return -EINVAL;
658 LOCKED(_pcc_set_mem_map(sock, mem));
661 static int pcc_init(struct pcmcia_socket *s)
663 debug(4, "m32r-pcc: init call\n");
664 return 0;
667 static struct pccard_operations pcc_operations = {
668 .init = pcc_init,
669 .get_status = pcc_get_status,
670 .set_socket = pcc_set_socket,
671 .set_io_map = pcc_set_io_map,
672 .set_mem_map = pcc_set_mem_map,
675 /*====================================================================*/
677 static struct device_driver pcc_driver = {
678 .name = "pcc",
679 .bus = &platform_bus_type,
680 .suspend = pcmcia_socket_dev_suspend,
681 .resume = pcmcia_socket_dev_resume,
684 static struct platform_device pcc_device = {
685 .name = "pcc",
686 .id = 0,
689 /*====================================================================*/
691 static int __init init_m32r_pcc(void)
693 int i, ret;
695 ret = driver_register(&pcc_driver);
696 if (ret)
697 return ret;
699 ret = platform_device_register(&pcc_device);
700 if (ret){
701 driver_unregister(&pcc_driver);
702 return ret;
705 printk(KERN_INFO "m32r PCC probe:\n");
707 pcc_sockets = 0;
709 add_pcc_socket(M32R_PCC0_BASE, PCC0_IRQ, M32R_PCC0_MAPBASE, 0x1000);
711 #ifdef CONFIG_M32RPCC_SLOT2
712 add_pcc_socket(M32R_PCC1_BASE, PCC1_IRQ, M32R_PCC1_MAPBASE, 0x2000);
713 #endif
715 if (pcc_sockets == 0) {
716 printk("socket is not found.\n");
717 platform_device_unregister(&pcc_device);
718 driver_unregister(&pcc_driver);
719 return -ENODEV;
722 /* Set up interrupt handler(s) */
724 for (i = 0 ; i < pcc_sockets ; i++) {
725 socket[i].socket.dev.dev = &pcc_device.dev;
726 socket[i].socket.ops = &pcc_operations;
727 socket[i].socket.resource_ops = &pccard_static_ops;
728 socket[i].socket.owner = THIS_MODULE;
729 socket[i].number = i;
730 ret = pcmcia_register_socket(&socket[i].socket);
731 if (!ret)
732 socket[i].flags |= IS_REGISTERED;
734 #if 0 /* driver model ordering issue */
735 class_device_create_file(&socket[i].socket.dev,
736 &class_device_attr_info);
737 class_device_create_file(&socket[i].socket.dev,
738 &class_device_attr_exca);
739 #endif
742 /* Finally, schedule a polling interrupt */
743 if (poll_interval != 0) {
744 poll_timer.function = pcc_interrupt_wrapper;
745 poll_timer.data = 0;
746 init_timer(&poll_timer);
747 poll_timer.expires = jiffies + poll_interval;
748 add_timer(&poll_timer);
751 return 0;
752 } /* init_m32r_pcc */
754 static void __exit exit_m32r_pcc(void)
756 int i;
758 for (i = 0; i < pcc_sockets; i++)
759 if (socket[i].flags & IS_REGISTERED)
760 pcmcia_unregister_socket(&socket[i].socket);
762 platform_device_unregister(&pcc_device);
763 if (poll_interval != 0)
764 del_timer_sync(&poll_timer);
766 driver_unregister(&pcc_driver);
767 } /* exit_m32r_pcc */
769 module_init(init_m32r_pcc);
770 module_exit(exit_m32r_pcc);
771 MODULE_LICENSE("Dual MPL/GPL");
772 /*====================================================================*/