2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44 #include <linux/init.h>
45 #include <linux/smp.h>
46 #include <linux/module.h>
47 #include <linux/sched.h>
48 #include <linux/percpu.h>
49 #include <linux/bootmem.h>
50 #include <linux/err.h>
51 #include <linux/nmi.h>
52 #include <linux/tboot.h>
53 #include <linux/stackprotector.h>
54 #include <linux/gfp.h>
55 #include <linux/cpuidle.h>
62 #include <asm/realmode.h>
65 #include <asm/pgtable.h>
66 #include <asm/tlbflush.h>
68 #include <asm/mwait.h>
70 #include <asm/io_apic.h>
71 #include <asm/setup.h>
72 #include <asm/uv/uv.h>
73 #include <linux/mc146818rtc.h>
75 #include <asm/smpboot_hooks.h>
76 #include <asm/i8259.h>
78 #include <asm/realmode.h>
80 /* State of each CPU */
81 DEFINE_PER_CPU(int, cpu_state
) = { 0 };
83 #ifdef CONFIG_HOTPLUG_CPU
85 * We need this for trampoline_base protection from concurrent accesses when
86 * off- and onlining cores wildly.
88 static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex
);
90 void cpu_hotplug_driver_lock(void)
92 mutex_lock(&x86_cpu_hotplug_driver_mutex
);
95 void cpu_hotplug_driver_unlock(void)
97 mutex_unlock(&x86_cpu_hotplug_driver_mutex
);
100 ssize_t
arch_cpu_probe(const char *buf
, size_t count
) { return -1; }
101 ssize_t
arch_cpu_release(const char *buf
, size_t count
) { return -1; }
104 /* Number of siblings per CPU package */
105 int smp_num_siblings
= 1;
106 EXPORT_SYMBOL(smp_num_siblings
);
108 /* Last level cache ID of each logical CPU */
109 DEFINE_PER_CPU_READ_MOSTLY(u16
, cpu_llc_id
) = BAD_APICID
;
111 /* representing HT siblings of each logical CPU */
112 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t
, cpu_sibling_map
);
113 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map
);
115 /* representing HT and core siblings of each logical CPU */
116 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t
, cpu_core_map
);
117 EXPORT_PER_CPU_SYMBOL(cpu_core_map
);
119 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t
, cpu_llc_shared_map
);
121 /* Per CPU bogomips and other parameters */
122 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86
, cpu_info
);
123 EXPORT_PER_CPU_SYMBOL(cpu_info
);
125 atomic_t init_deasserted
;
128 * Report back to the Boot Processor.
131 static void __cpuinit
smp_callin(void)
134 unsigned long timeout
;
137 * If waken up by an INIT in an 82489DX configuration
138 * we may get here before an INIT-deassert IPI reaches
139 * our local APIC. We have to wait for the IPI or we'll
140 * lock up on an APIC access.
142 if (apic
->wait_for_init_deassert
)
143 apic
->wait_for_init_deassert(&init_deasserted
);
146 * (This works even if the APIC is not enabled.)
148 phys_id
= read_apic_id();
149 cpuid
= smp_processor_id();
150 if (cpumask_test_cpu(cpuid
, cpu_callin_mask
)) {
151 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__
,
154 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid
, phys_id
);
157 * STARTUP IPIs are fragile beasts as they might sometimes
158 * trigger some glue motherboard logic. Complete APIC bus
159 * silence for 1 second, this overestimates the time the
160 * boot CPU is spending to send the up to 2 STARTUP IPIs
161 * by a factor of two. This should be enough.
165 * Waiting 2s total for startup (udelay is not yet working)
167 timeout
= jiffies
+ 2*HZ
;
168 while (time_before(jiffies
, timeout
)) {
170 * Has the boot CPU finished it's STARTUP sequence?
172 if (cpumask_test_cpu(cpuid
, cpu_callout_mask
))
177 if (!time_before(jiffies
, timeout
)) {
178 panic("%s: CPU%d started up but did not get a callout!\n",
183 * the boot CPU has finished the init stage and is spinning
184 * on callin_map until we finish. We are free to set up this
185 * CPU, first the APIC. (this is probably redundant on most
189 pr_debug("CALLIN, before setup_local_APIC()\n");
190 if (apic
->smp_callin_clear_local_apic
)
191 apic
->smp_callin_clear_local_apic();
193 end_local_APIC_setup();
196 * Need to setup vector mappings before we enable interrupts.
198 setup_vector_irq(smp_processor_id());
201 * Save our processor parameters. Note: this information
202 * is needed for clock calibration.
204 smp_store_cpu_info(cpuid
);
208 * Update loops_per_jiffy in cpu_data. Previous call to
209 * smp_store_cpu_info() stored a value that is close but not as
210 * accurate as the value just calculated.
213 cpu_data(cpuid
).loops_per_jiffy
= loops_per_jiffy
;
214 pr_debug("Stack at about %p\n", &cpuid
);
217 * This must be done before setting cpu_online_mask
218 * or calling notify_cpu_starting.
220 set_cpu_sibling_map(raw_smp_processor_id());
223 notify_cpu_starting(cpuid
);
226 * Allow the master to continue.
228 cpumask_set_cpu(cpuid
, cpu_callin_mask
);
232 * Activate a secondary processor.
234 notrace
static void __cpuinit
start_secondary(void *unused
)
237 * Don't put *anything* before cpu_init(), SMP booting is too
238 * fragile that we want to limit the things done here to the
239 * most necessary things.
242 x86_cpuinit
.early_percpu_clock_init();
247 /* switch away from the initial page table */
248 load_cr3(swapper_pg_dir
);
252 /* otherwise gcc will move up smp_processor_id before the cpu_init */
255 * Check TSC synchronization with the BP:
257 check_tsc_sync_target();
260 * We need to hold vector_lock so there the set of online cpus
261 * does not change while we are assigning vectors to cpus. Holding
262 * this lock ensures we don't half assign or remove an irq from a cpu.
265 set_cpu_online(smp_processor_id(), true);
266 unlock_vector_lock();
267 per_cpu(cpu_state
, smp_processor_id()) = CPU_ONLINE
;
268 x86_platform
.nmi_init();
270 /* enable local interrupts */
273 /* to prevent fake stack check failure in clock setup */
274 boot_init_stack_canary();
276 x86_cpuinit
.setup_percpu_clockev();
283 * The bootstrap kernel entry code has set these up. Save them for
287 void __cpuinit
smp_store_cpu_info(int id
)
289 struct cpuinfo_x86
*c
= &cpu_data(id
);
294 identify_secondary_cpu(c
);
297 static bool __cpuinit
298 topology_sane(struct cpuinfo_x86
*c
, struct cpuinfo_x86
*o
, const char *name
)
300 int cpu1
= c
->cpu_index
, cpu2
= o
->cpu_index
;
302 return !WARN_ONCE(cpu_to_node(cpu1
) != cpu_to_node(cpu2
),
303 "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
304 "[node: %d != %d]. Ignoring dependency.\n",
305 cpu1
, name
, cpu2
, cpu_to_node(cpu1
), cpu_to_node(cpu2
));
308 #define link_mask(_m, c1, c2) \
310 cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
311 cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
314 static bool __cpuinit
match_smt(struct cpuinfo_x86
*c
, struct cpuinfo_x86
*o
)
316 if (cpu_has(c
, X86_FEATURE_TOPOEXT
)) {
317 int cpu1
= c
->cpu_index
, cpu2
= o
->cpu_index
;
319 if (c
->phys_proc_id
== o
->phys_proc_id
&&
320 per_cpu(cpu_llc_id
, cpu1
) == per_cpu(cpu_llc_id
, cpu2
) &&
321 c
->compute_unit_id
== o
->compute_unit_id
)
322 return topology_sane(c
, o
, "smt");
324 } else if (c
->phys_proc_id
== o
->phys_proc_id
&&
325 c
->cpu_core_id
== o
->cpu_core_id
) {
326 return topology_sane(c
, o
, "smt");
332 static bool __cpuinit
match_llc(struct cpuinfo_x86
*c
, struct cpuinfo_x86
*o
)
334 int cpu1
= c
->cpu_index
, cpu2
= o
->cpu_index
;
336 if (per_cpu(cpu_llc_id
, cpu1
) != BAD_APICID
&&
337 per_cpu(cpu_llc_id
, cpu1
) == per_cpu(cpu_llc_id
, cpu2
))
338 return topology_sane(c
, o
, "llc");
343 static bool __cpuinit
match_mc(struct cpuinfo_x86
*c
, struct cpuinfo_x86
*o
)
345 if (c
->phys_proc_id
== o
->phys_proc_id
) {
346 if (cpu_has(c
, X86_FEATURE_AMD_DCM
))
349 return topology_sane(c
, o
, "mc");
354 void __cpuinit
set_cpu_sibling_map(int cpu
)
356 bool has_mc
= boot_cpu_data
.x86_max_cores
> 1;
357 bool has_smt
= smp_num_siblings
> 1;
358 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
359 struct cpuinfo_x86
*o
;
362 cpumask_set_cpu(cpu
, cpu_sibling_setup_mask
);
364 if (!has_smt
&& !has_mc
) {
365 cpumask_set_cpu(cpu
, cpu_sibling_mask(cpu
));
366 cpumask_set_cpu(cpu
, cpu_llc_shared_mask(cpu
));
367 cpumask_set_cpu(cpu
, cpu_core_mask(cpu
));
372 for_each_cpu(i
, cpu_sibling_setup_mask
) {
375 if ((i
== cpu
) || (has_smt
&& match_smt(c
, o
)))
376 link_mask(sibling
, cpu
, i
);
378 if ((i
== cpu
) || (has_mc
&& match_llc(c
, o
)))
379 link_mask(llc_shared
, cpu
, i
);
384 * This needs a separate iteration over the cpus because we rely on all
385 * cpu_sibling_mask links to be set-up.
387 for_each_cpu(i
, cpu_sibling_setup_mask
) {
390 if ((i
== cpu
) || (has_mc
&& match_mc(c
, o
))) {
391 link_mask(core
, cpu
, i
);
394 * Does this new cpu bringup a new core?
396 if (cpumask_weight(cpu_sibling_mask(cpu
)) == 1) {
398 * for each core in package, increment
399 * the booted_cores for this new cpu
401 if (cpumask_first(cpu_sibling_mask(i
)) == i
)
404 * increment the core count for all
405 * the other cpus in this package
408 cpu_data(i
).booted_cores
++;
409 } else if (i
!= cpu
&& !c
->booted_cores
)
410 c
->booted_cores
= cpu_data(i
).booted_cores
;
415 /* maps the cpu to the sched domain representing multi-core */
416 const struct cpumask
*cpu_coregroup_mask(int cpu
)
418 return cpu_llc_shared_mask(cpu
);
421 static void impress_friends(void)
424 unsigned long bogosum
= 0;
426 * Allow the user to impress friends.
428 pr_debug("Before bogomips\n");
429 for_each_possible_cpu(cpu
)
430 if (cpumask_test_cpu(cpu
, cpu_callout_mask
))
431 bogosum
+= cpu_data(cpu
).loops_per_jiffy
;
432 pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
435 (bogosum
/(5000/HZ
))%100);
437 pr_debug("Before bogocount - setting activated=1\n");
440 void __inquire_remote_apic(int apicid
)
442 unsigned i
, regs
[] = { APIC_ID
>> 4, APIC_LVR
>> 4, APIC_SPIV
>> 4 };
443 const char * const names
[] = { "ID", "VERSION", "SPIV" };
447 pr_info("Inquiring remote APIC 0x%x...\n", apicid
);
449 for (i
= 0; i
< ARRAY_SIZE(regs
); i
++) {
450 pr_info("... APIC 0x%x %s: ", apicid
, names
[i
]);
455 status
= safe_apic_wait_icr_idle();
457 pr_cont("a previous APIC delivery may have failed\n");
459 apic_icr_write(APIC_DM_REMRD
| regs
[i
], apicid
);
464 status
= apic_read(APIC_ICR
) & APIC_ICR_RR_MASK
;
465 } while (status
== APIC_ICR_RR_INPROG
&& timeout
++ < 1000);
468 case APIC_ICR_RR_VALID
:
469 status
= apic_read(APIC_RRR
);
470 pr_cont("%08x\n", status
);
479 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
480 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
481 * won't ... remember to clear down the APIC, etc later.
484 wakeup_secondary_cpu_via_nmi(int logical_apicid
, unsigned long start_eip
)
486 unsigned long send_status
, accept_status
= 0;
490 /* Boot on the stack */
491 /* Kick the second */
492 apic_icr_write(APIC_DM_NMI
| apic
->dest_logical
, logical_apicid
);
494 pr_debug("Waiting for send to finish...\n");
495 send_status
= safe_apic_wait_icr_idle();
498 * Give the other CPU some time to accept the IPI.
501 if (APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
])) {
502 maxlvt
= lapic_get_maxlvt();
503 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
504 apic_write(APIC_ESR
, 0);
505 accept_status
= (apic_read(APIC_ESR
) & 0xEF);
507 pr_debug("NMI sent\n");
510 pr_err("APIC never delivered???\n");
512 pr_err("APIC delivery error (%lx)\n", accept_status
);
514 return (send_status
| accept_status
);
518 wakeup_secondary_cpu_via_init(int phys_apicid
, unsigned long start_eip
)
520 unsigned long send_status
, accept_status
= 0;
521 int maxlvt
, num_starts
, j
;
523 maxlvt
= lapic_get_maxlvt();
526 * Be paranoid about clearing APIC errors.
528 if (APIC_INTEGRATED(apic_version
[phys_apicid
])) {
529 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
530 apic_write(APIC_ESR
, 0);
534 pr_debug("Asserting INIT\n");
537 * Turn INIT on target chip
542 apic_icr_write(APIC_INT_LEVELTRIG
| APIC_INT_ASSERT
| APIC_DM_INIT
,
545 pr_debug("Waiting for send to finish...\n");
546 send_status
= safe_apic_wait_icr_idle();
550 pr_debug("Deasserting INIT\n");
554 apic_icr_write(APIC_INT_LEVELTRIG
| APIC_DM_INIT
, phys_apicid
);
556 pr_debug("Waiting for send to finish...\n");
557 send_status
= safe_apic_wait_icr_idle();
560 atomic_set(&init_deasserted
, 1);
563 * Should we send STARTUP IPIs ?
565 * Determine this based on the APIC version.
566 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
568 if (APIC_INTEGRATED(apic_version
[phys_apicid
]))
574 * Paravirt / VMI wants a startup IPI hook here to set up the
575 * target processor state.
577 startup_ipi_hook(phys_apicid
, (unsigned long) start_secondary
,
581 * Run STARTUP IPI loop.
583 pr_debug("#startup loops: %d\n", num_starts
);
585 for (j
= 1; j
<= num_starts
; j
++) {
586 pr_debug("Sending STARTUP #%d\n", j
);
587 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
588 apic_write(APIC_ESR
, 0);
590 pr_debug("After apic_write\n");
597 /* Boot on the stack */
598 /* Kick the second */
599 apic_icr_write(APIC_DM_STARTUP
| (start_eip
>> 12),
603 * Give the other CPU some time to accept the IPI.
607 pr_debug("Startup point 1\n");
609 pr_debug("Waiting for send to finish...\n");
610 send_status
= safe_apic_wait_icr_idle();
613 * Give the other CPU some time to accept the IPI.
616 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
617 apic_write(APIC_ESR
, 0);
618 accept_status
= (apic_read(APIC_ESR
) & 0xEF);
619 if (send_status
|| accept_status
)
622 pr_debug("After Startup\n");
625 pr_err("APIC never delivered???\n");
627 pr_err("APIC delivery error (%lx)\n", accept_status
);
629 return (send_status
| accept_status
);
632 /* reduce the number of lines printed when booting a large cpu count system */
633 static void __cpuinit
announce_cpu(int cpu
, int apicid
)
635 static int current_node
= -1;
636 int node
= early_cpu_to_node(cpu
);
638 if (system_state
== SYSTEM_BOOTING
) {
639 if (node
!= current_node
) {
640 if (current_node
> (-1))
643 pr_info("Booting Node %3d, Processors ", node
);
645 pr_cont(" #%d%s", cpu
, cpu
== (nr_cpu_ids
- 1) ? " OK\n" : "");
648 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
653 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
654 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
655 * Returns zero if CPU booted OK, else error code from
656 * ->wakeup_secondary_cpu.
658 static int __cpuinit
do_boot_cpu(int apicid
, int cpu
, struct task_struct
*idle
)
660 volatile u32
*trampoline_status
=
661 (volatile u32
*) __va(real_mode_header
->trampoline_status
);
662 /* start_ip had better be page-aligned! */
663 unsigned long start_ip
= real_mode_header
->trampoline_start
;
665 unsigned long boot_error
= 0;
668 alternatives_smp_switch(1);
670 idle
->thread
.sp
= (unsigned long) (((struct pt_regs
*)
671 (THREAD_SIZE
+ task_stack_page(idle
))) - 1);
672 per_cpu(current_task
, cpu
) = idle
;
675 /* Stack for startup_32 can be just as for start_secondary onwards */
678 clear_tsk_thread_flag(idle
, TIF_FORK
);
679 initial_gs
= per_cpu_offset(cpu
);
680 per_cpu(kernel_stack
, cpu
) =
681 (unsigned long)task_stack_page(idle
) -
682 KERNEL_STACK_OFFSET
+ THREAD_SIZE
;
684 early_gdt_descr
.address
= (unsigned long)get_cpu_gdt_table(cpu
);
685 initial_code
= (unsigned long)start_secondary
;
686 stack_start
= idle
->thread
.sp
;
688 /* So we see what's up */
689 announce_cpu(cpu
, apicid
);
692 * This grunge runs the startup process for
693 * the targeted processor.
696 atomic_set(&init_deasserted
, 0);
698 if (get_uv_system_type() != UV_NON_UNIQUE_APIC
) {
700 pr_debug("Setting warm reset code and vector.\n");
702 smpboot_setup_warm_reset_vector(start_ip
);
704 * Be paranoid about clearing APIC errors.
706 if (APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
])) {
707 apic_write(APIC_ESR
, 0);
713 * Kick the secondary CPU. Use the method in the APIC driver
714 * if it's defined - or use an INIT boot APIC message otherwise:
716 if (apic
->wakeup_secondary_cpu
)
717 boot_error
= apic
->wakeup_secondary_cpu(apicid
, start_ip
);
719 boot_error
= wakeup_secondary_cpu_via_init(apicid
, start_ip
);
723 * allow APs to start initializing.
725 pr_debug("Before Callout %d\n", cpu
);
726 cpumask_set_cpu(cpu
, cpu_callout_mask
);
727 pr_debug("After Callout %d\n", cpu
);
730 * Wait 5s total for a response
732 for (timeout
= 0; timeout
< 50000; timeout
++) {
733 if (cpumask_test_cpu(cpu
, cpu_callin_mask
))
734 break; /* It has booted */
737 * Allow other tasks to run while we wait for the
738 * AP to come online. This also gives a chance
739 * for the MTRR work(triggered by the AP coming online)
740 * to be completed in the stop machine context.
745 if (cpumask_test_cpu(cpu
, cpu_callin_mask
)) {
746 print_cpu_msr(&cpu_data(cpu
));
747 pr_debug("CPU%d: has booted.\n", cpu
);
750 if (*trampoline_status
== 0xA5A5A5A5)
751 /* trampoline started but...? */
752 pr_err("CPU%d: Stuck ??\n", cpu
);
754 /* trampoline code not run */
755 pr_err("CPU%d: Not responding\n", cpu
);
756 if (apic
->inquire_remote_apic
)
757 apic
->inquire_remote_apic(apicid
);
762 /* Try to put things back the way they were before ... */
763 numa_remove_cpu(cpu
); /* was set by numa_add_cpu */
765 /* was set by do_boot_cpu() */
766 cpumask_clear_cpu(cpu
, cpu_callout_mask
);
768 /* was set by cpu_init() */
769 cpumask_clear_cpu(cpu
, cpu_initialized_mask
);
771 set_cpu_present(cpu
, false);
772 per_cpu(x86_cpu_to_apicid
, cpu
) = BAD_APICID
;
775 /* mark "stuck" area as not stuck */
776 *trampoline_status
= 0;
778 if (get_uv_system_type() != UV_NON_UNIQUE_APIC
) {
780 * Cleanup possible dangling ends...
782 smpboot_restore_warm_reset_vector();
787 int __cpuinit
native_cpu_up(unsigned int cpu
, struct task_struct
*tidle
)
789 int apicid
= apic
->cpu_present_to_apicid(cpu
);
793 WARN_ON(irqs_disabled());
795 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu
);
797 if (apicid
== BAD_APICID
|| apicid
== boot_cpu_physical_apicid
||
798 !physid_isset(apicid
, phys_cpu_present_map
) ||
799 !apic
->apic_id_valid(apicid
)) {
800 pr_err("%s: bad cpu %d\n", __func__
, cpu
);
805 * Already booted CPU?
807 if (cpumask_test_cpu(cpu
, cpu_callin_mask
)) {
808 pr_debug("do_boot_cpu %d Already started\n", cpu
);
813 * Save current MTRR state in case it was changed since early boot
814 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
818 per_cpu(cpu_state
, cpu
) = CPU_UP_PREPARE
;
820 err
= do_boot_cpu(apicid
, cpu
, tidle
);
822 pr_debug("do_boot_cpu failed %d\n", err
);
827 * Check TSC synchronization with the AP (keep irqs disabled
830 local_irq_save(flags
);
831 check_tsc_sync_source(cpu
);
832 local_irq_restore(flags
);
834 while (!cpu_online(cpu
)) {
836 touch_nmi_watchdog();
843 * arch_disable_smp_support() - disables SMP support for x86 at runtime
845 void arch_disable_smp_support(void)
847 disable_ioapic_support();
851 * Fall back to non SMP mode after errors.
853 * RED-PEN audit/test this more. I bet there is more state messed up here.
855 static __init
void disable_smp(void)
857 init_cpu_present(cpumask_of(0));
858 init_cpu_possible(cpumask_of(0));
859 smpboot_clear_io_apic_irqs();
861 if (smp_found_config
)
862 physid_set_mask_of_physid(boot_cpu_physical_apicid
, &phys_cpu_present_map
);
864 physid_set_mask_of_physid(0, &phys_cpu_present_map
);
865 cpumask_set_cpu(0, cpu_sibling_mask(0));
866 cpumask_set_cpu(0, cpu_core_mask(0));
870 * Various sanity checks.
872 static int __init
smp_sanity_check(unsigned max_cpus
)
876 #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
877 if (def_to_bigsmp
&& nr_cpu_ids
> 8) {
881 pr_warn("More than 8 CPUs detected - skipping them\n"
882 "Use CONFIG_X86_BIGSMP\n");
885 for_each_present_cpu(cpu
) {
887 set_cpu_present(cpu
, false);
892 for_each_possible_cpu(cpu
) {
894 set_cpu_possible(cpu
, false);
902 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map
)) {
903 pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
904 hard_smp_processor_id());
906 physid_set(hard_smp_processor_id(), phys_cpu_present_map
);
910 * If we couldn't find an SMP configuration at boot time,
911 * get out of here now!
913 if (!smp_found_config
&& !acpi_lapic
) {
915 pr_notice("SMP motherboard not detected\n");
917 if (APIC_init_uniprocessor())
918 pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
923 * Should not be necessary because the MP table should list the boot
924 * CPU too, but we do it for the sake of robustness anyway.
926 if (!apic
->check_phys_apicid_present(boot_cpu_physical_apicid
)) {
927 pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
928 boot_cpu_physical_apicid
);
929 physid_set(hard_smp_processor_id(), phys_cpu_present_map
);
934 * If we couldn't find a local APIC, then get out of here now!
936 if (APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
]) &&
939 pr_err("BIOS bug, local APIC #%d not detected!...\n",
940 boot_cpu_physical_apicid
);
941 pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
943 smpboot_clear_io_apic();
944 disable_ioapic_support();
951 * If SMP should be disabled, then really disable it!
954 pr_info("SMP mode deactivated\n");
955 smpboot_clear_io_apic();
959 bsp_end_local_APIC_setup();
966 static void __init
smp_cpu_index_default(void)
969 struct cpuinfo_x86
*c
;
971 for_each_possible_cpu(i
) {
973 /* mark all to hotplug */
974 c
->cpu_index
= nr_cpu_ids
;
979 * Prepare for SMP bootup. The MP table or ACPI has been read
980 * earlier. Just do some sanity checking here and enable APIC mode.
982 void __init
native_smp_prepare_cpus(unsigned int max_cpus
)
987 smp_cpu_index_default();
990 * Setup boot CPU information
992 smp_store_cpu_info(0); /* Final full version of the data */
993 cpumask_copy(cpu_callin_mask
, cpumask_of(0));
996 current_thread_info()->cpu
= 0; /* needed? */
997 for_each_possible_cpu(i
) {
998 zalloc_cpumask_var(&per_cpu(cpu_sibling_map
, i
), GFP_KERNEL
);
999 zalloc_cpumask_var(&per_cpu(cpu_core_map
, i
), GFP_KERNEL
);
1000 zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map
, i
), GFP_KERNEL
);
1002 set_cpu_sibling_map(0);
1005 if (smp_sanity_check(max_cpus
) < 0) {
1006 pr_info("SMP disabled\n");
1011 default_setup_apic_routing();
1014 if (read_apic_id() != boot_cpu_physical_apicid
) {
1015 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1016 read_apic_id(), boot_cpu_physical_apicid
);
1017 /* Or can we switch back to PIC here? */
1024 * Switch from PIC to APIC mode.
1029 * Enable IO APIC before setting up error vector
1031 if (!skip_ioapic_setup
&& nr_ioapics
)
1034 bsp_end_local_APIC_setup();
1036 if (apic
->setup_portio_remap
)
1037 apic
->setup_portio_remap();
1039 smpboot_setup_io_apic();
1041 * Set up local APIC timer on boot CPU.
1044 pr_info("CPU%d: ", 0);
1045 print_cpu_info(&cpu_data(0));
1046 x86_init
.timers
.setup_percpu_clockev();
1051 set_mtrr_aps_delayed_init();
1056 void arch_disable_nonboot_cpus_begin(void)
1059 * Avoid the smp alternatives switch during the disable_nonboot_cpus().
1060 * In the suspend path, we will be back in the SMP mode shortly anyways.
1062 skip_smp_alternatives
= true;
1065 void arch_disable_nonboot_cpus_end(void)
1067 skip_smp_alternatives
= false;
1070 void arch_enable_nonboot_cpus_begin(void)
1072 set_mtrr_aps_delayed_init();
1075 void arch_enable_nonboot_cpus_end(void)
1081 * Early setup to make printk work.
1083 void __init
native_smp_prepare_boot_cpu(void)
1085 int me
= smp_processor_id();
1086 switch_to_new_gdt(me
);
1087 /* already set me in cpu_online_mask in boot_cpu_init() */
1088 cpumask_set_cpu(me
, cpu_callout_mask
);
1089 per_cpu(cpu_state
, me
) = CPU_ONLINE
;
1092 void __init
native_smp_cpus_done(unsigned int max_cpus
)
1094 pr_debug("Boot done\n");
1098 #ifdef CONFIG_X86_IO_APIC
1099 setup_ioapic_dest();
1104 static int __initdata setup_possible_cpus
= -1;
1105 static int __init
_setup_possible_cpus(char *str
)
1107 get_option(&str
, &setup_possible_cpus
);
1110 early_param("possible_cpus", _setup_possible_cpus
);
1114 * cpu_possible_mask should be static, it cannot change as cpu's
1115 * are onlined, or offlined. The reason is per-cpu data-structures
1116 * are allocated by some modules at init time, and dont expect to
1117 * do this dynamically on cpu arrival/departure.
1118 * cpu_present_mask on the other hand can change dynamically.
1119 * In case when cpu_hotplug is not compiled, then we resort to current
1120 * behaviour, which is cpu_possible == cpu_present.
1123 * Three ways to find out the number of additional hotplug CPUs:
1124 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1125 * - The user can overwrite it with possible_cpus=NUM
1126 * - Otherwise don't reserve additional CPUs.
1127 * We do this because additional CPUs waste a lot of memory.
1130 __init
void prefill_possible_map(void)
1134 /* no processor from mptable or madt */
1135 if (!num_processors
)
1138 i
= setup_max_cpus
?: 1;
1139 if (setup_possible_cpus
== -1) {
1140 possible
= num_processors
;
1141 #ifdef CONFIG_HOTPLUG_CPU
1143 possible
+= disabled_cpus
;
1149 possible
= setup_possible_cpus
;
1151 total_cpus
= max_t(int, possible
, num_processors
+ disabled_cpus
);
1153 /* nr_cpu_ids could be reduced via nr_cpus= */
1154 if (possible
> nr_cpu_ids
) {
1155 pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
1156 possible
, nr_cpu_ids
);
1157 possible
= nr_cpu_ids
;
1160 #ifdef CONFIG_HOTPLUG_CPU
1161 if (!setup_max_cpus
)
1164 pr_warn("%d Processors exceeds max_cpus limit of %u\n",
1165 possible
, setup_max_cpus
);
1169 pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
1170 possible
, max_t(int, possible
- num_processors
, 0));
1172 for (i
= 0; i
< possible
; i
++)
1173 set_cpu_possible(i
, true);
1174 for (; i
< NR_CPUS
; i
++)
1175 set_cpu_possible(i
, false);
1177 nr_cpu_ids
= possible
;
1180 #ifdef CONFIG_HOTPLUG_CPU
1182 static void remove_siblinginfo(int cpu
)
1185 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
1187 for_each_cpu(sibling
, cpu_core_mask(cpu
)) {
1188 cpumask_clear_cpu(cpu
, cpu_core_mask(sibling
));
1190 * last thread sibling in this cpu core going down
1192 if (cpumask_weight(cpu_sibling_mask(cpu
)) == 1)
1193 cpu_data(sibling
).booted_cores
--;
1196 for_each_cpu(sibling
, cpu_sibling_mask(cpu
))
1197 cpumask_clear_cpu(cpu
, cpu_sibling_mask(sibling
));
1198 cpumask_clear(cpu_sibling_mask(cpu
));
1199 cpumask_clear(cpu_core_mask(cpu
));
1200 c
->phys_proc_id
= 0;
1202 cpumask_clear_cpu(cpu
, cpu_sibling_setup_mask
);
1205 static void __ref
remove_cpu_from_maps(int cpu
)
1207 set_cpu_online(cpu
, false);
1208 cpumask_clear_cpu(cpu
, cpu_callout_mask
);
1209 cpumask_clear_cpu(cpu
, cpu_callin_mask
);
1210 /* was set by cpu_init() */
1211 cpumask_clear_cpu(cpu
, cpu_initialized_mask
);
1212 numa_remove_cpu(cpu
);
1215 void cpu_disable_common(void)
1217 int cpu
= smp_processor_id();
1219 remove_siblinginfo(cpu
);
1221 /* It's now safe to remove this processor from the online map */
1223 remove_cpu_from_maps(cpu
);
1224 unlock_vector_lock();
1228 int native_cpu_disable(void)
1230 int cpu
= smp_processor_id();
1233 * Perhaps use cpufreq to drop frequency, but that could go
1234 * into generic code.
1236 * We won't take down the boot processor on i386 due to some
1237 * interrupts only being able to be serviced by the BSP.
1238 * Especially so if we're not using an IOAPIC -zwane
1245 cpu_disable_common();
1249 void native_cpu_die(unsigned int cpu
)
1251 /* We don't do anything here: idle task is faking death itself. */
1254 for (i
= 0; i
< 10; i
++) {
1255 /* They ack this in play_dead by setting CPU_DEAD */
1256 if (per_cpu(cpu_state
, cpu
) == CPU_DEAD
) {
1257 if (system_state
== SYSTEM_RUNNING
)
1258 pr_info("CPU %u is now offline\n", cpu
);
1260 if (1 == num_online_cpus())
1261 alternatives_smp_switch(0);
1266 pr_err("CPU %u didn't die...\n", cpu
);
1269 void play_dead_common(void)
1272 reset_lazy_tlbstate();
1273 amd_e400_remove_cpu(raw_smp_processor_id());
1277 __this_cpu_write(cpu_state
, CPU_DEAD
);
1280 * With physical CPU hotplug, we should halt the cpu
1282 local_irq_disable();
1286 * We need to flush the caches before going to sleep, lest we have
1287 * dirty data in our caches when we come back up.
1289 static inline void mwait_play_dead(void)
1291 unsigned int eax
, ebx
, ecx
, edx
;
1292 unsigned int highest_cstate
= 0;
1293 unsigned int highest_subcstate
= 0;
1296 struct cpuinfo_x86
*c
= __this_cpu_ptr(&cpu_info
);
1298 if (!(this_cpu_has(X86_FEATURE_MWAIT
) && mwait_usable(c
)))
1300 if (!this_cpu_has(X86_FEATURE_CLFLSH
))
1302 if (__this_cpu_read(cpu_info
.cpuid_level
) < CPUID_MWAIT_LEAF
)
1305 eax
= CPUID_MWAIT_LEAF
;
1307 native_cpuid(&eax
, &ebx
, &ecx
, &edx
);
1310 * eax will be 0 if EDX enumeration is not valid.
1311 * Initialized below to cstate, sub_cstate value when EDX is valid.
1313 if (!(ecx
& CPUID5_ECX_EXTENSIONS_SUPPORTED
)) {
1316 edx
>>= MWAIT_SUBSTATE_SIZE
;
1317 for (i
= 0; i
< 7 && edx
; i
++, edx
>>= MWAIT_SUBSTATE_SIZE
) {
1318 if (edx
& MWAIT_SUBSTATE_MASK
) {
1320 highest_subcstate
= edx
& MWAIT_SUBSTATE_MASK
;
1323 eax
= (highest_cstate
<< MWAIT_SUBSTATE_SIZE
) |
1324 (highest_subcstate
- 1);
1328 * This should be a memory location in a cache line which is
1329 * unlikely to be touched by other processors. The actual
1330 * content is immaterial as it is not actually modified in any way.
1332 mwait_ptr
= ¤t_thread_info()->flags
;
1338 * The CLFLUSH is a workaround for erratum AAI65 for
1339 * the Xeon 7400 series. It's not clear it is actually
1340 * needed, but it should be harmless in either case.
1341 * The WBINVD is insufficient due to the spurious-wakeup
1342 * case where we return around the loop.
1345 __monitor(mwait_ptr
, 0, 0);
1351 static inline void hlt_play_dead(void)
1353 if (__this_cpu_read(cpu_info
.x86
) >= 4)
1361 void native_play_dead(void)
1364 tboot_shutdown(TB_SHUTDOWN_WFS
);
1366 mwait_play_dead(); /* Only returns on failure */
1367 if (cpuidle_play_dead())
1371 #else /* ... !CONFIG_HOTPLUG_CPU */
1372 int native_cpu_disable(void)
1377 void native_cpu_die(unsigned int cpu
)
1379 /* We said "no" in __cpu_disable */
1383 void native_play_dead(void)