2 * Copyright 2012 Freescale Semiconductor, Inc.
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
12 /include/ "skeleton.dtsi"
15 interrupt-parent = <&icoll>;
34 compatible = "arm,arm926ejs";
39 compatible = "simple-bus";
42 reg = <0x80000000 0x80000>;
46 compatible = "simple-bus";
49 reg = <0x80000000 0x3c900>;
52 icoll: interrupt-controller@80000000 {
53 compatible = "fsl,imx28-icoll", "fsl,mxs-icoll";
55 #interrupt-cells = <1>;
56 reg = <0x80000000 0x2000>;
60 reg = <0x80002000 0x2000>;
66 compatible = "fsl,imx28-dma-apbh";
67 reg = <0x80004000 0x2000>;
71 reg = <0x80006000 0x800>;
77 compatible = "fsl,imx28-gpmi-nand";
80 reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
81 reg-names = "gpmi-nand", "bch";
82 interrupts = <88>, <41>;
83 interrupt-names = "gpmi-dma", "bch";
84 fsl,gpmi-dma-channel = <4>;
89 reg = <0x80010000 0x2000>;
91 fsl,ssp-dma-channel = <0>;
96 reg = <0x80012000 0x2000>;
98 fsl,ssp-dma-channel = <1>;
103 reg = <0x80014000 0x2000>;
104 interrupts = <98 84>;
105 fsl,ssp-dma-channel = <2>;
110 reg = <0x80016000 0x2000>;
111 interrupts = <99 85>;
112 fsl,ssp-dma-channel = <3>;
117 #address-cells = <1>;
119 compatible = "fsl,imx28-pinctrl", "simple-bus";
120 reg = <0x80018000 0x2000>;
123 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
127 interrupt-controller;
128 #interrupt-cells = <2>;
132 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
136 interrupt-controller;
137 #interrupt-cells = <2>;
141 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
145 interrupt-controller;
146 #interrupt-cells = <2>;
150 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
154 interrupt-controller;
155 #interrupt-cells = <2>;
159 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
163 interrupt-controller;
164 #interrupt-cells = <2>;
167 duart_pins_a: duart@0 {
170 0x3102 /* MX28_PAD_PWM0__DUART_RX */
171 0x3112 /* MX28_PAD_PWM1__DUART_TX */
173 fsl,drive-strength = <0>;
178 duart_pins_b: duart@1 {
181 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
182 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
184 fsl,drive-strength = <0>;
189 duart_4pins_a: duart-4pins@0 {
192 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
193 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
194 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
195 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
197 fsl,drive-strength = <0>;
202 gpmi_pins_a: gpmi-nand@0 {
205 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
206 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
207 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
208 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
209 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
210 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
211 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
212 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
213 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
214 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
215 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
216 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
217 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
218 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
219 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
221 fsl,drive-strength = <0>;
226 gpmi_status_cfg: gpmi-status-cfg {
228 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
229 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
230 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
232 fsl,drive-strength = <2>;
235 auart0_pins_a: auart0@0 {
238 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
239 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
240 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
241 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
243 fsl,drive-strength = <0>;
248 auart0_2pins_a: auart0-2pins@0 {
251 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
252 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
254 fsl,drive-strength = <0>;
259 auart1_pins_a: auart1@0 {
262 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
263 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
264 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
265 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
267 fsl,drive-strength = <0>;
272 auart1_2pins_a: auart1-2pins@0 {
275 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
276 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
278 fsl,drive-strength = <0>;
283 auart2_2pins_a: auart2-2pins@0 {
286 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
287 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
289 fsl,drive-strength = <0>;
294 auart3_pins_a: auart3@0 {
297 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
298 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
299 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
300 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
302 fsl,drive-strength = <0>;
307 auart3_2pins_a: auart3-2pins@0 {
310 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
311 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
313 fsl,drive-strength = <0>;
318 mac0_pins_a: mac0@0 {
321 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
322 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
323 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
324 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
325 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
326 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
327 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
328 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
329 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
331 fsl,drive-strength = <1>;
336 mac1_pins_a: mac1@0 {
339 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
340 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
341 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
342 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
343 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
344 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
346 fsl,drive-strength = <1>;
351 mmc0_8bit_pins_a: mmc0-8bit@0 {
354 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
355 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
356 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
357 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
358 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
359 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
360 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
361 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
362 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
363 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
364 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
366 fsl,drive-strength = <1>;
371 mmc0_4bit_pins_a: mmc0-4bit@0 {
374 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
375 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
376 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
377 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
378 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
379 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
380 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
382 fsl,drive-strength = <1>;
387 mmc0_cd_cfg: mmc0-cd-cfg {
389 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
394 mmc0_sck_cfg: mmc0-sck-cfg {
396 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
398 fsl,drive-strength = <2>;
402 i2c0_pins_a: i2c0@0 {
405 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
406 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
408 fsl,drive-strength = <1>;
413 saif0_pins_a: saif0@0 {
416 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
417 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
418 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
419 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
421 fsl,drive-strength = <2>;
426 saif1_pins_a: saif1@0 {
429 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
431 fsl,drive-strength = <2>;
436 pwm0_pins_a: pwm0@0 {
439 0x3100 /* MX28_PAD_PWM0__PWM_0 */
441 fsl,drive-strength = <0>;
446 pwm2_pins_a: pwm2@0 {
449 0x3120 /* MX28_PAD_PWM2__PWM_2 */
451 fsl,drive-strength = <0>;
456 lcdif_24bit_pins_a: lcdif-24bit@0 {
459 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
460 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
461 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
462 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
463 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
464 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
465 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
466 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
467 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
468 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
469 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
470 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
471 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
472 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
473 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
474 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
475 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
476 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
477 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
478 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
479 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
480 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
481 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
482 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
484 fsl,drive-strength = <0>;
489 can0_pins_a: can0@0 {
492 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
493 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
495 fsl,drive-strength = <0>;
500 can1_pins_a: can1@0 {
503 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
504 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
506 fsl,drive-strength = <0>;
513 reg = <0x8001c000 0x2000>;
519 reg = <0x80022000 0x2000>;
524 compatible = "fsl,imx28-dma-apbx";
525 reg = <0x80024000 0x2000>;
529 reg = <0x80028000 0x2000>;
530 interrupts = <52 53 54>;
535 reg = <0x8002a000 0x2000>;
541 reg = <0x8002c000 0x2000>;
546 reg = <0x8002e000 0x2000>;
551 compatible = "fsl,imx28-lcdif";
552 reg = <0x80030000 0x2000>;
553 interrupts = <38 86>;
558 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
559 reg = <0x80032000 0x2000>;
565 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
566 reg = <0x80034000 0x2000>;
572 reg = <0x8003c000 0x200>;
576 simgpmisel@8003c200 {
577 reg = <0x8003c200 0x100>;
582 reg = <0x8003c300 0x100>;
587 reg = <0x8003c400 0x100>;
592 reg = <0x8003c500 0x100>;
597 reg = <0x8003c700 0x100>;
602 reg = <0x8003c800 0x100>;
608 compatible = "simple-bus";
609 #address-cells = <1>;
611 reg = <0x80040000 0x40000>;
615 reg = <0x80040000 0x2000>;
619 saif0: saif@80042000 {
620 compatible = "fsl,imx28-saif";
621 reg = <0x80042000 0x2000>;
622 interrupts = <59 80>;
623 fsl,saif-dma-channel = <4>;
628 reg = <0x80044000 0x2000>;
632 saif1: saif@80046000 {
633 compatible = "fsl,imx28-saif";
634 reg = <0x80046000 0x2000>;
635 interrupts = <58 81>;
636 fsl,saif-dma-channel = <5>;
641 reg = <0x80050000 0x2000>;
646 reg = <0x80054000 0x2000>;
647 interrupts = <45 66>;
652 compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
653 reg = <0x80056000 0x2000>;
658 #address-cells = <1>;
660 compatible = "fsl,imx28-i2c";
661 reg = <0x80058000 0x2000>;
662 interrupts = <111 68>;
663 clock-frequency = <100000>;
668 #address-cells = <1>;
670 compatible = "fsl,imx28-i2c";
671 reg = <0x8005a000 0x2000>;
672 interrupts = <110 69>;
673 clock-frequency = <100000>;
678 compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
679 reg = <0x80064000 0x2000>;
681 fsl,pwm-number = <8>;
686 reg = <0x80068000 0x2000>;
690 auart0: serial@8006a000 {
691 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
692 reg = <0x8006a000 0x2000>;
693 interrupts = <112 70 71>;
697 auart1: serial@8006c000 {
698 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
699 reg = <0x8006c000 0x2000>;
700 interrupts = <113 72 73>;
704 auart2: serial@8006e000 {
705 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
706 reg = <0x8006e000 0x2000>;
707 interrupts = <114 74 75>;
711 auart3: serial@80070000 {
712 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
713 reg = <0x80070000 0x2000>;
714 interrupts = <115 76 77>;
718 auart4: serial@80072000 {
719 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
720 reg = <0x80072000 0x2000>;
721 interrupts = <116 78 79>;
725 duart: serial@80074000 {
726 compatible = "arm,pl011", "arm,primecell";
727 reg = <0x80074000 0x1000>;
732 usbphy0: usbphy@8007c000 {
733 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
734 reg = <0x8007c000 0x2000>;
738 usbphy1: usbphy@8007e000 {
739 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
740 reg = <0x8007e000 0x2000>;
747 compatible = "simple-bus";
748 #address-cells = <1>;
750 reg = <0x80080000 0x80000>;
754 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
755 reg = <0x80080000 0x10000>;
757 fsl,usbphy = <&usbphy0>;
762 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
763 reg = <0x80090000 0x10000>;
765 fsl,usbphy = <&usbphy1>;
770 reg = <0x800c0000 0x10000>;
774 mac0: ethernet@800f0000 {
775 compatible = "fsl,imx28-fec";
776 reg = <0x800f0000 0x4000>;
781 mac1: ethernet@800f4000 {
782 compatible = "fsl,imx28-fec";
783 reg = <0x800f4000 0x4000>;
789 reg = <0x800f8000 0x8000>;