2 * OMAP2xxx DVFS virtual clock functions
4 * Copyright (C) 2005-2008 Texas Instruments, Inc.
5 * Copyright (C) 2004-2010 Nokia Corporation
8 * Richard Woodruff <r-woodruff2@ti.com>
11 * Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
12 * Gordon McNutt and RidgeRun, Inc.
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
18 * XXX Some of this code should be replaceable by the upcoming OPP layer
19 * code. However, some notion of "rate set" is probably still necessary
20 * for OMAP2xxx at least. Rate sets should be generalized so they can be
21 * used for any OMAP chip, not just OMAP2xxx. In particular, Richard Woodruff
22 * has in the past expressed a preference to use rate sets for OPP changes,
23 * rather than dynamically recalculating the clock tree, so if someone wants
24 * this badly enough to write the code to handle it, we should support it
29 #include <linux/kernel.h>
30 #include <linux/errno.h>
31 #include <linux/clk.h>
33 #include <linux/cpufreq.h>
34 #include <linux/slab.h>
37 #include <plat/clock.h>
38 #include <plat/sram.h>
39 #include <plat/sdrc.h>
42 #include "clock2xxx.h"
44 #include "cm2xxx_3xxx.h"
45 #include "cm-regbits-24xx.h"
47 const struct prcm_config
*curr_prcm_set
;
48 const struct prcm_config
*rate_table
;
51 * omap2_table_mpu_recalc - just return the MPU speed
52 * @clk: virt_prcm_set struct clk
54 * Set virt_prcm_set's rate to the mpu_speed field of the current PRCM set.
56 unsigned long omap2_table_mpu_recalc(struct clk
*clk
)
58 return curr_prcm_set
->mpu_speed
;
62 * Look for a rate equal or less than the target rate given a configuration set.
64 * What's not entirely clear is "which" field represents the key field.
65 * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
66 * just uses the ARM rates.
68 long omap2_round_to_table_rate(struct clk
*clk
, unsigned long rate
)
70 const struct prcm_config
*ptr
;
73 highest_rate
= -EINVAL
;
75 for (ptr
= rate_table
; ptr
->mpu_speed
; ptr
++) {
76 if (!(ptr
->flags
& cpu_mask
))
78 if (ptr
->xtal_speed
!= sclk
->rate
)
81 highest_rate
= ptr
->mpu_speed
;
83 /* Can check only after xtal frequency check */
84 if (ptr
->mpu_speed
<= rate
)
90 /* Sets basic clocks based on the specified rate */
91 int omap2_select_table_rate(struct clk
*clk
, unsigned long rate
)
93 u32 cur_rate
, done_rate
, bypass
= 0, tmp
;
94 const struct prcm_config
*prcm
;
95 unsigned long found_speed
= 0;
98 for (prcm
= rate_table
; prcm
->mpu_speed
; prcm
++) {
99 if (!(prcm
->flags
& cpu_mask
))
102 if (prcm
->xtal_speed
!= sclk
->rate
)
105 if (prcm
->mpu_speed
<= rate
) {
106 found_speed
= prcm
->mpu_speed
;
112 printk(KERN_INFO
"Could not set MPU rate to %luMHz\n",
117 curr_prcm_set
= prcm
;
118 cur_rate
= omap2xxx_clk_get_core_rate(dclk
);
120 if (prcm
->dpll_speed
== cur_rate
/ 2) {
121 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL
, 1);
122 } else if (prcm
->dpll_speed
== cur_rate
* 2) {
123 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2
, 1);
124 } else if (prcm
->dpll_speed
!= cur_rate
) {
125 local_irq_save(flags
);
127 if (prcm
->dpll_speed
== prcm
->xtal_speed
)
130 if ((prcm
->cm_clksel2_pll
& OMAP24XX_CORE_CLK_SRC_MASK
) ==
131 CORE_CLK_SRC_DPLL_X2
)
132 done_rate
= CORE_CLK_SRC_DPLL_X2
;
134 done_rate
= CORE_CLK_SRC_DPLL
;
137 omap2_cm_write_mod_reg(prcm
->cm_clksel_mpu
, MPU_MOD
, CM_CLKSEL
);
139 /* dsp + iva1 div(2420), iva2.1(2430) */
140 omap2_cm_write_mod_reg(prcm
->cm_clksel_dsp
,
141 OMAP24XX_DSP_MOD
, CM_CLKSEL
);
143 omap2_cm_write_mod_reg(prcm
->cm_clksel_gfx
, GFX_MOD
, CM_CLKSEL
);
145 /* Major subsystem dividers */
146 tmp
= omap2_cm_read_mod_reg(CORE_MOD
, CM_CLKSEL1
) & OMAP24XX_CLKSEL_DSS2_MASK
;
147 omap2_cm_write_mod_reg(prcm
->cm_clksel1_core
| tmp
, CORE_MOD
,
150 if (cpu_is_omap2430())
151 omap2_cm_write_mod_reg(prcm
->cm_clksel_mdm
,
152 OMAP2430_MDM_MOD
, CM_CLKSEL
);
154 /* x2 to enter omap2xxx_sdrc_init_params() */
155 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2
, 1);
157 omap2_set_prcm(prcm
->cm_clksel1_pll
, prcm
->base_sdrc_rfr
,
160 omap2xxx_sdrc_init_params(omap2xxx_sdrc_dll_is_unlocked());
161 omap2xxx_sdrc_reprogram(done_rate
, 0);
163 local_irq_restore(flags
);