2 * OMAP2420 clockdomains
4 * Copyright (C) 2008-2011 Texas Instruments, Inc.
5 * Copyright (C) 2008-2010 Nokia Corporation
7 * Paul Walmsley, Jouni Högander
9 * This file contains clockdomains and clockdomain wakeup dependencies
10 * for OMAP2420 chips. Some notes:
12 * A useful validation rule for struct clockdomain: Any clockdomain
13 * referenced by a wkdep_srcs must have a dep_bit assigned. So
14 * wkdep_srcs are really just software-controllable dependencies.
15 * Non-software-controllable dependencies do exist, but they are not
16 * encoded below (yet).
18 * 24xx does not support programmable sleep dependencies (SLEEPDEP)
20 * The overly-specific dep_bit names are due to a bit name collision
21 * with CM_FCLKEN_{DSP,IVA2}. The DSP/IVA2 PM_WKDEP and CM_SLEEPDEP shift
22 * value are the same for all powerdomains: 2
24 * XXX should dep_bit be a mask, so we can test to see if it is 0 as a
26 * XXX encode hardware fixed wakeup dependencies -- esp. for 3430 CORE
31 * -> Port the Sleep/Wakeup dependencies for the domains
32 * from the Power domain framework
35 #include <linux/kernel.h>
38 #include "clockdomain.h"
39 #include "prm2xxx_3xxx.h"
40 #include "cm2xxx_3xxx.h"
41 #include "cm-regbits-24xx.h"
42 #include "prm-regbits-24xx.h"
45 * Clockdomain dependencies for wkdeps
47 * XXX Hardware dependencies (e.g., dependencies that cannot be
48 * changed in software) are not included here yet, but should be.
51 /* Wakeup dependency source arrays */
53 /* 2420-specific possible wakeup dependencies */
55 /* 2420 PM_WKDEP_MPU: CORE, DSP, WKUP */
56 static struct clkdm_dep mpu_2420_wkdeps
[] = {
57 { .clkdm_name
= "core_l3_clkdm" },
58 { .clkdm_name
= "core_l4_clkdm" },
59 { .clkdm_name
= "dsp_clkdm" },
60 { .clkdm_name
= "wkup_clkdm" },
64 /* 2420 PM_WKDEP_CORE: DSP, GFX, MPU, WKUP */
65 static struct clkdm_dep core_2420_wkdeps
[] = {
66 { .clkdm_name
= "dsp_clkdm" },
67 { .clkdm_name
= "gfx_clkdm" },
68 { .clkdm_name
= "mpu_clkdm" },
69 { .clkdm_name
= "wkup_clkdm" },
74 * 2420-only clockdomains
77 static struct clockdomain mpu_2420_clkdm
= {
79 .pwrdm
= { .name
= "mpu_pwrdm" },
80 .flags
= CLKDM_CAN_HWSUP
,
81 .wkdep_srcs
= mpu_2420_wkdeps
,
82 .clktrctrl_mask
= OMAP24XX_AUTOSTATE_MPU_MASK
,
85 static struct clockdomain iva1_2420_clkdm
= {
87 .pwrdm
= { .name
= "dsp_pwrdm" },
88 .flags
= CLKDM_CAN_HWSUP_SWSUP
,
89 .dep_bit
= OMAP24XX_PM_WKDEP_MPU_EN_DSP_SHIFT
,
90 .wkdep_srcs
= dsp_24xx_wkdeps
,
91 .clktrctrl_mask
= OMAP2420_AUTOSTATE_IVA_MASK
,
94 static struct clockdomain dsp_2420_clkdm
= {
96 .pwrdm
= { .name
= "dsp_pwrdm" },
97 .flags
= CLKDM_CAN_HWSUP_SWSUP
,
98 .clktrctrl_mask
= OMAP24XX_AUTOSTATE_DSP_MASK
,
101 static struct clockdomain gfx_2420_clkdm
= {
103 .pwrdm
= { .name
= "gfx_pwrdm" },
104 .flags
= CLKDM_CAN_HWSUP_SWSUP
,
105 .wkdep_srcs
= gfx_24xx_wkdeps
,
106 .clktrctrl_mask
= OMAP24XX_AUTOSTATE_GFX_MASK
,
109 static struct clockdomain core_l3_2420_clkdm
= {
110 .name
= "core_l3_clkdm",
111 .pwrdm
= { .name
= "core_pwrdm" },
112 .flags
= CLKDM_CAN_HWSUP
,
113 .wkdep_srcs
= core_2420_wkdeps
,
114 .clktrctrl_mask
= OMAP24XX_AUTOSTATE_L3_MASK
,
117 static struct clockdomain core_l4_2420_clkdm
= {
118 .name
= "core_l4_clkdm",
119 .pwrdm
= { .name
= "core_pwrdm" },
120 .flags
= CLKDM_CAN_HWSUP
,
121 .wkdep_srcs
= core_2420_wkdeps
,
122 .clktrctrl_mask
= OMAP24XX_AUTOSTATE_L4_MASK
,
125 static struct clockdomain dss_2420_clkdm
= {
127 .pwrdm
= { .name
= "core_pwrdm" },
128 .flags
= CLKDM_CAN_HWSUP
,
129 .clktrctrl_mask
= OMAP24XX_AUTOSTATE_DSS_MASK
,
132 static struct clockdomain
*clockdomains_omap242x
[] __initdata
= {
144 void __init
omap242x_clockdomains_init(void)
146 if (!cpu_is_omap242x())
149 clkdm_register_platform_funcs(&omap2_clkdm_operations
);
150 clkdm_register_clkdms(clockdomains_omap242x
);
151 clkdm_complete_init();