1 #include <linux/linkage.h>
2 #include <linux/init.h>
6 #include <mach/iomap.h>
11 #define APB_MISC_GP_HIDREV 0x804
12 #define PMC_SCRATCH41 0x140
14 #define RESET_DATA(x) ((TEGRA_RESET_##x)*4)
16 .macro mov32, reg, val
17 movw \reg, #:lower16:\val
18 movt \reg, #:upper16:\val
21 .section ".text.head", "ax"
25 * Tegra specific entry point for secondary CPUs.
26 * The secondary kernel init calls v7_flush_dcache_all before it enables
27 * the L1; however, the L1 comes out of reset in an undefined state, so
28 * the clean + invalidate performed by v7_flush_dcache_all causes a bunch
29 * of cache lines with uninitialized data and uninitialized tags to get
30 * written out to memory, which does really unpleasant things to the main
31 * processor. We fix this by performing an invalidate, rather than a
32 * clean + invalidate, before jumping into the kernel.
34 ENTRY(v7_invalidate_l1)
36 mcr p15, 2, r0, c0, c0, 0
37 mrc p15, 1, r0, c0, c0, 0
40 and r2, r1, r0, lsr #13
44 and r3, r1, r0, lsr #3 @ NumWays - 1
45 add r2, r2, #1 @ NumSets
48 add r0, r0, #4 @ SetShift
51 add r4, r3, #1 @ NumWays
52 1: sub r2, r2, #1 @ NumSets--
53 mov r3, r4 @ Temp = NumWays
54 2: subs r3, r3, #1 @ Temp--
57 orr r5, r5, r6 @ Reg = (Temp<<WayShift)|(NumSets<<SetShift)
58 mcr p15, 0, r5, c7, c6, 2
65 ENDPROC(v7_invalidate_l1)
68 ENTRY(tegra_secondary_startup)
70 /* Enable coresight */
72 mcr p14, 0, r0, c7, c12, 6
74 ENDPROC(tegra_secondary_startup)
77 ENTRY(__tegra_cpu_reset_handler_start)
80 * __tegra_cpu_reset_handler:
82 * Common handler for all CPU reset events.
84 * Register usage within the reset handler:
86 * R7 = CPU present (to the OS) mask
87 * R8 = CPU in LP1 state mask
88 * R9 = CPU in LP2 state mask
91 * R12 = pointer to reset handler data
93 * NOTE: This code is copied to IRAM. All code and data accesses
94 * must be position-independent.
98 ENTRY(__tegra_cpu_reset_handler)
100 cpsid aif, 0x13 @ SVC mode, interrupts disabled
101 mrc p15, 0, r10, c0, c0, 5 @ MPIDR
102 and r10, r10, #0x3 @ R10 = CPU number
104 mov r11, r11, lsl r10 @ R11 = CPU mask
105 adr r12, __tegra_cpu_reset_handler_data
108 /* Does the OS know about this CPU? */
109 ldr r7, [r12, #RESET_DATA(MASK_PRESENT)]
110 tst r7, r11 @ if !present
111 bleq __die @ CPU not present (to OS)
114 #ifdef CONFIG_ARCH_TEGRA_2x_SOC
115 /* Are we on Tegra20? */
116 mov32 r6, TEGRA_APB_MISC_BASE
117 ldr r0, [r6, #APB_MISC_GP_HIDREV]
121 /* If not CPU0, don't let CPU0 reset CPU1 now that CPU1 is coming up. */
122 mov32 r6, TEGRA_PMC_BASE
125 strne r0, [r6, #PMC_SCRATCH41]
131 * Can only be secondary boot (initial or hotplug) but CPU 0
135 bleq __die @ CPU0 cannot be here
136 ldr lr, [r12, #RESET_DATA(STARTUP_SECONDARY)]
138 bleq __die @ no secondary startup handler
143 * We don't know why the CPU reset. Just kill it.
144 * The LR register will contain the address we died at + 4.
149 mov32 r7, TEGRA_PMC_BASE
150 str lr, [r7, #PMC_SCRATCH41]
152 mov32 r7, TEGRA_CLK_RESET_BASE
154 /* Are we on Tegra20? */
155 mov32 r6, TEGRA_APB_MISC_BASE
156 ldr r0, [r6, #APB_MISC_GP_HIDREV]
161 #ifdef CONFIG_ARCH_TEGRA_2x_SOC
164 str r1, [r7, #0x340] @ CLK_RST_CPU_CMPLX_SET
167 #ifdef CONFIG_ARCH_TEGRA_3x_SOC
168 mov32 r6, TEGRA_FLOW_CTRL_BASE
171 moveq r1, #FLOW_CTRL_HALT_CPU0_EVENTS
172 moveq r2, #FLOW_CTRL_CPU0_CSR
173 movne r1, r10, lsl #3
174 addne r2, r1, #(FLOW_CTRL_CPU1_CSR-8)
175 addne r1, r1, #(FLOW_CTRL_HALT_CPU1_EVENTS-8)
177 /* Clear CPU "event" and "interrupt" flags and power gate
178 it when halting but not before it is in the "WFI" state. */
180 orr r0, r0, #FLOW_CTRL_CSR_INTR_FLAG | FLOW_CTRL_CSR_EVENT_FLAG
181 orr r0, r0, #FLOW_CTRL_CSR_ENABLE
184 /* Unconditionally halt this CPU */
185 mov r0, #FLOW_CTRL_WAITEVENT
187 ldr r0, [r6, +r1] @ memory barrier
191 wfi @ CPU should be power gated here
193 /* If the CPU didn't power gate above just kill it's clock. */
196 str r0, [r7, #348] @ CLK_CPU_CMPLX_SET
199 /* If the CPU still isn't dead, just spin here. */
201 ENDPROC(__tegra_cpu_reset_handler)
203 .align L1_CACHE_SHIFT
204 .type __tegra_cpu_reset_handler_data, %object
205 .globl __tegra_cpu_reset_handler_data
206 __tegra_cpu_reset_handler_data:
207 .rept TEGRA_RESET_DATA_SIZE
210 .align L1_CACHE_SHIFT
212 ENTRY(__tegra_cpu_reset_handler_end)