Adding support for MOXA ART SoC. Testing port of linux-2.6.32.60-moxart.
[linux-3.6.7-moxart.git] / arch / powerpc / sysdev / dart_iommu.c
blobb68b0db17b3033e59dfbd8268eabfaaf8b629836
1 /*
2 * arch/powerpc/sysdev/dart_iommu.c
4 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
5 * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
6 * IBM Corporation
8 * Based on pSeries_iommu.c:
9 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
10 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
12 * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
30 #include <linux/init.h>
31 #include <linux/types.h>
32 #include <linux/mm.h>
33 #include <linux/spinlock.h>
34 #include <linux/string.h>
35 #include <linux/pci.h>
36 #include <linux/dma-mapping.h>
37 #include <linux/vmalloc.h>
38 #include <linux/suspend.h>
39 #include <linux/memblock.h>
40 #include <linux/gfp.h>
41 #include <asm/io.h>
42 #include <asm/prom.h>
43 #include <asm/iommu.h>
44 #include <asm/pci-bridge.h>
45 #include <asm/machdep.h>
46 #include <asm/abs_addr.h>
47 #include <asm/cacheflush.h>
48 #include <asm/ppc-pci.h>
50 #include "dart.h"
52 /* Physical base address and size of the DART table */
53 unsigned long dart_tablebase; /* exported to htab_initialize */
54 static unsigned long dart_tablesize;
56 /* Virtual base address of the DART table */
57 static u32 *dart_vbase;
58 #ifdef CONFIG_PM
59 static u32 *dart_copy;
60 #endif
62 /* Mapped base address for the dart */
63 static unsigned int __iomem *dart;
65 /* Dummy val that entries are set to when unused */
66 static unsigned int dart_emptyval;
68 static struct iommu_table iommu_table_dart;
69 static int iommu_table_dart_inited;
70 static int dart_dirty;
71 static int dart_is_u4;
73 #define DART_U4_BYPASS_BASE 0x8000000000ull
75 #define DBG(...)
77 static DEFINE_SPINLOCK(invalidate_lock);
79 static inline void dart_tlb_invalidate_all(void)
81 unsigned long l = 0;
82 unsigned int reg, inv_bit;
83 unsigned long limit;
84 unsigned long flags;
86 spin_lock_irqsave(&invalidate_lock, flags);
88 DBG("dart: flush\n");
90 /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
91 * control register and wait for it to clear.
93 * Gotcha: Sometimes, the DART won't detect that the bit gets
94 * set. If so, clear it and set it again.
97 limit = 0;
99 inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
100 retry:
101 l = 0;
102 reg = DART_IN(DART_CNTL);
103 reg |= inv_bit;
104 DART_OUT(DART_CNTL, reg);
106 while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
107 l++;
108 if (l == (1L << limit)) {
109 if (limit < 4) {
110 limit++;
111 reg = DART_IN(DART_CNTL);
112 reg &= ~inv_bit;
113 DART_OUT(DART_CNTL, reg);
114 goto retry;
115 } else
116 panic("DART: TLB did not flush after waiting a long "
117 "time. Buggy U3 ?");
120 spin_unlock_irqrestore(&invalidate_lock, flags);
123 static inline void dart_tlb_invalidate_one(unsigned long bus_rpn)
125 unsigned int reg;
126 unsigned int l, limit;
127 unsigned long flags;
129 spin_lock_irqsave(&invalidate_lock, flags);
131 reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE |
132 (bus_rpn & DART_CNTL_U4_IONE_MASK);
133 DART_OUT(DART_CNTL, reg);
135 limit = 0;
136 wait_more:
137 l = 0;
138 while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) {
139 rmb();
140 l++;
143 if (l == (1L << limit)) {
144 if (limit < 4) {
145 limit++;
146 goto wait_more;
147 } else
148 panic("DART: TLB did not flush after waiting a long "
149 "time. Buggy U4 ?");
152 spin_unlock_irqrestore(&invalidate_lock, flags);
155 static void dart_flush(struct iommu_table *tbl)
157 mb();
158 if (dart_dirty) {
159 dart_tlb_invalidate_all();
160 dart_dirty = 0;
164 static int dart_build(struct iommu_table *tbl, long index,
165 long npages, unsigned long uaddr,
166 enum dma_data_direction direction,
167 struct dma_attrs *attrs)
169 unsigned int *dp;
170 unsigned int rpn;
171 long l;
173 DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
175 dp = ((unsigned int*)tbl->it_base) + index;
177 /* On U3, all memory is contiguous, so we can move this
178 * out of the loop.
180 l = npages;
181 while (l--) {
182 rpn = virt_to_abs(uaddr) >> DART_PAGE_SHIFT;
184 *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
186 uaddr += DART_PAGE_SIZE;
189 /* make sure all updates have reached memory */
190 mb();
191 in_be32((unsigned __iomem *)dp);
192 mb();
194 if (dart_is_u4) {
195 rpn = index;
196 while (npages--)
197 dart_tlb_invalidate_one(rpn++);
198 } else {
199 dart_dirty = 1;
201 return 0;
205 static void dart_free(struct iommu_table *tbl, long index, long npages)
207 unsigned int *dp;
209 /* We don't worry about flushing the TLB cache. The only drawback of
210 * not doing it is that we won't catch buggy device drivers doing
211 * bad DMAs, but then no 32-bit architecture ever does either.
214 DBG("dart: free at: %lx, %lx\n", index, npages);
216 dp = ((unsigned int *)tbl->it_base) + index;
218 while (npages--)
219 *(dp++) = dart_emptyval;
223 static int __init dart_init(struct device_node *dart_node)
225 unsigned int i;
226 unsigned long tmp, base, size;
227 struct resource r;
229 if (dart_tablebase == 0 || dart_tablesize == 0) {
230 printk(KERN_INFO "DART: table not allocated, using "
231 "direct DMA\n");
232 return -ENODEV;
235 if (of_address_to_resource(dart_node, 0, &r))
236 panic("DART: can't get register base ! ");
238 /* Make sure nothing from the DART range remains in the CPU cache
239 * from a previous mapping that existed before the kernel took
240 * over
242 flush_dcache_phys_range(dart_tablebase,
243 dart_tablebase + dart_tablesize);
245 /* Allocate a spare page to map all invalid DART pages. We need to do
246 * that to work around what looks like a problem with the HT bridge
247 * prefetching into invalid pages and corrupting data
249 tmp = memblock_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
250 dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
251 DARTMAP_RPNMASK);
253 /* Map in DART registers */
254 dart = ioremap(r.start, resource_size(&r));
255 if (dart == NULL)
256 panic("DART: Cannot map registers!");
258 /* Map in DART table */
259 dart_vbase = ioremap(virt_to_abs(dart_tablebase), dart_tablesize);
261 /* Fill initial table */
262 for (i = 0; i < dart_tablesize/4; i++)
263 dart_vbase[i] = dart_emptyval;
265 /* Initialize DART with table base and enable it. */
266 base = dart_tablebase >> DART_PAGE_SHIFT;
267 size = dart_tablesize >> DART_PAGE_SHIFT;
268 if (dart_is_u4) {
269 size &= DART_SIZE_U4_SIZE_MASK;
270 DART_OUT(DART_BASE_U4, base);
271 DART_OUT(DART_SIZE_U4, size);
272 DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
273 } else {
274 size &= DART_CNTL_U3_SIZE_MASK;
275 DART_OUT(DART_CNTL,
276 DART_CNTL_U3_ENABLE |
277 (base << DART_CNTL_U3_BASE_SHIFT) |
278 (size << DART_CNTL_U3_SIZE_SHIFT));
281 /* Invalidate DART to get rid of possible stale TLBs */
282 dart_tlb_invalidate_all();
284 printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
285 dart_is_u4 ? "U4" : "U3");
287 return 0;
290 static void iommu_table_dart_setup(void)
292 iommu_table_dart.it_busno = 0;
293 iommu_table_dart.it_offset = 0;
294 /* it_size is in number of entries */
295 iommu_table_dart.it_size = dart_tablesize / sizeof(u32);
297 /* Initialize the common IOMMU code */
298 iommu_table_dart.it_base = (unsigned long)dart_vbase;
299 iommu_table_dart.it_index = 0;
300 iommu_table_dart.it_blocksize = 1;
301 iommu_init_table(&iommu_table_dart, -1);
303 /* Reserve the last page of the DART to avoid possible prefetch
304 * past the DART mapped area
306 set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
309 static void dma_dev_setup_dart(struct device *dev)
311 /* We only have one iommu table on the mac for now, which makes
312 * things simple. Setup all PCI devices to point to this table
314 if (get_dma_ops(dev) == &dma_direct_ops)
315 set_dma_offset(dev, DART_U4_BYPASS_BASE);
316 else
317 set_iommu_table_base(dev, &iommu_table_dart);
320 static void pci_dma_dev_setup_dart(struct pci_dev *dev)
322 dma_dev_setup_dart(&dev->dev);
325 static void pci_dma_bus_setup_dart(struct pci_bus *bus)
327 if (!iommu_table_dart_inited) {
328 iommu_table_dart_inited = 1;
329 iommu_table_dart_setup();
333 static bool dart_device_on_pcie(struct device *dev)
335 struct device_node *np = of_node_get(dev->of_node);
337 while(np) {
338 if (of_device_is_compatible(np, "U4-pcie") ||
339 of_device_is_compatible(np, "u4-pcie")) {
340 of_node_put(np);
341 return true;
343 np = of_get_next_parent(np);
345 return false;
348 static int dart_dma_set_mask(struct device *dev, u64 dma_mask)
350 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
351 return -EIO;
353 /* U4 supports a DART bypass, we use it for 64-bit capable
354 * devices to improve performances. However, that only works
355 * for devices connected to U4 own PCIe interface, not bridged
356 * through hypertransport. We need the device to support at
357 * least 40 bits of addresses.
359 if (dart_device_on_pcie(dev) && dma_mask >= DMA_BIT_MASK(40)) {
360 dev_info(dev, "Using 64-bit DMA iommu bypass\n");
361 set_dma_ops(dev, &dma_direct_ops);
362 } else {
363 dev_info(dev, "Using 32-bit DMA via iommu\n");
364 set_dma_ops(dev, &dma_iommu_ops);
366 dma_dev_setup_dart(dev);
368 *dev->dma_mask = dma_mask;
369 return 0;
372 void __init iommu_init_early_dart(void)
374 struct device_node *dn;
376 /* Find the DART in the device-tree */
377 dn = of_find_compatible_node(NULL, "dart", "u3-dart");
378 if (dn == NULL) {
379 dn = of_find_compatible_node(NULL, "dart", "u4-dart");
380 if (dn == NULL)
381 return; /* use default direct_dma_ops */
382 dart_is_u4 = 1;
385 /* Initialize the DART HW */
386 if (dart_init(dn) != 0)
387 goto bail;
389 /* Setup low level TCE operations for the core IOMMU code */
390 ppc_md.tce_build = dart_build;
391 ppc_md.tce_free = dart_free;
392 ppc_md.tce_flush = dart_flush;
394 /* Setup bypass if supported */
395 if (dart_is_u4)
396 ppc_md.dma_set_mask = dart_dma_set_mask;
398 ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_dart;
399 ppc_md.pci_dma_bus_setup = pci_dma_bus_setup_dart;
401 /* Setup pci_dma ops */
402 set_pci_dma_ops(&dma_iommu_ops);
403 return;
405 bail:
406 /* If init failed, use direct iommu and null setup functions */
407 ppc_md.pci_dma_dev_setup = NULL;
408 ppc_md.pci_dma_bus_setup = NULL;
410 /* Setup pci_dma ops */
411 set_pci_dma_ops(&dma_direct_ops);
414 #ifdef CONFIG_PM
415 static void iommu_dart_save(void)
417 memcpy(dart_copy, dart_vbase, 2*1024*1024);
420 static void iommu_dart_restore(void)
422 memcpy(dart_vbase, dart_copy, 2*1024*1024);
423 dart_tlb_invalidate_all();
426 static int __init iommu_init_late_dart(void)
428 unsigned long tbasepfn;
429 struct page *p;
431 /* if no dart table exists then we won't need to save it
432 * and the area has also not been reserved */
433 if (!dart_tablebase)
434 return 0;
436 tbasepfn = __pa(dart_tablebase) >> PAGE_SHIFT;
437 register_nosave_region_late(tbasepfn,
438 tbasepfn + ((1<<24) >> PAGE_SHIFT));
440 /* For suspend we need to copy the dart contents because
441 * it is not part of the regular mapping (see above) and
442 * thus not saved automatically. The memory for this copy
443 * must be allocated early because we need 2 MB. */
444 p = alloc_pages(GFP_KERNEL, 21 - PAGE_SHIFT);
445 BUG_ON(!p);
446 dart_copy = page_address(p);
448 ppc_md.iommu_save = iommu_dart_save;
449 ppc_md.iommu_restore = iommu_dart_restore;
451 return 0;
454 late_initcall(iommu_init_late_dart);
455 #endif
457 void __init alloc_dart_table(void)
459 /* Only reserve DART space if machine has more than 1GB of RAM
460 * or if requested with iommu=on on cmdline.
462 * 1GB of RAM is picked as limit because some default devices
463 * (i.e. Airport Extreme) have 30 bit address range limits.
466 if (iommu_is_off)
467 return;
469 if (!iommu_force_on && memblock_end_of_DRAM() <= 0x40000000ull)
470 return;
472 /* 512 pages (2MB) is max DART tablesize. */
473 dart_tablesize = 1UL << 21;
474 /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
475 * will blow up an entire large page anyway in the kernel mapping
477 dart_tablebase = (unsigned long)
478 abs_to_virt(memblock_alloc_base(1UL<<24, 1UL<<24, 0x80000000L));
480 printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase);