2 * Intel IO-APIC support for multi-Pentium hosts.
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
24 #include <linux/interrupt.h>
25 #include <linux/init.h>
26 #include <linux/delay.h>
27 #include <linux/sched.h>
28 #include <linux/pci.h>
29 #include <linux/mc146818rtc.h>
30 #include <linux/compiler.h>
31 #include <linux/acpi.h>
32 #include <linux/module.h>
33 #include <linux/syscore_ops.h>
34 #include <linux/msi.h>
35 #include <linux/htirq.h>
36 #include <linux/freezer.h>
37 #include <linux/kthread.h>
38 #include <linux/jiffies.h> /* time_after() */
39 #include <linux/slab.h>
41 #include <acpi/acpi_bus.h>
43 #include <linux/bootmem.h>
44 #include <linux/dmar.h>
45 #include <linux/hpet.h>
52 #include <asm/proto.h>
55 #include <asm/timer.h>
56 #include <asm/i8259.h>
57 #include <asm/msidef.h>
58 #include <asm/hypertransport.h>
59 #include <asm/setup.h>
60 #include <asm/irq_remapping.h>
62 #include <asm/hw_irq.h>
66 #define __apicdebuginit(type) static type __init
68 #define for_each_irq_pin(entry, head) \
69 for (entry = head; entry; entry = entry->next)
71 #ifdef CONFIG_IRQ_REMAP
72 static void irq_remap_modify_chip_defaults(struct irq_chip
*chip
);
73 static inline bool irq_remapped(struct irq_cfg
*cfg
)
75 return cfg
->irq_2_iommu
.iommu
!= NULL
;
78 static inline bool irq_remapped(struct irq_cfg
*cfg
)
82 static inline void irq_remap_modify_chip_defaults(struct irq_chip
*chip
)
88 * Is the SiS APIC rmw bug present ?
89 * -1 = don't know, 0 = no, 1 = yes
91 int sis_apic_bug
= -1;
93 static DEFINE_RAW_SPINLOCK(ioapic_lock
);
94 static DEFINE_RAW_SPINLOCK(vector_lock
);
96 static struct ioapic
{
98 * # of IRQ routing registers
102 * Saved state during suspend/resume, or while enabling intr-remap.
104 struct IO_APIC_route_entry
*saved_registers
;
105 /* I/O APIC config */
106 struct mpc_ioapic mp_config
;
107 /* IO APIC gsi routing info */
108 struct mp_ioapic_gsi gsi_config
;
109 DECLARE_BITMAP(pin_programmed
, MP_MAX_IOAPIC_PIN
+ 1);
110 } ioapics
[MAX_IO_APICS
];
112 #define mpc_ioapic_ver(ioapic_idx) ioapics[ioapic_idx].mp_config.apicver
114 int mpc_ioapic_id(int ioapic_idx
)
116 return ioapics
[ioapic_idx
].mp_config
.apicid
;
119 unsigned int mpc_ioapic_addr(int ioapic_idx
)
121 return ioapics
[ioapic_idx
].mp_config
.apicaddr
;
124 struct mp_ioapic_gsi
*mp_ioapic_gsi_routing(int ioapic_idx
)
126 return &ioapics
[ioapic_idx
].gsi_config
;
131 /* The one past the highest gsi number used */
134 /* MP IRQ source entries */
135 struct mpc_intsrc mp_irqs
[MAX_IRQ_SOURCES
];
137 /* # of MP IRQ source entries */
141 static int nr_irqs_gsi
= NR_IRQS_LEGACY
;
144 int mp_bus_id_to_type
[MAX_MP_BUSSES
];
147 DECLARE_BITMAP(mp_bus_not_pci
, MAX_MP_BUSSES
);
149 int skip_ioapic_setup
;
152 * disable_ioapic_support() - disables ioapic support at runtime
154 void disable_ioapic_support(void)
158 noioapicreroute
= -1;
160 skip_ioapic_setup
= 1;
163 static int __init
parse_noapic(char *str
)
165 /* disable IO-APIC */
166 disable_ioapic_support();
169 early_param("noapic", parse_noapic
);
171 static int io_apic_setup_irq_pin(unsigned int irq
, int node
,
172 struct io_apic_irq_attr
*attr
);
174 /* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
175 void mp_save_irq(struct mpc_intsrc
*m
)
179 apic_printk(APIC_VERBOSE
, "Int: type %d, pol %d, trig %d, bus %02x,"
180 " IRQ %02x, APIC ID %x, APIC INT %02x\n",
181 m
->irqtype
, m
->irqflag
& 3, (m
->irqflag
>> 2) & 3, m
->srcbus
,
182 m
->srcbusirq
, m
->dstapic
, m
->dstirq
);
184 for (i
= 0; i
< mp_irq_entries
; i
++) {
185 if (!memcmp(&mp_irqs
[i
], m
, sizeof(*m
)))
189 memcpy(&mp_irqs
[mp_irq_entries
], m
, sizeof(*m
));
190 if (++mp_irq_entries
== MAX_IRQ_SOURCES
)
191 panic("Max # of irq sources exceeded!!\n");
194 struct irq_pin_list
{
196 struct irq_pin_list
*next
;
199 static struct irq_pin_list
*alloc_irq_pin_list(int node
)
201 return kzalloc_node(sizeof(struct irq_pin_list
), GFP_KERNEL
, node
);
205 /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
206 static struct irq_cfg irq_cfgx
[NR_IRQS_LEGACY
];
208 int __init
arch_early_irq_init(void)
213 if (!legacy_pic
->nr_legacy_irqs
)
216 for (i
= 0; i
< nr_ioapics
; i
++) {
217 ioapics
[i
].saved_registers
=
218 kzalloc(sizeof(struct IO_APIC_route_entry
) *
219 ioapics
[i
].nr_registers
, GFP_KERNEL
);
220 if (!ioapics
[i
].saved_registers
)
221 pr_err("IOAPIC %d: suspend/resume impossible!\n", i
);
225 count
= ARRAY_SIZE(irq_cfgx
);
226 node
= cpu_to_node(0);
228 /* Make sure the legacy interrupts are marked in the bitmap */
229 irq_reserve_irqs(0, legacy_pic
->nr_legacy_irqs
);
231 for (i
= 0; i
< count
; i
++) {
232 irq_set_chip_data(i
, &cfg
[i
]);
233 zalloc_cpumask_var_node(&cfg
[i
].domain
, GFP_KERNEL
, node
);
234 zalloc_cpumask_var_node(&cfg
[i
].old_domain
, GFP_KERNEL
, node
);
236 * For legacy IRQ's, start with assigning irq0 to irq15 to
237 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
239 if (i
< legacy_pic
->nr_legacy_irqs
) {
240 cfg
[i
].vector
= IRQ0_VECTOR
+ i
;
241 cpumask_set_cpu(0, cfg
[i
].domain
);
248 static struct irq_cfg
*irq_cfg(unsigned int irq
)
250 return irq_get_chip_data(irq
);
253 static struct irq_cfg
*alloc_irq_cfg(unsigned int irq
, int node
)
257 cfg
= kzalloc_node(sizeof(*cfg
), GFP_KERNEL
, node
);
260 if (!zalloc_cpumask_var_node(&cfg
->domain
, GFP_KERNEL
, node
))
262 if (!zalloc_cpumask_var_node(&cfg
->old_domain
, GFP_KERNEL
, node
))
266 free_cpumask_var(cfg
->domain
);
272 static void free_irq_cfg(unsigned int at
, struct irq_cfg
*cfg
)
276 irq_set_chip_data(at
, NULL
);
277 free_cpumask_var(cfg
->domain
);
278 free_cpumask_var(cfg
->old_domain
);
282 static struct irq_cfg
*alloc_irq_and_cfg_at(unsigned int at
, int node
)
284 int res
= irq_alloc_desc_at(at
, node
);
290 cfg
= irq_get_chip_data(at
);
295 cfg
= alloc_irq_cfg(at
, node
);
297 irq_set_chip_data(at
, cfg
);
303 static int alloc_irq_from(unsigned int from
, int node
)
305 return irq_alloc_desc_from(from
, node
);
308 static void free_irq_at(unsigned int at
, struct irq_cfg
*cfg
)
310 free_irq_cfg(at
, cfg
);
317 unsigned int unused
[3];
319 unsigned int unused2
[11];
323 static __attribute_const__
struct io_apic __iomem
*io_apic_base(int idx
)
325 return (void __iomem
*) __fix_to_virt(FIX_IO_APIC_BASE_0
+ idx
)
326 + (mpc_ioapic_addr(idx
) & ~PAGE_MASK
);
329 static inline void io_apic_eoi(unsigned int apic
, unsigned int vector
)
331 struct io_apic __iomem
*io_apic
= io_apic_base(apic
);
332 writel(vector
, &io_apic
->eoi
);
335 unsigned int native_io_apic_read(unsigned int apic
, unsigned int reg
)
337 struct io_apic __iomem
*io_apic
= io_apic_base(apic
);
338 writel(reg
, &io_apic
->index
);
339 return readl(&io_apic
->data
);
342 void native_io_apic_write(unsigned int apic
, unsigned int reg
, unsigned int value
)
344 struct io_apic __iomem
*io_apic
= io_apic_base(apic
);
346 writel(reg
, &io_apic
->index
);
347 writel(value
, &io_apic
->data
);
351 * Re-write a value: to be used for read-modify-write
352 * cycles where the read already set up the index register.
354 * Older SiS APIC requires we rewrite the index register
356 void native_io_apic_modify(unsigned int apic
, unsigned int reg
, unsigned int value
)
358 struct io_apic __iomem
*io_apic
= io_apic_base(apic
);
361 writel(reg
, &io_apic
->index
);
362 writel(value
, &io_apic
->data
);
366 struct { u32 w1
, w2
; };
367 struct IO_APIC_route_entry entry
;
370 static struct IO_APIC_route_entry
__ioapic_read_entry(int apic
, int pin
)
372 union entry_union eu
;
374 eu
.w1
= io_apic_read(apic
, 0x10 + 2 * pin
);
375 eu
.w2
= io_apic_read(apic
, 0x11 + 2 * pin
);
380 static struct IO_APIC_route_entry
ioapic_read_entry(int apic
, int pin
)
382 union entry_union eu
;
385 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
386 eu
.entry
= __ioapic_read_entry(apic
, pin
);
387 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
393 * When we write a new IO APIC routing entry, we need to write the high
394 * word first! If the mask bit in the low word is clear, we will enable
395 * the interrupt, and we need to make sure the entry is fully populated
396 * before that happens.
398 static void __ioapic_write_entry(int apic
, int pin
, struct IO_APIC_route_entry e
)
400 union entry_union eu
= {{0, 0}};
403 io_apic_write(apic
, 0x11 + 2*pin
, eu
.w2
);
404 io_apic_write(apic
, 0x10 + 2*pin
, eu
.w1
);
407 static void ioapic_write_entry(int apic
, int pin
, struct IO_APIC_route_entry e
)
411 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
412 __ioapic_write_entry(apic
, pin
, e
);
413 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
417 * When we mask an IO APIC routing entry, we need to write the low
418 * word first, in order to set the mask bit before we change the
421 static void ioapic_mask_entry(int apic
, int pin
)
424 union entry_union eu
= { .entry
.mask
= 1 };
426 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
427 io_apic_write(apic
, 0x10 + 2*pin
, eu
.w1
);
428 io_apic_write(apic
, 0x11 + 2*pin
, eu
.w2
);
429 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
433 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
434 * shared ISA-space IRQs, so we have to support them. We are super
435 * fast in the common case, and fast for shared ISA-space IRQs.
437 static int __add_pin_to_irq_node(struct irq_cfg
*cfg
, int node
, int apic
, int pin
)
439 struct irq_pin_list
**last
, *entry
;
441 /* don't allow duplicates */
442 last
= &cfg
->irq_2_pin
;
443 for_each_irq_pin(entry
, cfg
->irq_2_pin
) {
444 if (entry
->apic
== apic
&& entry
->pin
== pin
)
449 entry
= alloc_irq_pin_list(node
);
451 pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
462 static void add_pin_to_irq_node(struct irq_cfg
*cfg
, int node
, int apic
, int pin
)
464 if (__add_pin_to_irq_node(cfg
, node
, apic
, pin
))
465 panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
469 * Reroute an IRQ to a different pin.
471 static void __init
replace_pin_at_irq_node(struct irq_cfg
*cfg
, int node
,
472 int oldapic
, int oldpin
,
473 int newapic
, int newpin
)
475 struct irq_pin_list
*entry
;
477 for_each_irq_pin(entry
, cfg
->irq_2_pin
) {
478 if (entry
->apic
== oldapic
&& entry
->pin
== oldpin
) {
479 entry
->apic
= newapic
;
481 /* every one is different, right? */
486 /* old apic/pin didn't exist, so just add new ones */
487 add_pin_to_irq_node(cfg
, node
, newapic
, newpin
);
490 static void __io_apic_modify_irq(struct irq_pin_list
*entry
,
491 int mask_and
, int mask_or
,
492 void (*final
)(struct irq_pin_list
*entry
))
494 unsigned int reg
, pin
;
497 reg
= io_apic_read(entry
->apic
, 0x10 + pin
* 2);
500 io_apic_modify(entry
->apic
, 0x10 + pin
* 2, reg
);
505 static void io_apic_modify_irq(struct irq_cfg
*cfg
,
506 int mask_and
, int mask_or
,
507 void (*final
)(struct irq_pin_list
*entry
))
509 struct irq_pin_list
*entry
;
511 for_each_irq_pin(entry
, cfg
->irq_2_pin
)
512 __io_apic_modify_irq(entry
, mask_and
, mask_or
, final
);
515 static void io_apic_sync(struct irq_pin_list
*entry
)
518 * Synchronize the IO-APIC and the CPU by doing
519 * a dummy read from the IO-APIC
521 struct io_apic __iomem
*io_apic
;
523 io_apic
= io_apic_base(entry
->apic
);
524 readl(&io_apic
->data
);
527 static void mask_ioapic(struct irq_cfg
*cfg
)
531 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
532 io_apic_modify_irq(cfg
, ~0, IO_APIC_REDIR_MASKED
, &io_apic_sync
);
533 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
536 static void mask_ioapic_irq(struct irq_data
*data
)
538 mask_ioapic(data
->chip_data
);
541 static void __unmask_ioapic(struct irq_cfg
*cfg
)
543 io_apic_modify_irq(cfg
, ~IO_APIC_REDIR_MASKED
, 0, NULL
);
546 static void unmask_ioapic(struct irq_cfg
*cfg
)
550 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
551 __unmask_ioapic(cfg
);
552 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
555 static void unmask_ioapic_irq(struct irq_data
*data
)
557 unmask_ioapic(data
->chip_data
);
561 * IO-APIC versions below 0x20 don't support EOI register.
562 * For the record, here is the information about various versions:
564 * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
565 * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
568 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
569 * version as 0x2. This is an error with documentation and these ICH chips
570 * use io-apic's of version 0x20.
572 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
573 * Otherwise, we simulate the EOI message manually by changing the trigger
574 * mode to edge and then back to level, with RTE being masked during this.
576 static void __eoi_ioapic_pin(int apic
, int pin
, int vector
, struct irq_cfg
*cfg
)
578 if (mpc_ioapic_ver(apic
) >= 0x20) {
580 * Intr-remapping uses pin number as the virtual vector
581 * in the RTE. Actual vector is programmed in
582 * intr-remapping table entry. Hence for the io-apic
583 * EOI we use the pin number.
585 if (cfg
&& irq_remapped(cfg
))
586 io_apic_eoi(apic
, pin
);
588 io_apic_eoi(apic
, vector
);
590 struct IO_APIC_route_entry entry
, entry1
;
592 entry
= entry1
= __ioapic_read_entry(apic
, pin
);
595 * Mask the entry and change the trigger mode to edge.
598 entry1
.trigger
= IOAPIC_EDGE
;
600 __ioapic_write_entry(apic
, pin
, entry1
);
603 * Restore the previous level triggered entry.
605 __ioapic_write_entry(apic
, pin
, entry
);
609 static void eoi_ioapic_irq(unsigned int irq
, struct irq_cfg
*cfg
)
611 struct irq_pin_list
*entry
;
614 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
615 for_each_irq_pin(entry
, cfg
->irq_2_pin
)
616 __eoi_ioapic_pin(entry
->apic
, entry
->pin
, cfg
->vector
, cfg
);
617 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
620 static void clear_IO_APIC_pin(unsigned int apic
, unsigned int pin
)
622 struct IO_APIC_route_entry entry
;
624 /* Check delivery_mode to be sure we're not clearing an SMI pin */
625 entry
= ioapic_read_entry(apic
, pin
);
626 if (entry
.delivery_mode
== dest_SMI
)
630 * Make sure the entry is masked and re-read the contents to check
631 * if it is a level triggered pin and if the remote-IRR is set.
635 ioapic_write_entry(apic
, pin
, entry
);
636 entry
= ioapic_read_entry(apic
, pin
);
643 * Make sure the trigger mode is set to level. Explicit EOI
644 * doesn't clear the remote-IRR if the trigger mode is not
647 if (!entry
.trigger
) {
648 entry
.trigger
= IOAPIC_LEVEL
;
649 ioapic_write_entry(apic
, pin
, entry
);
652 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
653 __eoi_ioapic_pin(apic
, pin
, entry
.vector
, NULL
);
654 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
658 * Clear the rest of the bits in the IO-APIC RTE except for the mask
661 ioapic_mask_entry(apic
, pin
);
662 entry
= ioapic_read_entry(apic
, pin
);
664 pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
665 mpc_ioapic_id(apic
), pin
);
668 static void clear_IO_APIC (void)
672 for (apic
= 0; apic
< nr_ioapics
; apic
++)
673 for (pin
= 0; pin
< ioapics
[apic
].nr_registers
; pin
++)
674 clear_IO_APIC_pin(apic
, pin
);
679 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
680 * specific CPU-side IRQs.
684 static int pirq_entries
[MAX_PIRQS
] = {
685 [0 ... MAX_PIRQS
- 1] = -1
688 static int __init
ioapic_pirq_setup(char *str
)
691 int ints
[MAX_PIRQS
+1];
693 get_options(str
, ARRAY_SIZE(ints
), ints
);
695 apic_printk(APIC_VERBOSE
, KERN_INFO
696 "PIRQ redirection, working around broken MP-BIOS.\n");
698 if (ints
[0] < MAX_PIRQS
)
701 for (i
= 0; i
< max
; i
++) {
702 apic_printk(APIC_VERBOSE
, KERN_DEBUG
703 "... PIRQ%d -> IRQ %d\n", i
, ints
[i
+1]);
705 * PIRQs are mapped upside down, usually.
707 pirq_entries
[MAX_PIRQS
-i
-1] = ints
[i
+1];
712 __setup("pirq=", ioapic_pirq_setup
);
713 #endif /* CONFIG_X86_32 */
716 * Saves all the IO-APIC RTE's
718 int save_ioapic_entries(void)
723 for (apic
= 0; apic
< nr_ioapics
; apic
++) {
724 if (!ioapics
[apic
].saved_registers
) {
729 for (pin
= 0; pin
< ioapics
[apic
].nr_registers
; pin
++)
730 ioapics
[apic
].saved_registers
[pin
] =
731 ioapic_read_entry(apic
, pin
);
738 * Mask all IO APIC entries.
740 void mask_ioapic_entries(void)
744 for (apic
= 0; apic
< nr_ioapics
; apic
++) {
745 if (!ioapics
[apic
].saved_registers
)
748 for (pin
= 0; pin
< ioapics
[apic
].nr_registers
; pin
++) {
749 struct IO_APIC_route_entry entry
;
751 entry
= ioapics
[apic
].saved_registers
[pin
];
754 ioapic_write_entry(apic
, pin
, entry
);
761 * Restore IO APIC entries which was saved in the ioapic structure.
763 int restore_ioapic_entries(void)
767 for (apic
= 0; apic
< nr_ioapics
; apic
++) {
768 if (!ioapics
[apic
].saved_registers
)
771 for (pin
= 0; pin
< ioapics
[apic
].nr_registers
; pin
++)
772 ioapic_write_entry(apic
, pin
,
773 ioapics
[apic
].saved_registers
[pin
]);
779 * Find the IRQ entry number of a certain pin.
781 static int find_irq_entry(int ioapic_idx
, int pin
, int type
)
785 for (i
= 0; i
< mp_irq_entries
; i
++)
786 if (mp_irqs
[i
].irqtype
== type
&&
787 (mp_irqs
[i
].dstapic
== mpc_ioapic_id(ioapic_idx
) ||
788 mp_irqs
[i
].dstapic
== MP_APIC_ALL
) &&
789 mp_irqs
[i
].dstirq
== pin
)
796 * Find the pin to which IRQ[irq] (ISA) is connected
798 static int __init
find_isa_irq_pin(int irq
, int type
)
802 for (i
= 0; i
< mp_irq_entries
; i
++) {
803 int lbus
= mp_irqs
[i
].srcbus
;
805 if (test_bit(lbus
, mp_bus_not_pci
) &&
806 (mp_irqs
[i
].irqtype
== type
) &&
807 (mp_irqs
[i
].srcbusirq
== irq
))
809 return mp_irqs
[i
].dstirq
;
814 static int __init
find_isa_irq_apic(int irq
, int type
)
818 for (i
= 0; i
< mp_irq_entries
; i
++) {
819 int lbus
= mp_irqs
[i
].srcbus
;
821 if (test_bit(lbus
, mp_bus_not_pci
) &&
822 (mp_irqs
[i
].irqtype
== type
) &&
823 (mp_irqs
[i
].srcbusirq
== irq
))
827 if (i
< mp_irq_entries
) {
830 for (ioapic_idx
= 0; ioapic_idx
< nr_ioapics
; ioapic_idx
++)
831 if (mpc_ioapic_id(ioapic_idx
) == mp_irqs
[i
].dstapic
)
840 * EISA Edge/Level control register, ELCR
842 static int EISA_ELCR(unsigned int irq
)
844 if (irq
< legacy_pic
->nr_legacy_irqs
) {
845 unsigned int port
= 0x4d0 + (irq
>> 3);
846 return (inb(port
) >> (irq
& 7)) & 1;
848 apic_printk(APIC_VERBOSE
, KERN_INFO
849 "Broken MPtable reports ISA irq %d\n", irq
);
855 /* ISA interrupts are always polarity zero edge triggered,
856 * when listed as conforming in the MP table. */
858 #define default_ISA_trigger(idx) (0)
859 #define default_ISA_polarity(idx) (0)
861 /* EISA interrupts are always polarity zero and can be edge or level
862 * trigger depending on the ELCR value. If an interrupt is listed as
863 * EISA conforming in the MP table, that means its trigger type must
864 * be read in from the ELCR */
866 #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
867 #define default_EISA_polarity(idx) default_ISA_polarity(idx)
869 /* PCI interrupts are always polarity one level triggered,
870 * when listed as conforming in the MP table. */
872 #define default_PCI_trigger(idx) (1)
873 #define default_PCI_polarity(idx) (1)
875 static int irq_polarity(int idx
)
877 int bus
= mp_irqs
[idx
].srcbus
;
881 * Determine IRQ line polarity (high active or low active):
883 switch (mp_irqs
[idx
].irqflag
& 3)
885 case 0: /* conforms, ie. bus-type dependent polarity */
886 if (test_bit(bus
, mp_bus_not_pci
))
887 polarity
= default_ISA_polarity(idx
);
889 polarity
= default_PCI_polarity(idx
);
891 case 1: /* high active */
896 case 2: /* reserved */
898 pr_warn("broken BIOS!!\n");
902 case 3: /* low active */
907 default: /* invalid */
909 pr_warn("broken BIOS!!\n");
917 static int irq_trigger(int idx
)
919 int bus
= mp_irqs
[idx
].srcbus
;
923 * Determine IRQ trigger mode (edge or level sensitive):
925 switch ((mp_irqs
[idx
].irqflag
>>2) & 3)
927 case 0: /* conforms, ie. bus-type dependent */
928 if (test_bit(bus
, mp_bus_not_pci
))
929 trigger
= default_ISA_trigger(idx
);
931 trigger
= default_PCI_trigger(idx
);
933 switch (mp_bus_id_to_type
[bus
]) {
934 case MP_BUS_ISA
: /* ISA pin */
936 /* set before the switch */
939 case MP_BUS_EISA
: /* EISA pin */
941 trigger
= default_EISA_trigger(idx
);
944 case MP_BUS_PCI
: /* PCI pin */
946 /* set before the switch */
951 pr_warn("broken BIOS!!\n");
963 case 2: /* reserved */
965 pr_warn("broken BIOS!!\n");
974 default: /* invalid */
976 pr_warn("broken BIOS!!\n");
984 static int pin_2_irq(int idx
, int apic
, int pin
)
987 int bus
= mp_irqs
[idx
].srcbus
;
988 struct mp_ioapic_gsi
*gsi_cfg
= mp_ioapic_gsi_routing(apic
);
991 * Debugging check, we are in big trouble if this message pops up!
993 if (mp_irqs
[idx
].dstirq
!= pin
)
994 pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
996 if (test_bit(bus
, mp_bus_not_pci
)) {
997 irq
= mp_irqs
[idx
].srcbusirq
;
999 u32 gsi
= gsi_cfg
->gsi_base
+ pin
;
1001 if (gsi
>= NR_IRQS_LEGACY
)
1004 irq
= gsi_top
+ gsi
;
1007 #ifdef CONFIG_X86_32
1009 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1011 if ((pin
>= 16) && (pin
<= 23)) {
1012 if (pirq_entries
[pin
-16] != -1) {
1013 if (!pirq_entries
[pin
-16]) {
1014 apic_printk(APIC_VERBOSE
, KERN_DEBUG
1015 "disabling PIRQ%d\n", pin
-16);
1017 irq
= pirq_entries
[pin
-16];
1018 apic_printk(APIC_VERBOSE
, KERN_DEBUG
1019 "using PIRQ%d -> IRQ %d\n",
1030 * Find a specific PCI IRQ entry.
1031 * Not an __init, possibly needed by modules
1033 int IO_APIC_get_PCI_irq_vector(int bus
, int slot
, int pin
,
1034 struct io_apic_irq_attr
*irq_attr
)
1036 int ioapic_idx
, i
, best_guess
= -1;
1038 apic_printk(APIC_DEBUG
,
1039 "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1041 if (test_bit(bus
, mp_bus_not_pci
)) {
1042 apic_printk(APIC_VERBOSE
,
1043 "PCI BIOS passed nonexistent PCI bus %d!\n", bus
);
1046 for (i
= 0; i
< mp_irq_entries
; i
++) {
1047 int lbus
= mp_irqs
[i
].srcbus
;
1049 for (ioapic_idx
= 0; ioapic_idx
< nr_ioapics
; ioapic_idx
++)
1050 if (mpc_ioapic_id(ioapic_idx
) == mp_irqs
[i
].dstapic
||
1051 mp_irqs
[i
].dstapic
== MP_APIC_ALL
)
1054 if (!test_bit(lbus
, mp_bus_not_pci
) &&
1055 !mp_irqs
[i
].irqtype
&&
1057 (slot
== ((mp_irqs
[i
].srcbusirq
>> 2) & 0x1f))) {
1058 int irq
= pin_2_irq(i
, ioapic_idx
, mp_irqs
[i
].dstirq
);
1060 if (!(ioapic_idx
|| IO_APIC_IRQ(irq
)))
1063 if (pin
== (mp_irqs
[i
].srcbusirq
& 3)) {
1064 set_io_apic_irq_attr(irq_attr
, ioapic_idx
,
1071 * Use the first all-but-pin matching entry as a
1072 * best-guess fuzzy result for broken mptables.
1074 if (best_guess
< 0) {
1075 set_io_apic_irq_attr(irq_attr
, ioapic_idx
,
1085 EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector
);
1087 void lock_vector_lock(void)
1089 /* Used to the online set of cpus does not change
1090 * during assign_irq_vector.
1092 raw_spin_lock(&vector_lock
);
1095 void unlock_vector_lock(void)
1097 raw_spin_unlock(&vector_lock
);
1101 __assign_irq_vector(int irq
, struct irq_cfg
*cfg
, const struct cpumask
*mask
)
1104 * NOTE! The local APIC isn't very good at handling
1105 * multiple interrupts at the same interrupt level.
1106 * As the interrupt level is determined by taking the
1107 * vector number and shifting that right by 4, we
1108 * want to spread these out a bit so that they don't
1109 * all fall in the same interrupt level.
1111 * Also, we've got to be careful not to trash gate
1112 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1114 static int current_vector
= FIRST_EXTERNAL_VECTOR
+ VECTOR_OFFSET_START
;
1115 static int current_offset
= VECTOR_OFFSET_START
% 16;
1117 cpumask_var_t tmp_mask
;
1119 if (cfg
->move_in_progress
)
1122 if (!alloc_cpumask_var(&tmp_mask
, GFP_ATOMIC
))
1125 /* Only try and allocate irqs on cpus that are present */
1127 cpumask_clear(cfg
->old_domain
);
1128 cpu
= cpumask_first_and(mask
, cpu_online_mask
);
1129 while (cpu
< nr_cpu_ids
) {
1130 int new_cpu
, vector
, offset
;
1132 apic
->vector_allocation_domain(cpu
, tmp_mask
, mask
);
1134 if (cpumask_subset(tmp_mask
, cfg
->domain
)) {
1136 if (cpumask_equal(tmp_mask
, cfg
->domain
))
1139 * New cpumask using the vector is a proper subset of
1140 * the current in use mask. So cleanup the vector
1141 * allocation for the members that are not used anymore.
1143 cpumask_andnot(cfg
->old_domain
, cfg
->domain
, tmp_mask
);
1144 cfg
->move_in_progress
= 1;
1145 cpumask_and(cfg
->domain
, cfg
->domain
, tmp_mask
);
1149 vector
= current_vector
;
1150 offset
= current_offset
;
1153 if (vector
>= first_system_vector
) {
1154 offset
= (offset
+ 1) % 16;
1155 vector
= FIRST_EXTERNAL_VECTOR
+ offset
;
1158 if (unlikely(current_vector
== vector
)) {
1159 cpumask_or(cfg
->old_domain
, cfg
->old_domain
, tmp_mask
);
1160 cpumask_andnot(tmp_mask
, mask
, cfg
->old_domain
);
1161 cpu
= cpumask_first_and(tmp_mask
, cpu_online_mask
);
1165 if (test_bit(vector
, used_vectors
))
1168 for_each_cpu_and(new_cpu
, tmp_mask
, cpu_online_mask
)
1169 if (per_cpu(vector_irq
, new_cpu
)[vector
] != -1)
1172 current_vector
= vector
;
1173 current_offset
= offset
;
1175 cfg
->move_in_progress
= 1;
1176 cpumask_copy(cfg
->old_domain
, cfg
->domain
);
1178 for_each_cpu_and(new_cpu
, tmp_mask
, cpu_online_mask
)
1179 per_cpu(vector_irq
, new_cpu
)[vector
] = irq
;
1180 cfg
->vector
= vector
;
1181 cpumask_copy(cfg
->domain
, tmp_mask
);
1185 free_cpumask_var(tmp_mask
);
1189 int assign_irq_vector(int irq
, struct irq_cfg
*cfg
, const struct cpumask
*mask
)
1192 unsigned long flags
;
1194 raw_spin_lock_irqsave(&vector_lock
, flags
);
1195 err
= __assign_irq_vector(irq
, cfg
, mask
);
1196 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
1200 static void __clear_irq_vector(int irq
, struct irq_cfg
*cfg
)
1204 BUG_ON(!cfg
->vector
);
1206 vector
= cfg
->vector
;
1207 for_each_cpu_and(cpu
, cfg
->domain
, cpu_online_mask
)
1208 per_cpu(vector_irq
, cpu
)[vector
] = -1;
1211 cpumask_clear(cfg
->domain
);
1213 if (likely(!cfg
->move_in_progress
))
1215 for_each_cpu_and(cpu
, cfg
->old_domain
, cpu_online_mask
) {
1216 for (vector
= FIRST_EXTERNAL_VECTOR
; vector
< NR_VECTORS
;
1218 if (per_cpu(vector_irq
, cpu
)[vector
] != irq
)
1220 per_cpu(vector_irq
, cpu
)[vector
] = -1;
1224 cfg
->move_in_progress
= 0;
1227 void __setup_vector_irq(int cpu
)
1229 /* Initialize vector_irq on a new cpu */
1231 struct irq_cfg
*cfg
;
1234 * vector_lock will make sure that we don't run into irq vector
1235 * assignments that might be happening on another cpu in parallel,
1236 * while we setup our initial vector to irq mappings.
1238 raw_spin_lock(&vector_lock
);
1239 /* Mark the inuse vectors */
1240 for_each_active_irq(irq
) {
1241 cfg
= irq_get_chip_data(irq
);
1245 * If it is a legacy IRQ handled by the legacy PIC, this cpu
1246 * will be part of the irq_cfg's domain.
1248 if (irq
< legacy_pic
->nr_legacy_irqs
&& !IO_APIC_IRQ(irq
))
1249 cpumask_set_cpu(cpu
, cfg
->domain
);
1251 if (!cpumask_test_cpu(cpu
, cfg
->domain
))
1253 vector
= cfg
->vector
;
1254 per_cpu(vector_irq
, cpu
)[vector
] = irq
;
1256 /* Mark the free vectors */
1257 for (vector
= 0; vector
< NR_VECTORS
; ++vector
) {
1258 irq
= per_cpu(vector_irq
, cpu
)[vector
];
1263 if (!cpumask_test_cpu(cpu
, cfg
->domain
))
1264 per_cpu(vector_irq
, cpu
)[vector
] = -1;
1266 raw_spin_unlock(&vector_lock
);
1269 static struct irq_chip ioapic_chip
;
1271 #ifdef CONFIG_X86_32
1272 static inline int IO_APIC_irq_trigger(int irq
)
1276 for (apic
= 0; apic
< nr_ioapics
; apic
++) {
1277 for (pin
= 0; pin
< ioapics
[apic
].nr_registers
; pin
++) {
1278 idx
= find_irq_entry(apic
, pin
, mp_INT
);
1279 if ((idx
!= -1) && (irq
== pin_2_irq(idx
, apic
, pin
)))
1280 return irq_trigger(idx
);
1284 * nonexistent IRQs are edge default
1289 static inline int IO_APIC_irq_trigger(int irq
)
1295 static void ioapic_register_intr(unsigned int irq
, struct irq_cfg
*cfg
,
1296 unsigned long trigger
)
1298 struct irq_chip
*chip
= &ioapic_chip
;
1299 irq_flow_handler_t hdl
;
1302 if ((trigger
== IOAPIC_AUTO
&& IO_APIC_irq_trigger(irq
)) ||
1303 trigger
== IOAPIC_LEVEL
) {
1304 irq_set_status_flags(irq
, IRQ_LEVEL
);
1307 irq_clear_status_flags(irq
, IRQ_LEVEL
);
1311 if (irq_remapped(cfg
)) {
1312 irq_set_status_flags(irq
, IRQ_MOVE_PCNTXT
);
1313 irq_remap_modify_chip_defaults(chip
);
1314 fasteoi
= trigger
!= 0;
1317 hdl
= fasteoi
? handle_fasteoi_irq
: handle_edge_irq
;
1318 irq_set_chip_and_handler_name(irq
, chip
, hdl
,
1319 fasteoi
? "fasteoi" : "edge");
1322 static int setup_ioapic_entry(int irq
, struct IO_APIC_route_entry
*entry
,
1323 unsigned int destination
, int vector
,
1324 struct io_apic_irq_attr
*attr
)
1326 if (irq_remapping_enabled
)
1327 return setup_ioapic_remapped_entry(irq
, entry
, destination
,
1330 memset(entry
, 0, sizeof(*entry
));
1332 entry
->delivery_mode
= apic
->irq_delivery_mode
;
1333 entry
->dest_mode
= apic
->irq_dest_mode
;
1334 entry
->dest
= destination
;
1335 entry
->vector
= vector
;
1336 entry
->mask
= 0; /* enable IRQ */
1337 entry
->trigger
= attr
->trigger
;
1338 entry
->polarity
= attr
->polarity
;
1341 * Mask level triggered irqs.
1342 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1350 static void setup_ioapic_irq(unsigned int irq
, struct irq_cfg
*cfg
,
1351 struct io_apic_irq_attr
*attr
)
1353 struct IO_APIC_route_entry entry
;
1356 if (!IO_APIC_IRQ(irq
))
1360 * For legacy irqs, cfg->domain starts with cpu 0. Now that IO-APIC
1361 * can handle this irq and the apic driver is finialized at this point,
1362 * update the cfg->domain.
1364 if (irq
< legacy_pic
->nr_legacy_irqs
&&
1365 cpumask_equal(cfg
->domain
, cpumask_of(0)))
1366 apic
->vector_allocation_domain(0, cfg
->domain
,
1367 apic
->target_cpus());
1369 if (assign_irq_vector(irq
, cfg
, apic
->target_cpus()))
1372 if (apic
->cpu_mask_to_apicid_and(cfg
->domain
, apic
->target_cpus(),
1374 pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
1375 mpc_ioapic_id(attr
->ioapic
), attr
->ioapic_pin
);
1376 __clear_irq_vector(irq
, cfg
);
1381 apic_printk(APIC_VERBOSE
,KERN_DEBUG
1382 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1383 "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1384 attr
->ioapic
, mpc_ioapic_id(attr
->ioapic
), attr
->ioapic_pin
,
1385 cfg
->vector
, irq
, attr
->trigger
, attr
->polarity
, dest
);
1387 if (setup_ioapic_entry(irq
, &entry
, dest
, cfg
->vector
, attr
)) {
1388 pr_warn("Failed to setup ioapic entry for ioapic %d, pin %d\n",
1389 mpc_ioapic_id(attr
->ioapic
), attr
->ioapic_pin
);
1390 __clear_irq_vector(irq
, cfg
);
1395 ioapic_register_intr(irq
, cfg
, attr
->trigger
);
1396 if (irq
< legacy_pic
->nr_legacy_irqs
)
1397 legacy_pic
->mask(irq
);
1399 ioapic_write_entry(attr
->ioapic
, attr
->ioapic_pin
, entry
);
1402 static bool __init
io_apic_pin_not_connected(int idx
, int ioapic_idx
, int pin
)
1407 apic_printk(APIC_VERBOSE
, KERN_DEBUG
" apic %d pin %d not connected\n",
1408 mpc_ioapic_id(ioapic_idx
), pin
);
1412 static void __init
__io_apic_setup_irqs(unsigned int ioapic_idx
)
1414 int idx
, node
= cpu_to_node(0);
1415 struct io_apic_irq_attr attr
;
1416 unsigned int pin
, irq
;
1418 for (pin
= 0; pin
< ioapics
[ioapic_idx
].nr_registers
; pin
++) {
1419 idx
= find_irq_entry(ioapic_idx
, pin
, mp_INT
);
1420 if (io_apic_pin_not_connected(idx
, ioapic_idx
, pin
))
1423 irq
= pin_2_irq(idx
, ioapic_idx
, pin
);
1425 if ((ioapic_idx
> 0) && (irq
> 16))
1429 * Skip the timer IRQ if there's a quirk handler
1430 * installed and if it returns 1:
1432 if (apic
->multi_timer_check
&&
1433 apic
->multi_timer_check(ioapic_idx
, irq
))
1436 set_io_apic_irq_attr(&attr
, ioapic_idx
, pin
, irq_trigger(idx
),
1439 io_apic_setup_irq_pin(irq
, node
, &attr
);
1443 static void __init
setup_IO_APIC_irqs(void)
1445 unsigned int ioapic_idx
;
1447 apic_printk(APIC_VERBOSE
, KERN_DEBUG
"init IO_APIC IRQs\n");
1449 for (ioapic_idx
= 0; ioapic_idx
< nr_ioapics
; ioapic_idx
++)
1450 __io_apic_setup_irqs(ioapic_idx
);
1454 * for the gsit that is not in first ioapic
1455 * but could not use acpi_register_gsi()
1456 * like some special sci in IBM x3330
1458 void setup_IO_APIC_irq_extra(u32 gsi
)
1460 int ioapic_idx
= 0, pin
, idx
, irq
, node
= cpu_to_node(0);
1461 struct io_apic_irq_attr attr
;
1464 * Convert 'gsi' to 'ioapic.pin'.
1466 ioapic_idx
= mp_find_ioapic(gsi
);
1470 pin
= mp_find_ioapic_pin(ioapic_idx
, gsi
);
1471 idx
= find_irq_entry(ioapic_idx
, pin
, mp_INT
);
1475 irq
= pin_2_irq(idx
, ioapic_idx
, pin
);
1477 /* Only handle the non legacy irqs on secondary ioapics */
1478 if (ioapic_idx
== 0 || irq
< NR_IRQS_LEGACY
)
1481 set_io_apic_irq_attr(&attr
, ioapic_idx
, pin
, irq_trigger(idx
),
1484 io_apic_setup_irq_pin_once(irq
, node
, &attr
);
1488 * Set up the timer pin, possibly with the 8259A-master behind.
1490 static void __init
setup_timer_IRQ0_pin(unsigned int ioapic_idx
,
1491 unsigned int pin
, int vector
)
1493 struct IO_APIC_route_entry entry
;
1496 if (irq_remapping_enabled
)
1499 memset(&entry
, 0, sizeof(entry
));
1502 * We use logical delivery to get the timer IRQ
1505 if (unlikely(apic
->cpu_mask_to_apicid_and(apic
->target_cpus(),
1506 apic
->target_cpus(), &dest
)))
1509 entry
.dest_mode
= apic
->irq_dest_mode
;
1510 entry
.mask
= 0; /* don't mask IRQ for edge */
1512 entry
.delivery_mode
= apic
->irq_delivery_mode
;
1515 entry
.vector
= vector
;
1518 * The timer IRQ doesn't have to know that behind the
1519 * scene we may have a 8259A-master in AEOI mode ...
1521 irq_set_chip_and_handler_name(0, &ioapic_chip
, handle_edge_irq
,
1525 * Add it to the IO-APIC irq-routing table:
1527 ioapic_write_entry(ioapic_idx
, pin
, entry
);
1530 __apicdebuginit(void) print_IO_APIC(int ioapic_idx
)
1533 union IO_APIC_reg_00 reg_00
;
1534 union IO_APIC_reg_01 reg_01
;
1535 union IO_APIC_reg_02 reg_02
;
1536 union IO_APIC_reg_03 reg_03
;
1537 unsigned long flags
;
1539 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
1540 reg_00
.raw
= io_apic_read(ioapic_idx
, 0);
1541 reg_01
.raw
= io_apic_read(ioapic_idx
, 1);
1542 if (reg_01
.bits
.version
>= 0x10)
1543 reg_02
.raw
= io_apic_read(ioapic_idx
, 2);
1544 if (reg_01
.bits
.version
>= 0x20)
1545 reg_03
.raw
= io_apic_read(ioapic_idx
, 3);
1546 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
1548 printk(KERN_DEBUG
"IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx
));
1549 printk(KERN_DEBUG
".... register #00: %08X\n", reg_00
.raw
);
1550 printk(KERN_DEBUG
"....... : physical APIC id: %02X\n", reg_00
.bits
.ID
);
1551 printk(KERN_DEBUG
"....... : Delivery Type: %X\n", reg_00
.bits
.delivery_type
);
1552 printk(KERN_DEBUG
"....... : LTS : %X\n", reg_00
.bits
.LTS
);
1554 printk(KERN_DEBUG
".... register #01: %08X\n", *(int *)®_01
);
1555 printk(KERN_DEBUG
"....... : max redirection entries: %02X\n",
1556 reg_01
.bits
.entries
);
1558 printk(KERN_DEBUG
"....... : PRQ implemented: %X\n", reg_01
.bits
.PRQ
);
1559 printk(KERN_DEBUG
"....... : IO APIC version: %02X\n",
1560 reg_01
.bits
.version
);
1563 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1564 * but the value of reg_02 is read as the previous read register
1565 * value, so ignore it if reg_02 == reg_01.
1567 if (reg_01
.bits
.version
>= 0x10 && reg_02
.raw
!= reg_01
.raw
) {
1568 printk(KERN_DEBUG
".... register #02: %08X\n", reg_02
.raw
);
1569 printk(KERN_DEBUG
"....... : arbitration: %02X\n", reg_02
.bits
.arbitration
);
1573 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1574 * or reg_03, but the value of reg_0[23] is read as the previous read
1575 * register value, so ignore it if reg_03 == reg_0[12].
1577 if (reg_01
.bits
.version
>= 0x20 && reg_03
.raw
!= reg_02
.raw
&&
1578 reg_03
.raw
!= reg_01
.raw
) {
1579 printk(KERN_DEBUG
".... register #03: %08X\n", reg_03
.raw
);
1580 printk(KERN_DEBUG
"....... : Boot DT : %X\n", reg_03
.bits
.boot_DT
);
1583 printk(KERN_DEBUG
".... IRQ redirection table:\n");
1585 if (irq_remapping_enabled
) {
1586 printk(KERN_DEBUG
" NR Indx Fmt Mask Trig IRR"
1587 " Pol Stat Indx2 Zero Vect:\n");
1589 printk(KERN_DEBUG
" NR Dst Mask Trig IRR Pol"
1590 " Stat Dmod Deli Vect:\n");
1593 for (i
= 0; i
<= reg_01
.bits
.entries
; i
++) {
1594 if (irq_remapping_enabled
) {
1595 struct IO_APIC_route_entry entry
;
1596 struct IR_IO_APIC_route_entry
*ir_entry
;
1598 entry
= ioapic_read_entry(ioapic_idx
, i
);
1599 ir_entry
= (struct IR_IO_APIC_route_entry
*) &entry
;
1600 printk(KERN_DEBUG
" %02x %04X ",
1604 pr_cont("%1d %1d %1d %1d %1d "
1605 "%1d %1d %X %02X\n",
1611 ir_entry
->delivery_status
,
1617 struct IO_APIC_route_entry entry
;
1619 entry
= ioapic_read_entry(ioapic_idx
, i
);
1620 printk(KERN_DEBUG
" %02x %02X ",
1624 pr_cont("%1d %1d %1d %1d %1d "
1630 entry
.delivery_status
,
1632 entry
.delivery_mode
,
1639 __apicdebuginit(void) print_IO_APICs(void)
1642 struct irq_cfg
*cfg
;
1644 struct irq_chip
*chip
;
1646 printk(KERN_DEBUG
"number of MP IRQ sources: %d.\n", mp_irq_entries
);
1647 for (ioapic_idx
= 0; ioapic_idx
< nr_ioapics
; ioapic_idx
++)
1648 printk(KERN_DEBUG
"number of IO-APIC #%d registers: %d.\n",
1649 mpc_ioapic_id(ioapic_idx
),
1650 ioapics
[ioapic_idx
].nr_registers
);
1653 * We are a bit conservative about what we expect. We have to
1654 * know about every hardware change ASAP.
1656 printk(KERN_INFO
"testing the IO APIC.......................\n");
1658 for (ioapic_idx
= 0; ioapic_idx
< nr_ioapics
; ioapic_idx
++)
1659 print_IO_APIC(ioapic_idx
);
1661 printk(KERN_DEBUG
"IRQ to pin mappings:\n");
1662 for_each_active_irq(irq
) {
1663 struct irq_pin_list
*entry
;
1665 chip
= irq_get_chip(irq
);
1666 if (chip
!= &ioapic_chip
)
1669 cfg
= irq_get_chip_data(irq
);
1672 entry
= cfg
->irq_2_pin
;
1675 printk(KERN_DEBUG
"IRQ%d ", irq
);
1676 for_each_irq_pin(entry
, cfg
->irq_2_pin
)
1677 pr_cont("-> %d:%d", entry
->apic
, entry
->pin
);
1681 printk(KERN_INFO
".................................... done.\n");
1684 __apicdebuginit(void) print_APIC_field(int base
)
1690 for (i
= 0; i
< 8; i
++)
1691 pr_cont("%08x", apic_read(base
+ i
*0x10));
1696 __apicdebuginit(void) print_local_APIC(void *dummy
)
1698 unsigned int i
, v
, ver
, maxlvt
;
1701 printk(KERN_DEBUG
"printing local APIC contents on CPU#%d/%d:\n",
1702 smp_processor_id(), hard_smp_processor_id());
1703 v
= apic_read(APIC_ID
);
1704 printk(KERN_INFO
"... APIC ID: %08x (%01x)\n", v
, read_apic_id());
1705 v
= apic_read(APIC_LVR
);
1706 printk(KERN_INFO
"... APIC VERSION: %08x\n", v
);
1707 ver
= GET_APIC_VERSION(v
);
1708 maxlvt
= lapic_get_maxlvt();
1710 v
= apic_read(APIC_TASKPRI
);
1711 printk(KERN_DEBUG
"... APIC TASKPRI: %08x (%02x)\n", v
, v
& APIC_TPRI_MASK
);
1713 if (APIC_INTEGRATED(ver
)) { /* !82489DX */
1714 if (!APIC_XAPIC(ver
)) {
1715 v
= apic_read(APIC_ARBPRI
);
1716 printk(KERN_DEBUG
"... APIC ARBPRI: %08x (%02x)\n", v
,
1717 v
& APIC_ARBPRI_MASK
);
1719 v
= apic_read(APIC_PROCPRI
);
1720 printk(KERN_DEBUG
"... APIC PROCPRI: %08x\n", v
);
1724 * Remote read supported only in the 82489DX and local APIC for
1725 * Pentium processors.
1727 if (!APIC_INTEGRATED(ver
) || maxlvt
== 3) {
1728 v
= apic_read(APIC_RRR
);
1729 printk(KERN_DEBUG
"... APIC RRR: %08x\n", v
);
1732 v
= apic_read(APIC_LDR
);
1733 printk(KERN_DEBUG
"... APIC LDR: %08x\n", v
);
1734 if (!x2apic_enabled()) {
1735 v
= apic_read(APIC_DFR
);
1736 printk(KERN_DEBUG
"... APIC DFR: %08x\n", v
);
1738 v
= apic_read(APIC_SPIV
);
1739 printk(KERN_DEBUG
"... APIC SPIV: %08x\n", v
);
1741 printk(KERN_DEBUG
"... APIC ISR field:\n");
1742 print_APIC_field(APIC_ISR
);
1743 printk(KERN_DEBUG
"... APIC TMR field:\n");
1744 print_APIC_field(APIC_TMR
);
1745 printk(KERN_DEBUG
"... APIC IRR field:\n");
1746 print_APIC_field(APIC_IRR
);
1748 if (APIC_INTEGRATED(ver
)) { /* !82489DX */
1749 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
1750 apic_write(APIC_ESR
, 0);
1752 v
= apic_read(APIC_ESR
);
1753 printk(KERN_DEBUG
"... APIC ESR: %08x\n", v
);
1756 icr
= apic_icr_read();
1757 printk(KERN_DEBUG
"... APIC ICR: %08x\n", (u32
)icr
);
1758 printk(KERN_DEBUG
"... APIC ICR2: %08x\n", (u32
)(icr
>> 32));
1760 v
= apic_read(APIC_LVTT
);
1761 printk(KERN_DEBUG
"... APIC LVTT: %08x\n", v
);
1763 if (maxlvt
> 3) { /* PC is LVT#4. */
1764 v
= apic_read(APIC_LVTPC
);
1765 printk(KERN_DEBUG
"... APIC LVTPC: %08x\n", v
);
1767 v
= apic_read(APIC_LVT0
);
1768 printk(KERN_DEBUG
"... APIC LVT0: %08x\n", v
);
1769 v
= apic_read(APIC_LVT1
);
1770 printk(KERN_DEBUG
"... APIC LVT1: %08x\n", v
);
1772 if (maxlvt
> 2) { /* ERR is LVT#3. */
1773 v
= apic_read(APIC_LVTERR
);
1774 printk(KERN_DEBUG
"... APIC LVTERR: %08x\n", v
);
1777 v
= apic_read(APIC_TMICT
);
1778 printk(KERN_DEBUG
"... APIC TMICT: %08x\n", v
);
1779 v
= apic_read(APIC_TMCCT
);
1780 printk(KERN_DEBUG
"... APIC TMCCT: %08x\n", v
);
1781 v
= apic_read(APIC_TDCR
);
1782 printk(KERN_DEBUG
"... APIC TDCR: %08x\n", v
);
1784 if (boot_cpu_has(X86_FEATURE_EXTAPIC
)) {
1785 v
= apic_read(APIC_EFEAT
);
1786 maxlvt
= (v
>> 16) & 0xff;
1787 printk(KERN_DEBUG
"... APIC EFEAT: %08x\n", v
);
1788 v
= apic_read(APIC_ECTRL
);
1789 printk(KERN_DEBUG
"... APIC ECTRL: %08x\n", v
);
1790 for (i
= 0; i
< maxlvt
; i
++) {
1791 v
= apic_read(APIC_EILVTn(i
));
1792 printk(KERN_DEBUG
"... APIC EILVT%d: %08x\n", i
, v
);
1798 __apicdebuginit(void) print_local_APICs(int maxcpu
)
1806 for_each_online_cpu(cpu
) {
1809 smp_call_function_single(cpu
, print_local_APIC
, NULL
, 1);
1814 __apicdebuginit(void) print_PIC(void)
1817 unsigned long flags
;
1819 if (!legacy_pic
->nr_legacy_irqs
)
1822 printk(KERN_DEBUG
"\nprinting PIC contents\n");
1824 raw_spin_lock_irqsave(&i8259A_lock
, flags
);
1826 v
= inb(0xa1) << 8 | inb(0x21);
1827 printk(KERN_DEBUG
"... PIC IMR: %04x\n", v
);
1829 v
= inb(0xa0) << 8 | inb(0x20);
1830 printk(KERN_DEBUG
"... PIC IRR: %04x\n", v
);
1834 v
= inb(0xa0) << 8 | inb(0x20);
1838 raw_spin_unlock_irqrestore(&i8259A_lock
, flags
);
1840 printk(KERN_DEBUG
"... PIC ISR: %04x\n", v
);
1842 v
= inb(0x4d1) << 8 | inb(0x4d0);
1843 printk(KERN_DEBUG
"... PIC ELCR: %04x\n", v
);
1846 static int __initdata show_lapic
= 1;
1847 static __init
int setup_show_lapic(char *arg
)
1851 if (strcmp(arg
, "all") == 0) {
1852 show_lapic
= CONFIG_NR_CPUS
;
1854 get_option(&arg
, &num
);
1861 __setup("show_lapic=", setup_show_lapic
);
1863 __apicdebuginit(int) print_ICs(void)
1865 if (apic_verbosity
== APIC_QUIET
)
1870 /* don't print out if apic is not there */
1871 if (!cpu_has_apic
&& !apic_from_smp_config())
1874 print_local_APICs(show_lapic
);
1880 late_initcall(print_ICs
);
1883 /* Where if anywhere is the i8259 connect in external int mode */
1884 static struct { int pin
, apic
; } ioapic_i8259
= { -1, -1 };
1886 void __init
enable_IO_APIC(void)
1888 int i8259_apic
, i8259_pin
;
1891 if (!legacy_pic
->nr_legacy_irqs
)
1894 for(apic
= 0; apic
< nr_ioapics
; apic
++) {
1896 /* See if any of the pins is in ExtINT mode */
1897 for (pin
= 0; pin
< ioapics
[apic
].nr_registers
; pin
++) {
1898 struct IO_APIC_route_entry entry
;
1899 entry
= ioapic_read_entry(apic
, pin
);
1901 /* If the interrupt line is enabled and in ExtInt mode
1902 * I have found the pin where the i8259 is connected.
1904 if ((entry
.mask
== 0) && (entry
.delivery_mode
== dest_ExtINT
)) {
1905 ioapic_i8259
.apic
= apic
;
1906 ioapic_i8259
.pin
= pin
;
1912 /* Look to see what if the MP table has reported the ExtINT */
1913 /* If we could not find the appropriate pin by looking at the ioapic
1914 * the i8259 probably is not connected the ioapic but give the
1915 * mptable a chance anyway.
1917 i8259_pin
= find_isa_irq_pin(0, mp_ExtINT
);
1918 i8259_apic
= find_isa_irq_apic(0, mp_ExtINT
);
1919 /* Trust the MP table if nothing is setup in the hardware */
1920 if ((ioapic_i8259
.pin
== -1) && (i8259_pin
>= 0)) {
1921 printk(KERN_WARNING
"ExtINT not setup in hardware but reported by MP table\n");
1922 ioapic_i8259
.pin
= i8259_pin
;
1923 ioapic_i8259
.apic
= i8259_apic
;
1925 /* Complain if the MP table and the hardware disagree */
1926 if (((ioapic_i8259
.apic
!= i8259_apic
) || (ioapic_i8259
.pin
!= i8259_pin
)) &&
1927 (i8259_pin
>= 0) && (ioapic_i8259
.pin
>= 0))
1929 printk(KERN_WARNING
"ExtINT in hardware and MP table differ\n");
1933 * Do not trust the IO-APIC being empty at bootup
1939 * Not an __init, needed by the reboot code
1941 void disable_IO_APIC(void)
1944 * Clear the IO-APIC before rebooting:
1948 if (!legacy_pic
->nr_legacy_irqs
)
1952 * If the i8259 is routed through an IOAPIC
1953 * Put that IOAPIC in virtual wire mode
1954 * so legacy interrupts can be delivered.
1956 * With interrupt-remapping, for now we will use virtual wire A mode,
1957 * as virtual wire B is little complex (need to configure both
1958 * IOAPIC RTE as well as interrupt-remapping table entry).
1959 * As this gets called during crash dump, keep this simple for now.
1961 if (ioapic_i8259
.pin
!= -1 && !irq_remapping_enabled
) {
1962 struct IO_APIC_route_entry entry
;
1964 memset(&entry
, 0, sizeof(entry
));
1965 entry
.mask
= 0; /* Enabled */
1966 entry
.trigger
= 0; /* Edge */
1968 entry
.polarity
= 0; /* High */
1969 entry
.delivery_status
= 0;
1970 entry
.dest_mode
= 0; /* Physical */
1971 entry
.delivery_mode
= dest_ExtINT
; /* ExtInt */
1973 entry
.dest
= read_apic_id();
1976 * Add it to the IO-APIC irq-routing table:
1978 ioapic_write_entry(ioapic_i8259
.apic
, ioapic_i8259
.pin
, entry
);
1982 * Use virtual wire A mode when interrupt remapping is enabled.
1984 if (cpu_has_apic
|| apic_from_smp_config())
1985 disconnect_bsp_APIC(!irq_remapping_enabled
&&
1986 ioapic_i8259
.pin
!= -1);
1989 #ifdef CONFIG_X86_32
1991 * function to set the IO-APIC physical IDs based on the
1992 * values stored in the MPC table.
1994 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
1996 void __init
setup_ioapic_ids_from_mpc_nocheck(void)
1998 union IO_APIC_reg_00 reg_00
;
1999 physid_mask_t phys_id_present_map
;
2002 unsigned char old_id
;
2003 unsigned long flags
;
2006 * This is broken; anything with a real cpu count has to
2007 * circumvent this idiocy regardless.
2009 apic
->ioapic_phys_id_map(&phys_cpu_present_map
, &phys_id_present_map
);
2012 * Set the IOAPIC ID to the value stored in the MPC table.
2014 for (ioapic_idx
= 0; ioapic_idx
< nr_ioapics
; ioapic_idx
++) {
2015 /* Read the register 0 value */
2016 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
2017 reg_00
.raw
= io_apic_read(ioapic_idx
, 0);
2018 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
2020 old_id
= mpc_ioapic_id(ioapic_idx
);
2022 if (mpc_ioapic_id(ioapic_idx
) >= get_physical_broadcast()) {
2023 printk(KERN_ERR
"BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2024 ioapic_idx
, mpc_ioapic_id(ioapic_idx
));
2025 printk(KERN_ERR
"... fixing up to %d. (tell your hw vendor)\n",
2027 ioapics
[ioapic_idx
].mp_config
.apicid
= reg_00
.bits
.ID
;
2031 * Sanity check, is the ID really free? Every APIC in a
2032 * system must have a unique ID or we get lots of nice
2033 * 'stuck on smp_invalidate_needed IPI wait' messages.
2035 if (apic
->check_apicid_used(&phys_id_present_map
,
2036 mpc_ioapic_id(ioapic_idx
))) {
2037 printk(KERN_ERR
"BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2038 ioapic_idx
, mpc_ioapic_id(ioapic_idx
));
2039 for (i
= 0; i
< get_physical_broadcast(); i
++)
2040 if (!physid_isset(i
, phys_id_present_map
))
2042 if (i
>= get_physical_broadcast())
2043 panic("Max APIC ID exceeded!\n");
2044 printk(KERN_ERR
"... fixing up to %d. (tell your hw vendor)\n",
2046 physid_set(i
, phys_id_present_map
);
2047 ioapics
[ioapic_idx
].mp_config
.apicid
= i
;
2050 apic
->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx
),
2052 apic_printk(APIC_VERBOSE
, "Setting %d in the "
2053 "phys_id_present_map\n",
2054 mpc_ioapic_id(ioapic_idx
));
2055 physids_or(phys_id_present_map
, phys_id_present_map
, tmp
);
2059 * We need to adjust the IRQ routing table
2060 * if the ID changed.
2062 if (old_id
!= mpc_ioapic_id(ioapic_idx
))
2063 for (i
= 0; i
< mp_irq_entries
; i
++)
2064 if (mp_irqs
[i
].dstapic
== old_id
)
2066 = mpc_ioapic_id(ioapic_idx
);
2069 * Update the ID register according to the right value
2070 * from the MPC table if they are different.
2072 if (mpc_ioapic_id(ioapic_idx
) == reg_00
.bits
.ID
)
2075 apic_printk(APIC_VERBOSE
, KERN_INFO
2076 "...changing IO-APIC physical APIC ID to %d ...",
2077 mpc_ioapic_id(ioapic_idx
));
2079 reg_00
.bits
.ID
= mpc_ioapic_id(ioapic_idx
);
2080 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
2081 io_apic_write(ioapic_idx
, 0, reg_00
.raw
);
2082 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
2087 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
2088 reg_00
.raw
= io_apic_read(ioapic_idx
, 0);
2089 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
2090 if (reg_00
.bits
.ID
!= mpc_ioapic_id(ioapic_idx
))
2091 pr_cont("could not set ID!\n");
2093 apic_printk(APIC_VERBOSE
, " ok.\n");
2097 void __init
setup_ioapic_ids_from_mpc(void)
2103 * Don't check I/O APIC IDs for xAPIC systems. They have
2104 * no meaning without the serial APIC bus.
2106 if (!(boot_cpu_data
.x86_vendor
== X86_VENDOR_INTEL
)
2107 || APIC_XAPIC(apic_version
[boot_cpu_physical_apicid
]))
2109 setup_ioapic_ids_from_mpc_nocheck();
2113 int no_timer_check __initdata
;
2115 static int __init
notimercheck(char *s
)
2120 __setup("no_timer_check", notimercheck
);
2123 * There is a nasty bug in some older SMP boards, their mptable lies
2124 * about the timer IRQ. We do the following to work around the situation:
2126 * - timer IRQ defaults to IO-APIC IRQ
2127 * - if this function detects that timer IRQs are defunct, then we fall
2128 * back to ISA timer IRQs
2130 static int __init
timer_irq_works(void)
2132 unsigned long t1
= jiffies
;
2133 unsigned long flags
;
2138 local_save_flags(flags
);
2140 /* Let ten ticks pass... */
2141 mdelay((10 * 1000) / HZ
);
2142 local_irq_restore(flags
);
2145 * Expect a few ticks at least, to be sure some possible
2146 * glue logic does not lock up after one or two first
2147 * ticks in a non-ExtINT mode. Also the local APIC
2148 * might have cached one ExtINT interrupt. Finally, at
2149 * least one tick may be lost due to delays.
2153 if (time_after(jiffies
, t1
+ 4))
2159 * In the SMP+IOAPIC case it might happen that there are an unspecified
2160 * number of pending IRQ events unhandled. These cases are very rare,
2161 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2162 * better to do it this way as thus we do not have to be aware of
2163 * 'pending' interrupts in the IRQ path, except at this point.
2166 * Edge triggered needs to resend any interrupt
2167 * that was delayed but this is now handled in the device
2172 * Starting up a edge-triggered IO-APIC interrupt is
2173 * nasty - we need to make sure that we get the edge.
2174 * If it is already asserted for some reason, we need
2175 * return 1 to indicate that is was pending.
2177 * This is not complete - we should be able to fake
2178 * an edge even if it isn't on the 8259A...
2181 static unsigned int startup_ioapic_irq(struct irq_data
*data
)
2183 int was_pending
= 0, irq
= data
->irq
;
2184 unsigned long flags
;
2186 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
2187 if (irq
< legacy_pic
->nr_legacy_irqs
) {
2188 legacy_pic
->mask(irq
);
2189 if (legacy_pic
->irq_pending(irq
))
2192 __unmask_ioapic(data
->chip_data
);
2193 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
2198 static int ioapic_retrigger_irq(struct irq_data
*data
)
2200 struct irq_cfg
*cfg
= data
->chip_data
;
2201 unsigned long flags
;
2203 raw_spin_lock_irqsave(&vector_lock
, flags
);
2204 apic
->send_IPI_mask(cpumask_of(cpumask_first(cfg
->domain
)), cfg
->vector
);
2205 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
2211 * Level and edge triggered IO-APIC interrupts need different handling,
2212 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2213 * handled with the level-triggered descriptor, but that one has slightly
2214 * more overhead. Level-triggered interrupts cannot be handled with the
2215 * edge-triggered handler, without risking IRQ storms and other ugly
2220 void send_cleanup_vector(struct irq_cfg
*cfg
)
2222 cpumask_var_t cleanup_mask
;
2224 if (unlikely(!alloc_cpumask_var(&cleanup_mask
, GFP_ATOMIC
))) {
2226 for_each_cpu_and(i
, cfg
->old_domain
, cpu_online_mask
)
2227 apic
->send_IPI_mask(cpumask_of(i
), IRQ_MOVE_CLEANUP_VECTOR
);
2229 cpumask_and(cleanup_mask
, cfg
->old_domain
, cpu_online_mask
);
2230 apic
->send_IPI_mask(cleanup_mask
, IRQ_MOVE_CLEANUP_VECTOR
);
2231 free_cpumask_var(cleanup_mask
);
2233 cfg
->move_in_progress
= 0;
2236 asmlinkage
void smp_irq_move_cleanup_interrupt(void)
2238 unsigned vector
, me
;
2244 me
= smp_processor_id();
2245 for (vector
= FIRST_EXTERNAL_VECTOR
; vector
< NR_VECTORS
; vector
++) {
2248 struct irq_desc
*desc
;
2249 struct irq_cfg
*cfg
;
2250 irq
= __this_cpu_read(vector_irq
[vector
]);
2255 desc
= irq_to_desc(irq
);
2260 raw_spin_lock(&desc
->lock
);
2263 * Check if the irq migration is in progress. If so, we
2264 * haven't received the cleanup request yet for this irq.
2266 if (cfg
->move_in_progress
)
2269 if (vector
== cfg
->vector
&& cpumask_test_cpu(me
, cfg
->domain
))
2272 irr
= apic_read(APIC_IRR
+ (vector
/ 32 * 0x10));
2274 * Check if the vector that needs to be cleanedup is
2275 * registered at the cpu's IRR. If so, then this is not
2276 * the best time to clean it up. Lets clean it up in the
2277 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
2280 if (irr
& (1 << (vector
% 32))) {
2281 apic
->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR
);
2284 __this_cpu_write(vector_irq
[vector
], -1);
2286 raw_spin_unlock(&desc
->lock
);
2292 static void __irq_complete_move(struct irq_cfg
*cfg
, unsigned vector
)
2296 if (likely(!cfg
->move_in_progress
))
2299 me
= smp_processor_id();
2301 if (vector
== cfg
->vector
&& cpumask_test_cpu(me
, cfg
->domain
))
2302 send_cleanup_vector(cfg
);
2305 static void irq_complete_move(struct irq_cfg
*cfg
)
2307 __irq_complete_move(cfg
, ~get_irq_regs()->orig_ax
);
2310 void irq_force_complete_move(int irq
)
2312 struct irq_cfg
*cfg
= irq_get_chip_data(irq
);
2317 __irq_complete_move(cfg
, cfg
->vector
);
2320 static inline void irq_complete_move(struct irq_cfg
*cfg
) { }
2323 static void __target_IO_APIC_irq(unsigned int irq
, unsigned int dest
, struct irq_cfg
*cfg
)
2326 struct irq_pin_list
*entry
;
2327 u8 vector
= cfg
->vector
;
2329 for_each_irq_pin(entry
, cfg
->irq_2_pin
) {
2335 * With interrupt-remapping, destination information comes
2336 * from interrupt-remapping table entry.
2338 if (!irq_remapped(cfg
))
2339 io_apic_write(apic
, 0x11 + pin
*2, dest
);
2340 reg
= io_apic_read(apic
, 0x10 + pin
*2);
2341 reg
&= ~IO_APIC_REDIR_VECTOR_MASK
;
2343 io_apic_modify(apic
, 0x10 + pin
*2, reg
);
2348 * Either sets data->affinity to a valid value, and returns
2349 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2350 * leaves data->affinity untouched.
2352 int __ioapic_set_affinity(struct irq_data
*data
, const struct cpumask
*mask
,
2353 unsigned int *dest_id
)
2355 struct irq_cfg
*cfg
= data
->chip_data
;
2356 unsigned int irq
= data
->irq
;
2359 if (!config_enabled(CONFIG_SMP
))
2362 if (!cpumask_intersects(mask
, cpu_online_mask
))
2365 err
= assign_irq_vector(irq
, cfg
, mask
);
2369 err
= apic
->cpu_mask_to_apicid_and(mask
, cfg
->domain
, dest_id
);
2371 if (assign_irq_vector(irq
, cfg
, data
->affinity
))
2372 pr_err("Failed to recover vector for irq %d\n", irq
);
2376 cpumask_copy(data
->affinity
, mask
);
2382 ioapic_set_affinity(struct irq_data
*data
, const struct cpumask
*mask
,
2385 unsigned int dest
, irq
= data
->irq
;
2386 unsigned long flags
;
2389 if (!config_enabled(CONFIG_SMP
))
2392 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
2393 ret
= __ioapic_set_affinity(data
, mask
, &dest
);
2395 /* Only the high 8 bits are valid. */
2396 dest
= SET_APIC_LOGICAL_ID(dest
);
2397 __target_IO_APIC_irq(irq
, dest
, data
->chip_data
);
2398 ret
= IRQ_SET_MASK_OK_NOCOPY
;
2400 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
2404 static void ack_apic_edge(struct irq_data
*data
)
2406 irq_complete_move(data
->chip_data
);
2411 atomic_t irq_mis_count
;
2413 #ifdef CONFIG_GENERIC_PENDING_IRQ
2414 static bool io_apic_level_ack_pending(struct irq_cfg
*cfg
)
2416 struct irq_pin_list
*entry
;
2417 unsigned long flags
;
2419 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
2420 for_each_irq_pin(entry
, cfg
->irq_2_pin
) {
2425 reg
= io_apic_read(entry
->apic
, 0x10 + pin
*2);
2426 /* Is the remote IRR bit set? */
2427 if (reg
& IO_APIC_REDIR_REMOTE_IRR
) {
2428 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
2432 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
2437 static inline bool ioapic_irqd_mask(struct irq_data
*data
, struct irq_cfg
*cfg
)
2439 /* If we are moving the irq we need to mask it */
2440 if (unlikely(irqd_is_setaffinity_pending(data
))) {
2447 static inline void ioapic_irqd_unmask(struct irq_data
*data
,
2448 struct irq_cfg
*cfg
, bool masked
)
2450 if (unlikely(masked
)) {
2451 /* Only migrate the irq if the ack has been received.
2453 * On rare occasions the broadcast level triggered ack gets
2454 * delayed going to ioapics, and if we reprogram the
2455 * vector while Remote IRR is still set the irq will never
2458 * To prevent this scenario we read the Remote IRR bit
2459 * of the ioapic. This has two effects.
2460 * - On any sane system the read of the ioapic will
2461 * flush writes (and acks) going to the ioapic from
2463 * - We get to see if the ACK has actually been delivered.
2465 * Based on failed experiments of reprogramming the
2466 * ioapic entry from outside of irq context starting
2467 * with masking the ioapic entry and then polling until
2468 * Remote IRR was clear before reprogramming the
2469 * ioapic I don't trust the Remote IRR bit to be
2470 * completey accurate.
2472 * However there appears to be no other way to plug
2473 * this race, so if the Remote IRR bit is not
2474 * accurate and is causing problems then it is a hardware bug
2475 * and you can go talk to the chipset vendor about it.
2477 if (!io_apic_level_ack_pending(cfg
))
2478 irq_move_masked_irq(data
);
2483 static inline bool ioapic_irqd_mask(struct irq_data
*data
, struct irq_cfg
*cfg
)
2487 static inline void ioapic_irqd_unmask(struct irq_data
*data
,
2488 struct irq_cfg
*cfg
, bool masked
)
2493 static void ack_apic_level(struct irq_data
*data
)
2495 struct irq_cfg
*cfg
= data
->chip_data
;
2496 int i
, irq
= data
->irq
;
2500 irq_complete_move(cfg
);
2501 masked
= ioapic_irqd_mask(data
, cfg
);
2504 * It appears there is an erratum which affects at least version 0x11
2505 * of I/O APIC (that's the 82093AA and cores integrated into various
2506 * chipsets). Under certain conditions a level-triggered interrupt is
2507 * erroneously delivered as edge-triggered one but the respective IRR
2508 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2509 * message but it will never arrive and further interrupts are blocked
2510 * from the source. The exact reason is so far unknown, but the
2511 * phenomenon was observed when two consecutive interrupt requests
2512 * from a given source get delivered to the same CPU and the source is
2513 * temporarily disabled in between.
2515 * A workaround is to simulate an EOI message manually. We achieve it
2516 * by setting the trigger mode to edge and then to level when the edge
2517 * trigger mode gets detected in the TMR of a local APIC for a
2518 * level-triggered interrupt. We mask the source for the time of the
2519 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2520 * The idea is from Manfred Spraul. --macro
2522 * Also in the case when cpu goes offline, fixup_irqs() will forward
2523 * any unhandled interrupt on the offlined cpu to the new cpu
2524 * destination that is handling the corresponding interrupt. This
2525 * interrupt forwarding is done via IPI's. Hence, in this case also
2526 * level-triggered io-apic interrupt will be seen as an edge
2527 * interrupt in the IRR. And we can't rely on the cpu's EOI
2528 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
2529 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
2530 * supporting EOI register, we do an explicit EOI to clear the
2531 * remote IRR and on IO-APIC's which don't have an EOI register,
2532 * we use the above logic (mask+edge followed by unmask+level) from
2533 * Manfred Spraul to clear the remote IRR.
2536 v
= apic_read(APIC_TMR
+ ((i
& ~0x1f) >> 1));
2539 * We must acknowledge the irq before we move it or the acknowledge will
2540 * not propagate properly.
2545 * Tail end of clearing remote IRR bit (either by delivering the EOI
2546 * message via io-apic EOI register write or simulating it using
2547 * mask+edge followed by unnask+level logic) manually when the
2548 * level triggered interrupt is seen as the edge triggered interrupt
2551 if (!(v
& (1 << (i
& 0x1f)))) {
2552 atomic_inc(&irq_mis_count
);
2554 eoi_ioapic_irq(irq
, cfg
);
2557 ioapic_irqd_unmask(data
, cfg
, masked
);
2560 #ifdef CONFIG_IRQ_REMAP
2561 static void ir_ack_apic_edge(struct irq_data
*data
)
2566 static void ir_ack_apic_level(struct irq_data
*data
)
2569 eoi_ioapic_irq(data
->irq
, data
->chip_data
);
2572 static void ir_print_prefix(struct irq_data
*data
, struct seq_file
*p
)
2574 seq_printf(p
, " IR-%s", data
->chip
->name
);
2577 static void irq_remap_modify_chip_defaults(struct irq_chip
*chip
)
2579 chip
->irq_print_chip
= ir_print_prefix
;
2580 chip
->irq_ack
= ir_ack_apic_edge
;
2581 chip
->irq_eoi
= ir_ack_apic_level
;
2583 chip
->irq_set_affinity
= set_remapped_irq_affinity
;
2585 #endif /* CONFIG_IRQ_REMAP */
2587 static struct irq_chip ioapic_chip __read_mostly
= {
2589 .irq_startup
= startup_ioapic_irq
,
2590 .irq_mask
= mask_ioapic_irq
,
2591 .irq_unmask
= unmask_ioapic_irq
,
2592 .irq_ack
= ack_apic_edge
,
2593 .irq_eoi
= ack_apic_level
,
2594 .irq_set_affinity
= ioapic_set_affinity
,
2595 .irq_retrigger
= ioapic_retrigger_irq
,
2598 static inline void init_IO_APIC_traps(void)
2600 struct irq_cfg
*cfg
;
2604 * NOTE! The local APIC isn't very good at handling
2605 * multiple interrupts at the same interrupt level.
2606 * As the interrupt level is determined by taking the
2607 * vector number and shifting that right by 4, we
2608 * want to spread these out a bit so that they don't
2609 * all fall in the same interrupt level.
2611 * Also, we've got to be careful not to trash gate
2612 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2614 for_each_active_irq(irq
) {
2615 cfg
= irq_get_chip_data(irq
);
2616 if (IO_APIC_IRQ(irq
) && cfg
&& !cfg
->vector
) {
2618 * Hmm.. We don't have an entry for this,
2619 * so default to an old-fashioned 8259
2620 * interrupt if we can..
2622 if (irq
< legacy_pic
->nr_legacy_irqs
)
2623 legacy_pic
->make_irq(irq
);
2625 /* Strange. Oh, well.. */
2626 irq_set_chip(irq
, &no_irq_chip
);
2632 * The local APIC irq-chip implementation:
2635 static void mask_lapic_irq(struct irq_data
*data
)
2639 v
= apic_read(APIC_LVT0
);
2640 apic_write(APIC_LVT0
, v
| APIC_LVT_MASKED
);
2643 static void unmask_lapic_irq(struct irq_data
*data
)
2647 v
= apic_read(APIC_LVT0
);
2648 apic_write(APIC_LVT0
, v
& ~APIC_LVT_MASKED
);
2651 static void ack_lapic_irq(struct irq_data
*data
)
2656 static struct irq_chip lapic_chip __read_mostly
= {
2657 .name
= "local-APIC",
2658 .irq_mask
= mask_lapic_irq
,
2659 .irq_unmask
= unmask_lapic_irq
,
2660 .irq_ack
= ack_lapic_irq
,
2663 static void lapic_register_intr(int irq
)
2665 irq_clear_status_flags(irq
, IRQ_LEVEL
);
2666 irq_set_chip_and_handler_name(irq
, &lapic_chip
, handle_edge_irq
,
2671 * This looks a bit hackish but it's about the only one way of sending
2672 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2673 * not support the ExtINT mode, unfortunately. We need to send these
2674 * cycles as some i82489DX-based boards have glue logic that keeps the
2675 * 8259A interrupt line asserted until INTA. --macro
2677 static inline void __init
unlock_ExtINT_logic(void)
2680 struct IO_APIC_route_entry entry0
, entry1
;
2681 unsigned char save_control
, save_freq_select
;
2683 pin
= find_isa_irq_pin(8, mp_INT
);
2688 apic
= find_isa_irq_apic(8, mp_INT
);
2694 entry0
= ioapic_read_entry(apic
, pin
);
2695 clear_IO_APIC_pin(apic
, pin
);
2697 memset(&entry1
, 0, sizeof(entry1
));
2699 entry1
.dest_mode
= 0; /* physical delivery */
2700 entry1
.mask
= 0; /* unmask IRQ now */
2701 entry1
.dest
= hard_smp_processor_id();
2702 entry1
.delivery_mode
= dest_ExtINT
;
2703 entry1
.polarity
= entry0
.polarity
;
2707 ioapic_write_entry(apic
, pin
, entry1
);
2709 save_control
= CMOS_READ(RTC_CONTROL
);
2710 save_freq_select
= CMOS_READ(RTC_FREQ_SELECT
);
2711 CMOS_WRITE((save_freq_select
& ~RTC_RATE_SELECT
) | 0x6,
2713 CMOS_WRITE(save_control
| RTC_PIE
, RTC_CONTROL
);
2718 if ((CMOS_READ(RTC_INTR_FLAGS
) & RTC_PF
) == RTC_PF
)
2722 CMOS_WRITE(save_control
, RTC_CONTROL
);
2723 CMOS_WRITE(save_freq_select
, RTC_FREQ_SELECT
);
2724 clear_IO_APIC_pin(apic
, pin
);
2726 ioapic_write_entry(apic
, pin
, entry0
);
2729 static int disable_timer_pin_1 __initdata
;
2730 /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2731 static int __init
disable_timer_pin_setup(char *arg
)
2733 disable_timer_pin_1
= 1;
2736 early_param("disable_timer_pin_1", disable_timer_pin_setup
);
2738 int timer_through_8259 __initdata
;
2741 * This code may look a bit paranoid, but it's supposed to cooperate with
2742 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2743 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2744 * fanatically on his truly buggy board.
2746 * FIXME: really need to revamp this for all platforms.
2748 static inline void __init
check_timer(void)
2750 struct irq_cfg
*cfg
= irq_get_chip_data(0);
2751 int node
= cpu_to_node(0);
2752 int apic1
, pin1
, apic2
, pin2
;
2753 unsigned long flags
;
2756 local_irq_save(flags
);
2759 * get/set the timer IRQ vector:
2761 legacy_pic
->mask(0);
2762 assign_irq_vector(0, cfg
, apic
->target_cpus());
2765 * As IRQ0 is to be enabled in the 8259A, the virtual
2766 * wire has to be disabled in the local APIC. Also
2767 * timer interrupts need to be acknowledged manually in
2768 * the 8259A for the i82489DX when using the NMI
2769 * watchdog as that APIC treats NMIs as level-triggered.
2770 * The AEOI mode will finish them in the 8259A
2773 apic_write(APIC_LVT0
, APIC_LVT_MASKED
| APIC_DM_EXTINT
);
2774 legacy_pic
->init(1);
2776 pin1
= find_isa_irq_pin(0, mp_INT
);
2777 apic1
= find_isa_irq_apic(0, mp_INT
);
2778 pin2
= ioapic_i8259
.pin
;
2779 apic2
= ioapic_i8259
.apic
;
2781 apic_printk(APIC_QUIET
, KERN_INFO
"..TIMER: vector=0x%02X "
2782 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2783 cfg
->vector
, apic1
, pin1
, apic2
, pin2
);
2786 * Some BIOS writers are clueless and report the ExtINTA
2787 * I/O APIC input from the cascaded 8259A as the timer
2788 * interrupt input. So just in case, if only one pin
2789 * was found above, try it both directly and through the
2793 if (irq_remapping_enabled
)
2794 panic("BIOS bug: timer not connected to IO-APIC");
2798 } else if (pin2
== -1) {
2805 * Ok, does IRQ0 through the IOAPIC work?
2808 add_pin_to_irq_node(cfg
, node
, apic1
, pin1
);
2809 setup_timer_IRQ0_pin(apic1
, pin1
, cfg
->vector
);
2811 /* for edge trigger, setup_ioapic_irq already
2812 * leave it unmasked.
2813 * so only need to unmask if it is level-trigger
2814 * do we really have level trigger timer?
2817 idx
= find_irq_entry(apic1
, pin1
, mp_INT
);
2818 if (idx
!= -1 && irq_trigger(idx
))
2821 if (timer_irq_works()) {
2822 if (disable_timer_pin_1
> 0)
2823 clear_IO_APIC_pin(0, pin1
);
2826 if (irq_remapping_enabled
)
2827 panic("timer doesn't work through Interrupt-remapped IO-APIC");
2828 local_irq_disable();
2829 clear_IO_APIC_pin(apic1
, pin1
);
2831 apic_printk(APIC_QUIET
, KERN_ERR
"..MP-BIOS bug: "
2832 "8254 timer not connected to IO-APIC\n");
2834 apic_printk(APIC_QUIET
, KERN_INFO
"...trying to set up timer "
2835 "(IRQ0) through the 8259A ...\n");
2836 apic_printk(APIC_QUIET
, KERN_INFO
2837 "..... (found apic %d pin %d) ...\n", apic2
, pin2
);
2839 * legacy devices should be connected to IO APIC #0
2841 replace_pin_at_irq_node(cfg
, node
, apic1
, pin1
, apic2
, pin2
);
2842 setup_timer_IRQ0_pin(apic2
, pin2
, cfg
->vector
);
2843 legacy_pic
->unmask(0);
2844 if (timer_irq_works()) {
2845 apic_printk(APIC_QUIET
, KERN_INFO
"....... works.\n");
2846 timer_through_8259
= 1;
2850 * Cleanup, just in case ...
2852 local_irq_disable();
2853 legacy_pic
->mask(0);
2854 clear_IO_APIC_pin(apic2
, pin2
);
2855 apic_printk(APIC_QUIET
, KERN_INFO
"....... failed.\n");
2858 apic_printk(APIC_QUIET
, KERN_INFO
2859 "...trying to set up timer as Virtual Wire IRQ...\n");
2861 lapic_register_intr(0);
2862 apic_write(APIC_LVT0
, APIC_DM_FIXED
| cfg
->vector
); /* Fixed mode */
2863 legacy_pic
->unmask(0);
2865 if (timer_irq_works()) {
2866 apic_printk(APIC_QUIET
, KERN_INFO
"..... works.\n");
2869 local_irq_disable();
2870 legacy_pic
->mask(0);
2871 apic_write(APIC_LVT0
, APIC_LVT_MASKED
| APIC_DM_FIXED
| cfg
->vector
);
2872 apic_printk(APIC_QUIET
, KERN_INFO
"..... failed.\n");
2874 apic_printk(APIC_QUIET
, KERN_INFO
2875 "...trying to set up timer as ExtINT IRQ...\n");
2877 legacy_pic
->init(0);
2878 legacy_pic
->make_irq(0);
2879 apic_write(APIC_LVT0
, APIC_DM_EXTINT
);
2881 unlock_ExtINT_logic();
2883 if (timer_irq_works()) {
2884 apic_printk(APIC_QUIET
, KERN_INFO
"..... works.\n");
2887 local_irq_disable();
2888 apic_printk(APIC_QUIET
, KERN_INFO
"..... failed :(.\n");
2889 if (x2apic_preenabled
)
2890 apic_printk(APIC_QUIET
, KERN_INFO
2891 "Perhaps problem with the pre-enabled x2apic mode\n"
2892 "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
2893 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
2894 "report. Then try booting with the 'noapic' option.\n");
2896 local_irq_restore(flags
);
2900 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
2901 * to devices. However there may be an I/O APIC pin available for
2902 * this interrupt regardless. The pin may be left unconnected, but
2903 * typically it will be reused as an ExtINT cascade interrupt for
2904 * the master 8259A. In the MPS case such a pin will normally be
2905 * reported as an ExtINT interrupt in the MP table. With ACPI
2906 * there is no provision for ExtINT interrupts, and in the absence
2907 * of an override it would be treated as an ordinary ISA I/O APIC
2908 * interrupt, that is edge-triggered and unmasked by default. We
2909 * used to do this, but it caused problems on some systems because
2910 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
2911 * the same ExtINT cascade interrupt to drive the local APIC of the
2912 * bootstrap processor. Therefore we refrain from routing IRQ2 to
2913 * the I/O APIC in all cases now. No actual device should request
2914 * it anyway. --macro
2916 #define PIC_IRQS (1UL << PIC_CASCADE_IR)
2918 void __init
setup_IO_APIC(void)
2922 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
2924 io_apic_irqs
= legacy_pic
->nr_legacy_irqs
? ~PIC_IRQS
: ~0UL;
2926 apic_printk(APIC_VERBOSE
, "ENABLING IO-APIC IRQs\n");
2928 * Set up IO-APIC IRQ routing.
2930 x86_init
.mpparse
.setup_ioapic_ids();
2933 setup_IO_APIC_irqs();
2934 init_IO_APIC_traps();
2935 if (legacy_pic
->nr_legacy_irqs
)
2940 * Called after all the initialization is done. If we didn't find any
2941 * APIC bugs then we can allow the modify fast path
2944 static int __init
io_apic_bug_finalize(void)
2946 if (sis_apic_bug
== -1)
2951 late_initcall(io_apic_bug_finalize
);
2953 static void resume_ioapic_id(int ioapic_idx
)
2955 unsigned long flags
;
2956 union IO_APIC_reg_00 reg_00
;
2958 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
2959 reg_00
.raw
= io_apic_read(ioapic_idx
, 0);
2960 if (reg_00
.bits
.ID
!= mpc_ioapic_id(ioapic_idx
)) {
2961 reg_00
.bits
.ID
= mpc_ioapic_id(ioapic_idx
);
2962 io_apic_write(ioapic_idx
, 0, reg_00
.raw
);
2964 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
2967 static void ioapic_resume(void)
2971 for (ioapic_idx
= nr_ioapics
- 1; ioapic_idx
>= 0; ioapic_idx
--)
2972 resume_ioapic_id(ioapic_idx
);
2974 restore_ioapic_entries();
2977 static struct syscore_ops ioapic_syscore_ops
= {
2978 .suspend
= save_ioapic_entries
,
2979 .resume
= ioapic_resume
,
2982 static int __init
ioapic_init_ops(void)
2984 register_syscore_ops(&ioapic_syscore_ops
);
2989 device_initcall(ioapic_init_ops
);
2992 * Dynamic irq allocate and deallocation
2994 unsigned int create_irq_nr(unsigned int from
, int node
)
2996 struct irq_cfg
*cfg
;
2997 unsigned long flags
;
2998 unsigned int ret
= 0;
3001 if (from
< nr_irqs_gsi
)
3004 irq
= alloc_irq_from(from
, node
);
3007 cfg
= alloc_irq_cfg(irq
, node
);
3009 free_irq_at(irq
, NULL
);
3013 raw_spin_lock_irqsave(&vector_lock
, flags
);
3014 if (!__assign_irq_vector(irq
, cfg
, apic
->target_cpus()))
3016 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
3019 irq_set_chip_data(irq
, cfg
);
3020 irq_clear_status_flags(irq
, IRQ_NOREQUEST
);
3022 free_irq_at(irq
, cfg
);
3027 int create_irq(void)
3029 int node
= cpu_to_node(0);
3030 unsigned int irq_want
;
3033 irq_want
= nr_irqs_gsi
;
3034 irq
= create_irq_nr(irq_want
, node
);
3042 void destroy_irq(unsigned int irq
)
3044 struct irq_cfg
*cfg
= irq_get_chip_data(irq
);
3045 unsigned long flags
;
3047 irq_set_status_flags(irq
, IRQ_NOREQUEST
|IRQ_NOPROBE
);
3049 if (irq_remapped(cfg
))
3050 free_remapped_irq(irq
);
3051 raw_spin_lock_irqsave(&vector_lock
, flags
);
3052 __clear_irq_vector(irq
, cfg
);
3053 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
3054 free_irq_at(irq
, cfg
);
3058 * MSI message composition
3060 #ifdef CONFIG_PCI_MSI
3061 static int msi_compose_msg(struct pci_dev
*pdev
, unsigned int irq
,
3062 struct msi_msg
*msg
, u8 hpet_id
)
3064 struct irq_cfg
*cfg
;
3072 err
= assign_irq_vector(irq
, cfg
, apic
->target_cpus());
3076 err
= apic
->cpu_mask_to_apicid_and(cfg
->domain
,
3077 apic
->target_cpus(), &dest
);
3081 if (irq_remapped(cfg
)) {
3082 compose_remapped_msi_msg(pdev
, irq
, dest
, msg
, hpet_id
);
3086 if (x2apic_enabled())
3087 msg
->address_hi
= MSI_ADDR_BASE_HI
|
3088 MSI_ADDR_EXT_DEST_ID(dest
);
3090 msg
->address_hi
= MSI_ADDR_BASE_HI
;
3094 ((apic
->irq_dest_mode
== 0) ?
3095 MSI_ADDR_DEST_MODE_PHYSICAL
:
3096 MSI_ADDR_DEST_MODE_LOGICAL
) |
3097 ((apic
->irq_delivery_mode
!= dest_LowestPrio
) ?
3098 MSI_ADDR_REDIRECTION_CPU
:
3099 MSI_ADDR_REDIRECTION_LOWPRI
) |
3100 MSI_ADDR_DEST_ID(dest
);
3103 MSI_DATA_TRIGGER_EDGE
|
3104 MSI_DATA_LEVEL_ASSERT
|
3105 ((apic
->irq_delivery_mode
!= dest_LowestPrio
) ?
3106 MSI_DATA_DELIVERY_FIXED
:
3107 MSI_DATA_DELIVERY_LOWPRI
) |
3108 MSI_DATA_VECTOR(cfg
->vector
);
3114 msi_set_affinity(struct irq_data
*data
, const struct cpumask
*mask
, bool force
)
3116 struct irq_cfg
*cfg
= data
->chip_data
;
3120 if (__ioapic_set_affinity(data
, mask
, &dest
))
3123 __get_cached_msi_msg(data
->msi_desc
, &msg
);
3125 msg
.data
&= ~MSI_DATA_VECTOR_MASK
;
3126 msg
.data
|= MSI_DATA_VECTOR(cfg
->vector
);
3127 msg
.address_lo
&= ~MSI_ADDR_DEST_ID_MASK
;
3128 msg
.address_lo
|= MSI_ADDR_DEST_ID(dest
);
3130 __write_msi_msg(data
->msi_desc
, &msg
);
3132 return IRQ_SET_MASK_OK_NOCOPY
;
3136 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3137 * which implement the MSI or MSI-X Capability Structure.
3139 static struct irq_chip msi_chip
= {
3141 .irq_unmask
= unmask_msi_irq
,
3142 .irq_mask
= mask_msi_irq
,
3143 .irq_ack
= ack_apic_edge
,
3144 .irq_set_affinity
= msi_set_affinity
,
3145 .irq_retrigger
= ioapic_retrigger_irq
,
3148 static int setup_msi_irq(struct pci_dev
*dev
, struct msi_desc
*msidesc
, int irq
)
3150 struct irq_chip
*chip
= &msi_chip
;
3154 ret
= msi_compose_msg(dev
, irq
, &msg
, -1);
3158 irq_set_msi_desc(irq
, msidesc
);
3159 write_msi_msg(irq
, &msg
);
3161 if (irq_remapped(irq_get_chip_data(irq
))) {
3162 irq_set_status_flags(irq
, IRQ_MOVE_PCNTXT
);
3163 irq_remap_modify_chip_defaults(chip
);
3166 irq_set_chip_and_handler_name(irq
, chip
, handle_edge_irq
, "edge");
3168 dev_printk(KERN_DEBUG
, &dev
->dev
, "irq %d for MSI/MSI-X\n", irq
);
3173 int native_setup_msi_irqs(struct pci_dev
*dev
, int nvec
, int type
)
3175 int node
, ret
, sub_handle
, index
= 0;
3176 unsigned int irq
, irq_want
;
3177 struct msi_desc
*msidesc
;
3179 /* x86 doesn't support multiple MSI yet */
3180 if (type
== PCI_CAP_ID_MSI
&& nvec
> 1)
3183 node
= dev_to_node(&dev
->dev
);
3184 irq_want
= nr_irqs_gsi
;
3186 list_for_each_entry(msidesc
, &dev
->msi_list
, list
) {
3187 irq
= create_irq_nr(irq_want
, node
);
3191 if (!irq_remapping_enabled
)
3196 * allocate the consecutive block of IRTE's
3199 index
= msi_alloc_remapped_irq(dev
, irq
, nvec
);
3205 ret
= msi_setup_remapped_irq(dev
, irq
, index
,
3211 ret
= setup_msi_irq(dev
, msidesc
, irq
);
3223 void native_teardown_msi_irq(unsigned int irq
)
3228 #ifdef CONFIG_DMAR_TABLE
3230 dmar_msi_set_affinity(struct irq_data
*data
, const struct cpumask
*mask
,
3233 struct irq_cfg
*cfg
= data
->chip_data
;
3234 unsigned int dest
, irq
= data
->irq
;
3237 if (__ioapic_set_affinity(data
, mask
, &dest
))
3240 dmar_msi_read(irq
, &msg
);
3242 msg
.data
&= ~MSI_DATA_VECTOR_MASK
;
3243 msg
.data
|= MSI_DATA_VECTOR(cfg
->vector
);
3244 msg
.address_lo
&= ~MSI_ADDR_DEST_ID_MASK
;
3245 msg
.address_lo
|= MSI_ADDR_DEST_ID(dest
);
3246 msg
.address_hi
= MSI_ADDR_BASE_HI
| MSI_ADDR_EXT_DEST_ID(dest
);
3248 dmar_msi_write(irq
, &msg
);
3250 return IRQ_SET_MASK_OK_NOCOPY
;
3253 static struct irq_chip dmar_msi_type
= {
3255 .irq_unmask
= dmar_msi_unmask
,
3256 .irq_mask
= dmar_msi_mask
,
3257 .irq_ack
= ack_apic_edge
,
3258 .irq_set_affinity
= dmar_msi_set_affinity
,
3259 .irq_retrigger
= ioapic_retrigger_irq
,
3262 int arch_setup_dmar_msi(unsigned int irq
)
3267 ret
= msi_compose_msg(NULL
, irq
, &msg
, -1);
3270 dmar_msi_write(irq
, &msg
);
3271 irq_set_chip_and_handler_name(irq
, &dmar_msi_type
, handle_edge_irq
,
3277 #ifdef CONFIG_HPET_TIMER
3279 static int hpet_msi_set_affinity(struct irq_data
*data
,
3280 const struct cpumask
*mask
, bool force
)
3282 struct irq_cfg
*cfg
= data
->chip_data
;
3286 if (__ioapic_set_affinity(data
, mask
, &dest
))
3289 hpet_msi_read(data
->handler_data
, &msg
);
3291 msg
.data
&= ~MSI_DATA_VECTOR_MASK
;
3292 msg
.data
|= MSI_DATA_VECTOR(cfg
->vector
);
3293 msg
.address_lo
&= ~MSI_ADDR_DEST_ID_MASK
;
3294 msg
.address_lo
|= MSI_ADDR_DEST_ID(dest
);
3296 hpet_msi_write(data
->handler_data
, &msg
);
3298 return IRQ_SET_MASK_OK_NOCOPY
;
3301 static struct irq_chip hpet_msi_type
= {
3303 .irq_unmask
= hpet_msi_unmask
,
3304 .irq_mask
= hpet_msi_mask
,
3305 .irq_ack
= ack_apic_edge
,
3306 .irq_set_affinity
= hpet_msi_set_affinity
,
3307 .irq_retrigger
= ioapic_retrigger_irq
,
3310 int arch_setup_hpet_msi(unsigned int irq
, unsigned int id
)
3312 struct irq_chip
*chip
= &hpet_msi_type
;
3316 if (irq_remapping_enabled
) {
3317 if (!setup_hpet_msi_remapped(irq
, id
))
3321 ret
= msi_compose_msg(NULL
, irq
, &msg
, id
);
3325 hpet_msi_write(irq_get_handler_data(irq
), &msg
);
3326 irq_set_status_flags(irq
, IRQ_MOVE_PCNTXT
);
3327 if (irq_remapped(irq_get_chip_data(irq
)))
3328 irq_remap_modify_chip_defaults(chip
);
3330 irq_set_chip_and_handler_name(irq
, chip
, handle_edge_irq
, "edge");
3335 #endif /* CONFIG_PCI_MSI */
3337 * Hypertransport interrupt support
3339 #ifdef CONFIG_HT_IRQ
3341 static void target_ht_irq(unsigned int irq
, unsigned int dest
, u8 vector
)
3343 struct ht_irq_msg msg
;
3344 fetch_ht_irq_msg(irq
, &msg
);
3346 msg
.address_lo
&= ~(HT_IRQ_LOW_VECTOR_MASK
| HT_IRQ_LOW_DEST_ID_MASK
);
3347 msg
.address_hi
&= ~(HT_IRQ_HIGH_DEST_ID_MASK
);
3349 msg
.address_lo
|= HT_IRQ_LOW_VECTOR(vector
) | HT_IRQ_LOW_DEST_ID(dest
);
3350 msg
.address_hi
|= HT_IRQ_HIGH_DEST_ID(dest
);
3352 write_ht_irq_msg(irq
, &msg
);
3356 ht_set_affinity(struct irq_data
*data
, const struct cpumask
*mask
, bool force
)
3358 struct irq_cfg
*cfg
= data
->chip_data
;
3361 if (__ioapic_set_affinity(data
, mask
, &dest
))
3364 target_ht_irq(data
->irq
, dest
, cfg
->vector
);
3365 return IRQ_SET_MASK_OK_NOCOPY
;
3368 static struct irq_chip ht_irq_chip
= {
3370 .irq_mask
= mask_ht_irq
,
3371 .irq_unmask
= unmask_ht_irq
,
3372 .irq_ack
= ack_apic_edge
,
3373 .irq_set_affinity
= ht_set_affinity
,
3374 .irq_retrigger
= ioapic_retrigger_irq
,
3377 int arch_setup_ht_irq(unsigned int irq
, struct pci_dev
*dev
)
3379 struct irq_cfg
*cfg
;
3380 struct ht_irq_msg msg
;
3388 err
= assign_irq_vector(irq
, cfg
, apic
->target_cpus());
3392 err
= apic
->cpu_mask_to_apicid_and(cfg
->domain
,
3393 apic
->target_cpus(), &dest
);
3397 msg
.address_hi
= HT_IRQ_HIGH_DEST_ID(dest
);
3401 HT_IRQ_LOW_DEST_ID(dest
) |
3402 HT_IRQ_LOW_VECTOR(cfg
->vector
) |
3403 ((apic
->irq_dest_mode
== 0) ?
3404 HT_IRQ_LOW_DM_PHYSICAL
:
3405 HT_IRQ_LOW_DM_LOGICAL
) |
3406 HT_IRQ_LOW_RQEOI_EDGE
|
3407 ((apic
->irq_delivery_mode
!= dest_LowestPrio
) ?
3408 HT_IRQ_LOW_MT_FIXED
:
3409 HT_IRQ_LOW_MT_ARBITRATED
) |
3410 HT_IRQ_LOW_IRQ_MASKED
;
3412 write_ht_irq_msg(irq
, &msg
);
3414 irq_set_chip_and_handler_name(irq
, &ht_irq_chip
,
3415 handle_edge_irq
, "edge");
3417 dev_printk(KERN_DEBUG
, &dev
->dev
, "irq %d for HT\n", irq
);
3421 #endif /* CONFIG_HT_IRQ */
3424 io_apic_setup_irq_pin(unsigned int irq
, int node
, struct io_apic_irq_attr
*attr
)
3426 struct irq_cfg
*cfg
= alloc_irq_and_cfg_at(irq
, node
);
3431 ret
= __add_pin_to_irq_node(cfg
, node
, attr
->ioapic
, attr
->ioapic_pin
);
3433 setup_ioapic_irq(irq
, cfg
, attr
);
3437 int io_apic_setup_irq_pin_once(unsigned int irq
, int node
,
3438 struct io_apic_irq_attr
*attr
)
3440 unsigned int ioapic_idx
= attr
->ioapic
, pin
= attr
->ioapic_pin
;
3443 /* Avoid redundant programming */
3444 if (test_bit(pin
, ioapics
[ioapic_idx
].pin_programmed
)) {
3445 pr_debug("Pin %d-%d already programmed\n",
3446 mpc_ioapic_id(ioapic_idx
), pin
);
3449 ret
= io_apic_setup_irq_pin(irq
, node
, attr
);
3451 set_bit(pin
, ioapics
[ioapic_idx
].pin_programmed
);
3455 static int __init
io_apic_get_redir_entries(int ioapic
)
3457 union IO_APIC_reg_01 reg_01
;
3458 unsigned long flags
;
3460 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
3461 reg_01
.raw
= io_apic_read(ioapic
, 1);
3462 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
3464 /* The register returns the maximum index redir index
3465 * supported, which is one less than the total number of redir
3468 return reg_01
.bits
.entries
+ 1;
3471 static void __init
probe_nr_irqs_gsi(void)
3475 nr
= gsi_top
+ NR_IRQS_LEGACY
;
3476 if (nr
> nr_irqs_gsi
)
3479 printk(KERN_DEBUG
"nr_irqs_gsi: %d\n", nr_irqs_gsi
);
3482 int get_nr_irqs_gsi(void)
3487 int __init
arch_probe_nr_irqs(void)
3491 if (nr_irqs
> (NR_VECTORS
* nr_cpu_ids
))
3492 nr_irqs
= NR_VECTORS
* nr_cpu_ids
;
3494 nr
= nr_irqs_gsi
+ 8 * nr_cpu_ids
;
3495 #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
3497 * for MSI and HT dyn irq
3499 nr
+= nr_irqs_gsi
* 16;
3504 return NR_IRQS_LEGACY
;
3507 int io_apic_set_pci_routing(struct device
*dev
, int irq
,
3508 struct io_apic_irq_attr
*irq_attr
)
3512 if (!IO_APIC_IRQ(irq
)) {
3513 apic_printk(APIC_QUIET
,KERN_ERR
"IOAPIC[%d]: Invalid reference to IRQ 0\n",
3518 node
= dev
? dev_to_node(dev
) : cpu_to_node(0);
3520 return io_apic_setup_irq_pin_once(irq
, node
, irq_attr
);
3523 #ifdef CONFIG_X86_32
3524 static int __init
io_apic_get_unique_id(int ioapic
, int apic_id
)
3526 union IO_APIC_reg_00 reg_00
;
3527 static physid_mask_t apic_id_map
= PHYSID_MASK_NONE
;
3529 unsigned long flags
;
3533 * The P4 platform supports up to 256 APIC IDs on two separate APIC
3534 * buses (one for LAPICs, one for IOAPICs), where predecessors only
3535 * supports up to 16 on one shared APIC bus.
3537 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3538 * advantage of new APIC bus architecture.
3541 if (physids_empty(apic_id_map
))
3542 apic
->ioapic_phys_id_map(&phys_cpu_present_map
, &apic_id_map
);
3544 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
3545 reg_00
.raw
= io_apic_read(ioapic
, 0);
3546 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
3548 if (apic_id
>= get_physical_broadcast()) {
3549 printk(KERN_WARNING
"IOAPIC[%d]: Invalid apic_id %d, trying "
3550 "%d\n", ioapic
, apic_id
, reg_00
.bits
.ID
);
3551 apic_id
= reg_00
.bits
.ID
;
3555 * Every APIC in a system must have a unique ID or we get lots of nice
3556 * 'stuck on smp_invalidate_needed IPI wait' messages.
3558 if (apic
->check_apicid_used(&apic_id_map
, apic_id
)) {
3560 for (i
= 0; i
< get_physical_broadcast(); i
++) {
3561 if (!apic
->check_apicid_used(&apic_id_map
, i
))
3565 if (i
== get_physical_broadcast())
3566 panic("Max apic_id exceeded!\n");
3568 printk(KERN_WARNING
"IOAPIC[%d]: apic_id %d already used, "
3569 "trying %d\n", ioapic
, apic_id
, i
);
3574 apic
->apicid_to_cpu_present(apic_id
, &tmp
);
3575 physids_or(apic_id_map
, apic_id_map
, tmp
);
3577 if (reg_00
.bits
.ID
!= apic_id
) {
3578 reg_00
.bits
.ID
= apic_id
;
3580 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
3581 io_apic_write(ioapic
, 0, reg_00
.raw
);
3582 reg_00
.raw
= io_apic_read(ioapic
, 0);
3583 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
3586 if (reg_00
.bits
.ID
!= apic_id
) {
3587 pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
3593 apic_printk(APIC_VERBOSE
, KERN_INFO
3594 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic
, apic_id
);
3599 static u8 __init
io_apic_unique_id(u8 id
)
3601 if ((boot_cpu_data
.x86_vendor
== X86_VENDOR_INTEL
) &&
3602 !APIC_XAPIC(apic_version
[boot_cpu_physical_apicid
]))
3603 return io_apic_get_unique_id(nr_ioapics
, id
);
3608 static u8 __init
io_apic_unique_id(u8 id
)
3611 DECLARE_BITMAP(used
, 256);
3613 bitmap_zero(used
, 256);
3614 for (i
= 0; i
< nr_ioapics
; i
++) {
3615 __set_bit(mpc_ioapic_id(i
), used
);
3617 if (!test_bit(id
, used
))
3619 return find_first_zero_bit(used
, 256);
3623 static int __init
io_apic_get_version(int ioapic
)
3625 union IO_APIC_reg_01 reg_01
;
3626 unsigned long flags
;
3628 raw_spin_lock_irqsave(&ioapic_lock
, flags
);
3629 reg_01
.raw
= io_apic_read(ioapic
, 1);
3630 raw_spin_unlock_irqrestore(&ioapic_lock
, flags
);
3632 return reg_01
.bits
.version
;
3635 int acpi_get_override_irq(u32 gsi
, int *trigger
, int *polarity
)
3637 int ioapic
, pin
, idx
;
3639 if (skip_ioapic_setup
)
3642 ioapic
= mp_find_ioapic(gsi
);
3646 pin
= mp_find_ioapic_pin(ioapic
, gsi
);
3650 idx
= find_irq_entry(ioapic
, pin
, mp_INT
);
3654 *trigger
= irq_trigger(idx
);
3655 *polarity
= irq_polarity(idx
);
3660 * This function currently is only a helper for the i386 smp boot process where
3661 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3662 * so mask in all cases should simply be apic->target_cpus()
3665 void __init
setup_ioapic_dest(void)
3667 int pin
, ioapic
, irq
, irq_entry
;
3668 const struct cpumask
*mask
;
3669 struct irq_data
*idata
;
3671 if (skip_ioapic_setup
== 1)
3674 for (ioapic
= 0; ioapic
< nr_ioapics
; ioapic
++)
3675 for (pin
= 0; pin
< ioapics
[ioapic
].nr_registers
; pin
++) {
3676 irq_entry
= find_irq_entry(ioapic
, pin
, mp_INT
);
3677 if (irq_entry
== -1)
3679 irq
= pin_2_irq(irq_entry
, ioapic
, pin
);
3681 if ((ioapic
> 0) && (irq
> 16))
3684 idata
= irq_get_irq_data(irq
);
3687 * Honour affinities which have been set in early boot
3689 if (!irqd_can_balance(idata
) || irqd_affinity_was_set(idata
))
3690 mask
= idata
->affinity
;
3692 mask
= apic
->target_cpus();
3694 if (irq_remapping_enabled
)
3695 set_remapped_irq_affinity(idata
, mask
, false);
3697 ioapic_set_affinity(idata
, mask
, false);
3703 #define IOAPIC_RESOURCE_NAME_SIZE 11
3705 static struct resource
*ioapic_resources
;
3707 static struct resource
* __init
ioapic_setup_resources(int nr_ioapics
)
3710 struct resource
*res
;
3714 if (nr_ioapics
<= 0)
3717 n
= IOAPIC_RESOURCE_NAME_SIZE
+ sizeof(struct resource
);
3720 mem
= alloc_bootmem(n
);
3723 mem
+= sizeof(struct resource
) * nr_ioapics
;
3725 for (i
= 0; i
< nr_ioapics
; i
++) {
3727 res
[i
].flags
= IORESOURCE_MEM
| IORESOURCE_BUSY
;
3728 snprintf(mem
, IOAPIC_RESOURCE_NAME_SIZE
, "IOAPIC %u", i
);
3729 mem
+= IOAPIC_RESOURCE_NAME_SIZE
;
3732 ioapic_resources
= res
;
3737 void __init
native_io_apic_init_mappings(void)
3739 unsigned long ioapic_phys
, idx
= FIX_IO_APIC_BASE_0
;
3740 struct resource
*ioapic_res
;
3743 ioapic_res
= ioapic_setup_resources(nr_ioapics
);
3744 for (i
= 0; i
< nr_ioapics
; i
++) {
3745 if (smp_found_config
) {
3746 ioapic_phys
= mpc_ioapic_addr(i
);
3747 #ifdef CONFIG_X86_32
3750 "WARNING: bogus zero IO-APIC "
3751 "address found in MPTABLE, "
3752 "disabling IO/APIC support!\n");
3753 smp_found_config
= 0;
3754 skip_ioapic_setup
= 1;
3755 goto fake_ioapic_page
;
3759 #ifdef CONFIG_X86_32
3762 ioapic_phys
= (unsigned long)alloc_bootmem_pages(PAGE_SIZE
);
3763 ioapic_phys
= __pa(ioapic_phys
);
3765 set_fixmap_nocache(idx
, ioapic_phys
);
3766 apic_printk(APIC_VERBOSE
, "mapped IOAPIC to %08lx (%08lx)\n",
3767 __fix_to_virt(idx
) + (ioapic_phys
& ~PAGE_MASK
),
3771 ioapic_res
->start
= ioapic_phys
;
3772 ioapic_res
->end
= ioapic_phys
+ IO_APIC_SLOT_SIZE
- 1;
3776 probe_nr_irqs_gsi();
3779 void __init
ioapic_insert_resources(void)
3782 struct resource
*r
= ioapic_resources
;
3787 "IO APIC resources couldn't be allocated.\n");
3791 for (i
= 0; i
< nr_ioapics
; i
++) {
3792 insert_resource(&iomem_resource
, r
);
3797 int mp_find_ioapic(u32 gsi
)
3801 if (nr_ioapics
== 0)
3804 /* Find the IOAPIC that manages this GSI. */
3805 for (i
= 0; i
< nr_ioapics
; i
++) {
3806 struct mp_ioapic_gsi
*gsi_cfg
= mp_ioapic_gsi_routing(i
);
3807 if ((gsi
>= gsi_cfg
->gsi_base
)
3808 && (gsi
<= gsi_cfg
->gsi_end
))
3812 printk(KERN_ERR
"ERROR: Unable to locate IOAPIC for GSI %d\n", gsi
);
3816 int mp_find_ioapic_pin(int ioapic
, u32 gsi
)
3818 struct mp_ioapic_gsi
*gsi_cfg
;
3820 if (WARN_ON(ioapic
== -1))
3823 gsi_cfg
= mp_ioapic_gsi_routing(ioapic
);
3824 if (WARN_ON(gsi
> gsi_cfg
->gsi_end
))
3827 return gsi
- gsi_cfg
->gsi_base
;
3830 static __init
int bad_ioapic(unsigned long address
)
3832 if (nr_ioapics
>= MAX_IO_APICS
) {
3833 pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
3834 MAX_IO_APICS
, nr_ioapics
);
3838 pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
3844 static __init
int bad_ioapic_register(int idx
)
3846 union IO_APIC_reg_00 reg_00
;
3847 union IO_APIC_reg_01 reg_01
;
3848 union IO_APIC_reg_02 reg_02
;
3850 reg_00
.raw
= io_apic_read(idx
, 0);
3851 reg_01
.raw
= io_apic_read(idx
, 1);
3852 reg_02
.raw
= io_apic_read(idx
, 2);
3854 if (reg_00
.raw
== -1 && reg_01
.raw
== -1 && reg_02
.raw
== -1) {
3855 pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
3856 mpc_ioapic_addr(idx
));
3863 void __init
mp_register_ioapic(int id
, u32 address
, u32 gsi_base
)
3867 struct mp_ioapic_gsi
*gsi_cfg
;
3869 if (bad_ioapic(address
))
3874 ioapics
[idx
].mp_config
.type
= MP_IOAPIC
;
3875 ioapics
[idx
].mp_config
.flags
= MPC_APIC_USABLE
;
3876 ioapics
[idx
].mp_config
.apicaddr
= address
;
3878 set_fixmap_nocache(FIX_IO_APIC_BASE_0
+ idx
, address
);
3880 if (bad_ioapic_register(idx
)) {
3881 clear_fixmap(FIX_IO_APIC_BASE_0
+ idx
);
3885 ioapics
[idx
].mp_config
.apicid
= io_apic_unique_id(id
);
3886 ioapics
[idx
].mp_config
.apicver
= io_apic_get_version(idx
);
3889 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
3890 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
3892 entries
= io_apic_get_redir_entries(idx
);
3893 gsi_cfg
= mp_ioapic_gsi_routing(idx
);
3894 gsi_cfg
->gsi_base
= gsi_base
;
3895 gsi_cfg
->gsi_end
= gsi_base
+ entries
- 1;
3898 * The number of IO-APIC IRQ registers (== #pins):
3900 ioapics
[idx
].nr_registers
= entries
;
3902 if (gsi_cfg
->gsi_end
>= gsi_top
)
3903 gsi_top
= gsi_cfg
->gsi_end
+ 1;
3905 pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
3906 idx
, mpc_ioapic_id(idx
),
3907 mpc_ioapic_ver(idx
), mpc_ioapic_addr(idx
),
3908 gsi_cfg
->gsi_base
, gsi_cfg
->gsi_end
);
3913 /* Enable IOAPIC early just for system timer */
3914 void __init
pre_init_apic_IRQ0(void)
3916 struct io_apic_irq_attr attr
= { 0, 0, 0, 0 };
3918 printk(KERN_INFO
"Early APIC setup for system timer0\n");
3920 physid_set_mask_of_physid(boot_cpu_physical_apicid
,
3921 &phys_cpu_present_map
);
3925 io_apic_setup_irq_pin(0, 0, &attr
);
3926 irq_set_chip_and_handler_name(0, &ioapic_chip
, handle_edge_irq
,