2 * Copyright (C) 2012 Ben Skeggs.
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
29 #include "nouveau_drv.h"
30 #include "nouveau_fifo.h"
31 #include "nouveau_util.h"
32 #include "nouveau_ramht.h"
34 static struct ramfc_desc
{
41 { 32, 0, 0x00, 0, NV04_PFIFO_CACHE1_DMA_PUT
},
42 { 32, 0, 0x04, 0, NV04_PFIFO_CACHE1_DMA_GET
},
43 { 32, 0, 0x08, 0, NV10_PFIFO_CACHE1_REF_CNT
},
44 { 16, 0, 0x0c, 0, NV04_PFIFO_CACHE1_DMA_INSTANCE
},
45 { 16, 16, 0x0c, 0, NV04_PFIFO_CACHE1_DMA_DCOUNT
},
46 { 32, 0, 0x10, 0, NV04_PFIFO_CACHE1_DMA_STATE
},
47 { 32, 0, 0x14, 0, NV04_PFIFO_CACHE1_DMA_FETCH
},
48 { 32, 0, 0x18, 0, NV04_PFIFO_CACHE1_ENGINE
},
49 { 32, 0, 0x1c, 0, NV04_PFIFO_CACHE1_PULL1
},
53 struct nv10_fifo_priv
{
54 struct nouveau_fifo_priv base
;
55 struct ramfc_desc
*ramfc_desc
;
58 struct nv10_fifo_chan
{
59 struct nouveau_fifo_chan base
;
60 struct nouveau_gpuobj
*ramfc
;
64 nv10_fifo_context_new(struct nouveau_channel
*chan
, int engine
)
66 struct drm_device
*dev
= chan
->dev
;
67 struct drm_nouveau_private
*dev_priv
= dev
->dev_private
;
68 struct nv10_fifo_priv
*priv
= nv_engine(dev
, engine
);
69 struct nv10_fifo_chan
*fctx
;
73 fctx
= chan
->engctx
[engine
] = kzalloc(sizeof(*fctx
), GFP_KERNEL
);
77 /* map channel control registers */
78 chan
->user
= ioremap(pci_resource_start(dev
->pdev
, 0) +
79 NV03_USER(chan
->id
), PAGE_SIZE
);
85 /* initialise default fifo context */
86 ret
= nouveau_gpuobj_new_fake(dev
, dev_priv
->ramfc
->pinst
+
87 chan
->id
* 32, ~0, 32,
88 NVOBJ_FLAG_ZERO_FREE
, &fctx
->ramfc
);
92 nv_wo32(fctx
->ramfc
, 0x00, chan
->pushbuf_base
);
93 nv_wo32(fctx
->ramfc
, 0x04, chan
->pushbuf_base
);
94 nv_wo32(fctx
->ramfc
, 0x08, 0x00000000);
95 nv_wo32(fctx
->ramfc
, 0x0c, chan
->pushbuf
->pinst
>> 4);
96 nv_wo32(fctx
->ramfc
, 0x10, 0x00000000);
97 nv_wo32(fctx
->ramfc
, 0x14, NV_PFIFO_CACHE1_DMA_FETCH_TRIG_128_BYTES
|
98 NV_PFIFO_CACHE1_DMA_FETCH_SIZE_128_BYTES
|
100 NV_PFIFO_CACHE1_BIG_ENDIAN
|
102 NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_8
);
103 nv_wo32(fctx
->ramfc
, 0x18, 0x00000000);
104 nv_wo32(fctx
->ramfc
, 0x1c, 0x00000000);
106 /* enable dma mode on the channel */
107 spin_lock_irqsave(&dev_priv
->context_switch_lock
, flags
);
108 nv_mask(dev
, NV04_PFIFO_MODE
, (1 << chan
->id
), (1 << chan
->id
));
109 spin_unlock_irqrestore(&dev_priv
->context_switch_lock
, flags
);
113 priv
->base
.base
.context_del(chan
, engine
);
118 nv10_fifo_create(struct drm_device
*dev
)
120 struct drm_nouveau_private
*dev_priv
= dev
->dev_private
;
121 struct nv10_fifo_priv
*priv
;
123 priv
= kzalloc(sizeof(*priv
), GFP_KERNEL
);
127 priv
->base
.base
.destroy
= nv04_fifo_destroy
;
128 priv
->base
.base
.init
= nv04_fifo_init
;
129 priv
->base
.base
.fini
= nv04_fifo_fini
;
130 priv
->base
.base
.context_new
= nv10_fifo_context_new
;
131 priv
->base
.base
.context_del
= nv04_fifo_context_del
;
132 priv
->base
.channels
= 31;
133 priv
->ramfc_desc
= nv10_ramfc
;
134 dev_priv
->eng
[NVOBJ_ENGINE_FIFO
] = &priv
->base
.base
;
136 nouveau_irq_register(dev
, 8, nv04_fifo_isr
);