2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
29 #include <linux/seq_file.h>
30 #include <linux/slab.h>
32 #include "radeon_drm.h"
33 #include "radeon_reg.h"
39 * IBs (Indirect Buffers) and areas of GPU accessible memory where
40 * commands are stored. You can put a pointer to the IB in the
41 * command ring and the hw will fetch the commands from the IB
42 * and execute them. Generally userspace acceleration drivers
43 * produce command buffers which are send to the kernel and
44 * put in IBs for execution by the requested ring.
46 int radeon_debugfs_sa_init(struct radeon_device
*rdev
);
49 * radeon_ib_get - request an IB (Indirect Buffer)
51 * @rdev: radeon_device pointer
52 * @ring: ring index the IB is associated with
53 * @ib: IB object returned
54 * @size: requested IB size
56 * Request an IB (all asics). IBs are allocated using the
58 * Returns 0 on success, error on failure.
60 int radeon_ib_get(struct radeon_device
*rdev
, int ring
,
61 struct radeon_ib
*ib
, unsigned size
)
65 r
= radeon_sa_bo_new(rdev
, &rdev
->ring_tmp_bo
, &ib
->sa_bo
, size
, 256, true);
67 dev_err(rdev
->dev
, "failed to get a new IB (%d)\n", r
);
71 r
= radeon_semaphore_create(rdev
, &ib
->semaphore
);
78 ib
->ptr
= radeon_sa_bo_cpu_addr(ib
->sa_bo
);
79 ib
->gpu_addr
= radeon_sa_bo_gpu_addr(ib
->sa_bo
);
81 ib
->is_const_ib
= false;
82 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
)
83 ib
->sync_to
[i
] = NULL
;
89 * radeon_ib_free - free an IB (Indirect Buffer)
91 * @rdev: radeon_device pointer
92 * @ib: IB object to free
94 * Free an IB (all asics).
96 void radeon_ib_free(struct radeon_device
*rdev
, struct radeon_ib
*ib
)
98 radeon_semaphore_free(rdev
, &ib
->semaphore
, ib
->fence
);
99 radeon_sa_bo_free(rdev
, &ib
->sa_bo
, ib
->fence
);
100 radeon_fence_unref(&ib
->fence
);
104 * radeon_ib_schedule - schedule an IB (Indirect Buffer) on the ring
106 * @rdev: radeon_device pointer
107 * @ib: IB object to schedule
108 * @const_ib: Const IB to schedule (SI only)
110 * Schedule an IB on the associated ring (all asics).
111 * Returns 0 on success, error on failure.
113 * On SI, there are two parallel engines fed from the primary ring,
114 * the CE (Constant Engine) and the DE (Drawing Engine). Since
115 * resource descriptors have moved to memory, the CE allows you to
116 * prime the caches while the DE is updating register state so that
117 * the resource descriptors will be already in cache when the draw is
118 * processed. To accomplish this, the userspace driver submits two
119 * IBs, one for the CE and one for the DE. If there is a CE IB (called
120 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
121 * to SI there was just a DE IB.
123 int radeon_ib_schedule(struct radeon_device
*rdev
, struct radeon_ib
*ib
,
124 struct radeon_ib
*const_ib
)
126 struct radeon_ring
*ring
= &rdev
->ring
[ib
->ring
];
127 bool need_sync
= false;
130 if (!ib
->length_dw
|| !ring
->ready
) {
131 /* TODO: Nothings in the ib we should report. */
132 dev_err(rdev
->dev
, "couldn't schedule ib\n");
136 /* 64 dwords should be enough for fence too */
137 r
= radeon_ring_lock(rdev
, ring
, 64 + RADEON_NUM_RINGS
* 8);
139 dev_err(rdev
->dev
, "scheduling IB failed (%d).\n", r
);
142 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
) {
143 struct radeon_fence
*fence
= ib
->sync_to
[i
];
144 if (radeon_fence_need_sync(fence
, ib
->ring
)) {
146 radeon_semaphore_sync_rings(rdev
, ib
->semaphore
,
147 fence
->ring
, ib
->ring
);
148 radeon_fence_note_sync(fence
, ib
->ring
);
151 /* immediately free semaphore when we don't need to sync */
153 radeon_semaphore_free(rdev
, &ib
->semaphore
, NULL
);
156 radeon_ring_ib_execute(rdev
, const_ib
->ring
, const_ib
);
157 radeon_semaphore_free(rdev
, &const_ib
->semaphore
, NULL
);
159 radeon_ring_ib_execute(rdev
, ib
->ring
, ib
);
160 r
= radeon_fence_emit(rdev
, &ib
->fence
, ib
->ring
);
162 dev_err(rdev
->dev
, "failed to emit fence for new IB (%d)\n", r
);
163 radeon_ring_unlock_undo(rdev
, ring
);
167 const_ib
->fence
= radeon_fence_ref(ib
->fence
);
169 radeon_ring_unlock_commit(rdev
, ring
);
174 * radeon_ib_pool_init - Init the IB (Indirect Buffer) pool
176 * @rdev: radeon_device pointer
178 * Initialize the suballocator to manage a pool of memory
179 * for use as IBs (all asics).
180 * Returns 0 on success, error on failure.
182 int radeon_ib_pool_init(struct radeon_device
*rdev
)
186 if (rdev
->ib_pool_ready
) {
189 r
= radeon_sa_bo_manager_init(rdev
, &rdev
->ring_tmp_bo
,
190 RADEON_IB_POOL_SIZE
*64*1024,
191 RADEON_GEM_DOMAIN_GTT
);
196 r
= radeon_sa_bo_manager_start(rdev
, &rdev
->ring_tmp_bo
);
201 rdev
->ib_pool_ready
= true;
202 if (radeon_debugfs_sa_init(rdev
)) {
203 dev_err(rdev
->dev
, "failed to register debugfs file for SA\n");
209 * radeon_ib_pool_fini - Free the IB (Indirect Buffer) pool
211 * @rdev: radeon_device pointer
213 * Tear down the suballocator managing the pool of memory
214 * for use as IBs (all asics).
216 void radeon_ib_pool_fini(struct radeon_device
*rdev
)
218 if (rdev
->ib_pool_ready
) {
219 radeon_sa_bo_manager_suspend(rdev
, &rdev
->ring_tmp_bo
);
220 radeon_sa_bo_manager_fini(rdev
, &rdev
->ring_tmp_bo
);
221 rdev
->ib_pool_ready
= false;
226 * radeon_ib_ring_tests - test IBs on the rings
228 * @rdev: radeon_device pointer
230 * Test an IB (Indirect Buffer) on each ring.
231 * If the test fails, disable the ring.
232 * Returns 0 on success, error if the primary GFX ring
235 int radeon_ib_ring_tests(struct radeon_device
*rdev
)
240 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
) {
241 struct radeon_ring
*ring
= &rdev
->ring
[i
];
246 r
= radeon_ib_test(rdev
, i
, ring
);
250 if (i
== RADEON_RING_TYPE_GFX_INDEX
) {
251 /* oh, oh, that's really bad */
252 DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r
);
253 rdev
->accel_working
= false;
257 /* still not good, but we can live with it */
258 DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i
, r
);
267 * Most engines on the GPU are fed via ring buffers. Ring
268 * buffers are areas of GPU accessible memory that the host
269 * writes commands into and the GPU reads commands out of.
270 * There is a rptr (read pointer) that determines where the
271 * GPU is currently reading, and a wptr (write pointer)
272 * which determines where the host has written. When the
273 * pointers are equal, the ring is idle. When the host
274 * writes commands to the ring buffer, it increments the
275 * wptr. The GPU then starts fetching commands and executes
276 * them until the pointers are equal again.
278 int radeon_debugfs_ring_init(struct radeon_device
*rdev
, struct radeon_ring
*ring
);
281 * radeon_ring_write - write a value to the ring
283 * @ring: radeon_ring structure holding ring information
284 * @v: dword (dw) value to write
286 * Write a value to the requested ring buffer (all asics).
288 void radeon_ring_write(struct radeon_ring
*ring
, uint32_t v
)
291 if (ring
->count_dw
<= 0) {
292 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
295 ring
->ring
[ring
->wptr
++] = v
;
296 ring
->wptr
&= ring
->ptr_mask
;
298 ring
->ring_free_dw
--;
302 * radeon_ring_supports_scratch_reg - check if the ring supports
303 * writing to scratch registers
305 * @rdev: radeon_device pointer
306 * @ring: radeon_ring structure holding ring information
308 * Check if a specific ring supports writing to scratch registers (all asics).
309 * Returns true if the ring supports writing to scratch regs, false if not.
311 bool radeon_ring_supports_scratch_reg(struct radeon_device
*rdev
,
312 struct radeon_ring
*ring
)
315 case RADEON_RING_TYPE_GFX_INDEX
:
316 case CAYMAN_RING_TYPE_CP1_INDEX
:
317 case CAYMAN_RING_TYPE_CP2_INDEX
:
325 * radeon_ring_free_size - update the free size
327 * @rdev: radeon_device pointer
328 * @ring: radeon_ring structure holding ring information
330 * Update the free dw slots in the ring buffer (all asics).
332 void radeon_ring_free_size(struct radeon_device
*rdev
, struct radeon_ring
*ring
)
336 if (rdev
->wb
.enabled
)
337 rptr
= le32_to_cpu(rdev
->wb
.wb
[ring
->rptr_offs
/4]);
339 rptr
= RREG32(ring
->rptr_reg
);
340 ring
->rptr
= (rptr
& ring
->ptr_reg_mask
) >> ring
->ptr_reg_shift
;
341 /* This works because ring_size is a power of 2 */
342 ring
->ring_free_dw
= (ring
->rptr
+ (ring
->ring_size
/ 4));
343 ring
->ring_free_dw
-= ring
->wptr
;
344 ring
->ring_free_dw
&= ring
->ptr_mask
;
345 if (!ring
->ring_free_dw
) {
346 ring
->ring_free_dw
= ring
->ring_size
/ 4;
351 * radeon_ring_alloc - allocate space on the ring buffer
353 * @rdev: radeon_device pointer
354 * @ring: radeon_ring structure holding ring information
355 * @ndw: number of dwords to allocate in the ring buffer
357 * Allocate @ndw dwords in the ring buffer (all asics).
358 * Returns 0 on success, error on failure.
360 int radeon_ring_alloc(struct radeon_device
*rdev
, struct radeon_ring
*ring
, unsigned ndw
)
364 /* Align requested size with padding so unlock_commit can
366 ndw
= (ndw
+ ring
->align_mask
) & ~ring
->align_mask
;
367 while (ndw
> (ring
->ring_free_dw
- 1)) {
368 radeon_ring_free_size(rdev
, ring
);
369 if (ndw
< ring
->ring_free_dw
) {
372 r
= radeon_fence_wait_next_locked(rdev
, ring
->idx
);
376 ring
->count_dw
= ndw
;
377 ring
->wptr_old
= ring
->wptr
;
382 * radeon_ring_lock - lock the ring and allocate space on it
384 * @rdev: radeon_device pointer
385 * @ring: radeon_ring structure holding ring information
386 * @ndw: number of dwords to allocate in the ring buffer
388 * Lock the ring and allocate @ndw dwords in the ring buffer
390 * Returns 0 on success, error on failure.
392 int radeon_ring_lock(struct radeon_device
*rdev
, struct radeon_ring
*ring
, unsigned ndw
)
396 mutex_lock(&rdev
->ring_lock
);
397 r
= radeon_ring_alloc(rdev
, ring
, ndw
);
399 mutex_unlock(&rdev
->ring_lock
);
406 * radeon_ring_commit - tell the GPU to execute the new
407 * commands on the ring buffer
409 * @rdev: radeon_device pointer
410 * @ring: radeon_ring structure holding ring information
412 * Update the wptr (write pointer) to tell the GPU to
413 * execute new commands on the ring buffer (all asics).
415 void radeon_ring_commit(struct radeon_device
*rdev
, struct radeon_ring
*ring
)
417 /* We pad to match fetch size */
418 while (ring
->wptr
& ring
->align_mask
) {
419 radeon_ring_write(ring
, ring
->nop
);
422 WREG32(ring
->wptr_reg
, (ring
->wptr
<< ring
->ptr_reg_shift
) & ring
->ptr_reg_mask
);
423 (void)RREG32(ring
->wptr_reg
);
427 * radeon_ring_unlock_commit - tell the GPU to execute the new
428 * commands on the ring buffer and unlock it
430 * @rdev: radeon_device pointer
431 * @ring: radeon_ring structure holding ring information
433 * Call radeon_ring_commit() then unlock the ring (all asics).
435 void radeon_ring_unlock_commit(struct radeon_device
*rdev
, struct radeon_ring
*ring
)
437 radeon_ring_commit(rdev
, ring
);
438 mutex_unlock(&rdev
->ring_lock
);
442 * radeon_ring_undo - reset the wptr
444 * @ring: radeon_ring structure holding ring information
446 * Reset the driver's copy of the wtpr (all asics).
448 void radeon_ring_undo(struct radeon_ring
*ring
)
450 ring
->wptr
= ring
->wptr_old
;
454 * radeon_ring_unlock_undo - reset the wptr and unlock the ring
456 * @ring: radeon_ring structure holding ring information
458 * Call radeon_ring_undo() then unlock the ring (all asics).
460 void radeon_ring_unlock_undo(struct radeon_device
*rdev
, struct radeon_ring
*ring
)
462 radeon_ring_undo(ring
);
463 mutex_unlock(&rdev
->ring_lock
);
467 * radeon_ring_force_activity - add some nop packets to the ring
469 * @rdev: radeon_device pointer
470 * @ring: radeon_ring structure holding ring information
472 * Add some nop packets to the ring to force activity (all asics).
473 * Used for lockup detection to see if the rptr is advancing.
475 void radeon_ring_force_activity(struct radeon_device
*rdev
, struct radeon_ring
*ring
)
479 radeon_ring_free_size(rdev
, ring
);
480 if (ring
->rptr
== ring
->wptr
) {
481 r
= radeon_ring_alloc(rdev
, ring
, 1);
483 radeon_ring_write(ring
, ring
->nop
);
484 radeon_ring_commit(rdev
, ring
);
490 * radeon_ring_force_activity - update lockup variables
492 * @ring: radeon_ring structure holding ring information
494 * Update the last rptr value and timestamp (all asics).
496 void radeon_ring_lockup_update(struct radeon_ring
*ring
)
498 ring
->last_rptr
= ring
->rptr
;
499 ring
->last_activity
= jiffies
;
503 * radeon_ring_test_lockup() - check if ring is lockedup by recording information
504 * @rdev: radeon device structure
505 * @ring: radeon_ring structure holding ring information
507 * We don't need to initialize the lockup tracking information as we will either
508 * have CP rptr to a different value of jiffies wrap around which will force
509 * initialization of the lockup tracking informations.
511 * A possible false positivie is if we get call after while and last_cp_rptr ==
512 * the current CP rptr, even if it's unlikely it might happen. To avoid this
513 * if the elapsed time since last call is bigger than 2 second than we return
514 * false and update the tracking information. Due to this the caller must call
515 * radeon_ring_test_lockup several time in less than 2sec for lockup to be reported
516 * the fencing code should be cautious about that.
518 * Caller should write to the ring to force CP to do something so we don't get
519 * false positive when CP is just gived nothing to do.
522 bool radeon_ring_test_lockup(struct radeon_device
*rdev
, struct radeon_ring
*ring
)
524 unsigned long cjiffies
, elapsed
;
528 if (!time_after(cjiffies
, ring
->last_activity
)) {
529 /* likely a wrap around */
530 radeon_ring_lockup_update(ring
);
533 rptr
= RREG32(ring
->rptr_reg
);
534 ring
->rptr
= (rptr
& ring
->ptr_reg_mask
) >> ring
->ptr_reg_shift
;
535 if (ring
->rptr
!= ring
->last_rptr
) {
536 /* CP is still working no lockup */
537 radeon_ring_lockup_update(ring
);
540 elapsed
= jiffies_to_msecs(cjiffies
- ring
->last_activity
);
541 if (radeon_lockup_timeout
&& elapsed
>= radeon_lockup_timeout
) {
542 dev_err(rdev
->dev
, "GPU lockup CP stall for more than %lumsec\n", elapsed
);
545 /* give a chance to the GPU ... */
550 * radeon_ring_backup - Back up the content of a ring
552 * @rdev: radeon_device pointer
553 * @ring: the ring we want to back up
555 * Saves all unprocessed commits from a ring, returns the number of dwords saved.
557 unsigned radeon_ring_backup(struct radeon_device
*rdev
, struct radeon_ring
*ring
,
560 unsigned size
, ptr
, i
;
562 /* just in case lock the ring */
563 mutex_lock(&rdev
->ring_lock
);
566 if (ring
->ring_obj
== NULL
) {
567 mutex_unlock(&rdev
->ring_lock
);
571 /* it doesn't make sense to save anything if all fences are signaled */
572 if (!radeon_fence_count_emitted(rdev
, ring
->idx
)) {
573 mutex_unlock(&rdev
->ring_lock
);
577 /* calculate the number of dw on the ring */
578 if (ring
->rptr_save_reg
)
579 ptr
= RREG32(ring
->rptr_save_reg
);
580 else if (rdev
->wb
.enabled
)
581 ptr
= le32_to_cpu(*ring
->next_rptr_cpu_addr
);
583 /* no way to read back the next rptr */
584 mutex_unlock(&rdev
->ring_lock
);
588 size
= ring
->wptr
+ (ring
->ring_size
/ 4);
590 size
&= ring
->ptr_mask
;
592 mutex_unlock(&rdev
->ring_lock
);
596 /* and then save the content of the ring */
597 *data
= kmalloc_array(size
, sizeof(uint32_t), GFP_KERNEL
);
599 mutex_unlock(&rdev
->ring_lock
);
602 for (i
= 0; i
< size
; ++i
) {
603 (*data
)[i
] = ring
->ring
[ptr
++];
604 ptr
&= ring
->ptr_mask
;
607 mutex_unlock(&rdev
->ring_lock
);
612 * radeon_ring_restore - append saved commands to the ring again
614 * @rdev: radeon_device pointer
615 * @ring: ring to append commands to
616 * @size: number of dwords we want to write
617 * @data: saved commands
619 * Allocates space on the ring and restore the previously saved commands.
621 int radeon_ring_restore(struct radeon_device
*rdev
, struct radeon_ring
*ring
,
622 unsigned size
, uint32_t *data
)
629 /* restore the saved ring content */
630 r
= radeon_ring_lock(rdev
, ring
, size
);
634 for (i
= 0; i
< size
; ++i
) {
635 radeon_ring_write(ring
, data
[i
]);
638 radeon_ring_unlock_commit(rdev
, ring
);
644 * radeon_ring_init - init driver ring struct.
646 * @rdev: radeon_device pointer
647 * @ring: radeon_ring structure holding ring information
648 * @ring_size: size of the ring
649 * @rptr_offs: offset of the rptr writeback location in the WB buffer
650 * @rptr_reg: MMIO offset of the rptr register
651 * @wptr_reg: MMIO offset of the wptr register
652 * @ptr_reg_shift: bit offset of the rptr/wptr values
653 * @ptr_reg_mask: bit mask of the rptr/wptr values
654 * @nop: nop packet for this ring
656 * Initialize the driver information for the selected ring (all asics).
657 * Returns 0 on success, error on failure.
659 int radeon_ring_init(struct radeon_device
*rdev
, struct radeon_ring
*ring
, unsigned ring_size
,
660 unsigned rptr_offs
, unsigned rptr_reg
, unsigned wptr_reg
,
661 u32 ptr_reg_shift
, u32 ptr_reg_mask
, u32 nop
)
665 ring
->ring_size
= ring_size
;
666 ring
->rptr_offs
= rptr_offs
;
667 ring
->rptr_reg
= rptr_reg
;
668 ring
->wptr_reg
= wptr_reg
;
669 ring
->ptr_reg_shift
= ptr_reg_shift
;
670 ring
->ptr_reg_mask
= ptr_reg_mask
;
672 /* Allocate ring buffer */
673 if (ring
->ring_obj
== NULL
) {
674 r
= radeon_bo_create(rdev
, ring
->ring_size
, PAGE_SIZE
, true,
675 RADEON_GEM_DOMAIN_GTT
,
676 NULL
, &ring
->ring_obj
);
678 dev_err(rdev
->dev
, "(%d) ring create failed\n", r
);
681 r
= radeon_bo_reserve(ring
->ring_obj
, false);
682 if (unlikely(r
!= 0))
684 r
= radeon_bo_pin(ring
->ring_obj
, RADEON_GEM_DOMAIN_GTT
,
687 radeon_bo_unreserve(ring
->ring_obj
);
688 dev_err(rdev
->dev
, "(%d) ring pin failed\n", r
);
691 r
= radeon_bo_kmap(ring
->ring_obj
,
692 (void **)&ring
->ring
);
693 radeon_bo_unreserve(ring
->ring_obj
);
695 dev_err(rdev
->dev
, "(%d) ring map failed\n", r
);
699 ring
->ptr_mask
= (ring
->ring_size
/ 4) - 1;
700 ring
->ring_free_dw
= ring
->ring_size
/ 4;
701 if (rdev
->wb
.enabled
) {
702 u32 index
= RADEON_WB_RING0_NEXT_RPTR
+ (ring
->idx
* 4);
703 ring
->next_rptr_gpu_addr
= rdev
->wb
.gpu_addr
+ index
;
704 ring
->next_rptr_cpu_addr
= &rdev
->wb
.wb
[index
/4];
706 if (radeon_debugfs_ring_init(rdev
, ring
)) {
707 DRM_ERROR("Failed to register debugfs file for rings !\n");
709 radeon_ring_lockup_update(ring
);
714 * radeon_ring_fini - tear down the driver ring struct.
716 * @rdev: radeon_device pointer
717 * @ring: radeon_ring structure holding ring information
719 * Tear down the driver information for the selected ring (all asics).
721 void radeon_ring_fini(struct radeon_device
*rdev
, struct radeon_ring
*ring
)
724 struct radeon_bo
*ring_obj
;
726 mutex_lock(&rdev
->ring_lock
);
727 ring_obj
= ring
->ring_obj
;
730 ring
->ring_obj
= NULL
;
731 mutex_unlock(&rdev
->ring_lock
);
734 r
= radeon_bo_reserve(ring_obj
, false);
735 if (likely(r
== 0)) {
736 radeon_bo_kunmap(ring_obj
);
737 radeon_bo_unpin(ring_obj
);
738 radeon_bo_unreserve(ring_obj
);
740 radeon_bo_unref(&ring_obj
);
747 #if defined(CONFIG_DEBUG_FS)
749 static int radeon_debugfs_ring_info(struct seq_file
*m
, void *data
)
751 struct drm_info_node
*node
= (struct drm_info_node
*) m
->private;
752 struct drm_device
*dev
= node
->minor
->dev
;
753 struct radeon_device
*rdev
= dev
->dev_private
;
754 int ridx
= *(int*)node
->info_ent
->data
;
755 struct radeon_ring
*ring
= &rdev
->ring
[ridx
];
756 unsigned count
, i
, j
;
758 radeon_ring_free_size(rdev
, ring
);
759 count
= (ring
->ring_size
/ 4) - ring
->ring_free_dw
;
760 seq_printf(m
, "wptr(0x%04x): 0x%08x\n", ring
->wptr_reg
, RREG32(ring
->wptr_reg
));
761 seq_printf(m
, "rptr(0x%04x): 0x%08x\n", ring
->rptr_reg
, RREG32(ring
->rptr_reg
));
762 if (ring
->rptr_save_reg
) {
763 seq_printf(m
, "rptr next(0x%04x): 0x%08x\n", ring
->rptr_save_reg
,
764 RREG32(ring
->rptr_save_reg
));
766 seq_printf(m
, "driver's copy of the wptr: 0x%08x\n", ring
->wptr
);
767 seq_printf(m
, "driver's copy of the rptr: 0x%08x\n", ring
->rptr
);
768 seq_printf(m
, "%u free dwords in ring\n", ring
->ring_free_dw
);
769 seq_printf(m
, "%u dwords in ring\n", count
);
771 for (j
= 0; j
<= count
; j
++) {
772 seq_printf(m
, "r[%04d]=0x%08x\n", i
, ring
->ring
[i
]);
773 i
= (i
+ 1) & ring
->ptr_mask
;
778 static int radeon_ring_type_gfx_index
= RADEON_RING_TYPE_GFX_INDEX
;
779 static int cayman_ring_type_cp1_index
= CAYMAN_RING_TYPE_CP1_INDEX
;
780 static int cayman_ring_type_cp2_index
= CAYMAN_RING_TYPE_CP2_INDEX
;
782 static struct drm_info_list radeon_debugfs_ring_info_list
[] = {
783 {"radeon_ring_gfx", radeon_debugfs_ring_info
, 0, &radeon_ring_type_gfx_index
},
784 {"radeon_ring_cp1", radeon_debugfs_ring_info
, 0, &cayman_ring_type_cp1_index
},
785 {"radeon_ring_cp2", radeon_debugfs_ring_info
, 0, &cayman_ring_type_cp2_index
},
788 static int radeon_debugfs_sa_info(struct seq_file
*m
, void *data
)
790 struct drm_info_node
*node
= (struct drm_info_node
*) m
->private;
791 struct drm_device
*dev
= node
->minor
->dev
;
792 struct radeon_device
*rdev
= dev
->dev_private
;
794 radeon_sa_bo_dump_debug_info(&rdev
->ring_tmp_bo
, m
);
800 static struct drm_info_list radeon_debugfs_sa_list
[] = {
801 {"radeon_sa_info", &radeon_debugfs_sa_info
, 0, NULL
},
806 int radeon_debugfs_ring_init(struct radeon_device
*rdev
, struct radeon_ring
*ring
)
808 #if defined(CONFIG_DEBUG_FS)
810 for (i
= 0; i
< ARRAY_SIZE(radeon_debugfs_ring_info_list
); ++i
) {
811 struct drm_info_list
*info
= &radeon_debugfs_ring_info_list
[i
];
812 int ridx
= *(int*)radeon_debugfs_ring_info_list
[i
].data
;
815 if (&rdev
->ring
[ridx
] != ring
)
818 r
= radeon_debugfs_add_files(rdev
, info
, 1);
826 int radeon_debugfs_sa_init(struct radeon_device
*rdev
)
828 #if defined(CONFIG_DEBUG_FS)
829 return radeon_debugfs_add_files(rdev
, radeon_debugfs_sa_list
, 1);