1 /*******************************************************************************
3 Intel 10 Gigabit PCI Express Linux driver
4 Copyright(c) 1999 - 2012 Intel Corporation.
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *******************************************************************************/
31 #include <linux/bitops.h>
32 #include <linux/types.h>
33 #include <linux/pci.h>
34 #include <linux/netdevice.h>
35 #include <linux/cpumask.h>
36 #include <linux/aer.h>
37 #include <linux/if_vlan.h>
39 #ifdef CONFIG_IXGBE_PTP
40 #include <linux/clocksource.h>
41 #include <linux/net_tstamp.h>
42 #include <linux/ptp_clock_kernel.h>
43 #endif /* CONFIG_IXGBE_PTP */
45 #include "ixgbe_type.h"
46 #include "ixgbe_common.h"
47 #include "ixgbe_dcb.h"
48 #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
50 #include "ixgbe_fcoe.h"
51 #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
52 #ifdef CONFIG_IXGBE_DCA
53 #include <linux/dca.h>
56 /* common prefix used by pr_<> macros */
58 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
60 /* TX/RX descriptor defines */
61 #define IXGBE_DEFAULT_TXD 512
62 #define IXGBE_DEFAULT_TX_WORK 256
63 #define IXGBE_MAX_TXD 4096
64 #define IXGBE_MIN_TXD 64
66 #define IXGBE_DEFAULT_RXD 512
67 #define IXGBE_MAX_RXD 4096
68 #define IXGBE_MIN_RXD 64
71 #define IXGBE_MIN_FCRTL 0x40
72 #define IXGBE_MAX_FCRTL 0x7FF80
73 #define IXGBE_MIN_FCRTH 0x600
74 #define IXGBE_MAX_FCRTH 0x7FFF0
75 #define IXGBE_DEFAULT_FCPAUSE 0xFFFF
76 #define IXGBE_MIN_FCPAUSE 0
77 #define IXGBE_MAX_FCPAUSE 0xFFFF
79 /* Supported Rx Buffer Sizes */
80 #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
81 #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
84 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
85 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
86 * this adds up to 448 bytes of extra data.
88 * Since netdev_alloc_skb now allocates a page fragment we can use a value
89 * of 256 and the resultant skb will have a truesize of 960 or less.
91 #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
93 #define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
95 /* How many Rx Buffers do we bundle into one write to the hardware ? */
96 #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
98 #define IXGBE_TX_FLAGS_CSUM (u32)(1)
99 #define IXGBE_TX_FLAGS_HW_VLAN (u32)(1 << 1)
100 #define IXGBE_TX_FLAGS_SW_VLAN (u32)(1 << 2)
101 #define IXGBE_TX_FLAGS_TSO (u32)(1 << 3)
102 #define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 4)
103 #define IXGBE_TX_FLAGS_FCOE (u32)(1 << 5)
104 #define IXGBE_TX_FLAGS_FSO (u32)(1 << 6)
105 #define IXGBE_TX_FLAGS_TXSW (u32)(1 << 7)
106 #define IXGBE_TX_FLAGS_TSTAMP (u32)(1 << 8)
107 #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
108 #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
109 #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
110 #define IXGBE_TX_FLAGS_VLAN_SHIFT 16
112 #define IXGBE_MAX_VF_MC_ENTRIES 30
113 #define IXGBE_MAX_VF_FUNCTIONS 64
114 #define IXGBE_MAX_VFTA_ENTRIES 128
115 #define MAX_EMULATION_MAC_ADDRS 16
116 #define IXGBE_MAX_PF_MACVLANS 15
117 #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
118 #define IXGBE_82599_VF_DEVICE_ID 0x10ED
119 #define IXGBE_X540_VF_DEVICE_ID 0x1515
121 struct vf_data_storage
{
122 unsigned char vf_mac_addresses
[ETH_ALEN
];
123 u16 vf_mc_hashes
[IXGBE_MAX_VF_MC_ENTRIES
];
124 u16 num_vf_mc_hashes
;
125 u16 default_vf_vlan_id
;
129 u16 pf_vlan
; /* When set, guest VLAN config not allowed. */
142 u8 vf_macvlan
[ETH_ALEN
];
145 #define IXGBE_MAX_TXD_PWR 14
146 #define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
148 /* Tx Descriptors needed, worst case */
149 #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
150 #define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
152 /* wrapper around a pointer to a socket buffer,
153 * so a DMA handle can be stored along with the buffer */
154 struct ixgbe_tx_buffer
{
155 union ixgbe_adv_tx_desc
*next_to_watch
;
156 unsigned long time_stamp
;
158 unsigned int bytecount
;
159 unsigned short gso_segs
;
161 DEFINE_DMA_UNMAP_ADDR(dma
);
162 DEFINE_DMA_UNMAP_LEN(len
);
166 struct ixgbe_rx_buffer
{
170 unsigned int page_offset
;
173 struct ixgbe_queue_stats
{
178 struct ixgbe_tx_queue_stats
{
184 struct ixgbe_rx_queue_stats
{
188 u64 alloc_rx_page_failed
;
189 u64 alloc_rx_buff_failed
;
193 enum ixgbe_ring_state_t
{
194 __IXGBE_TX_FDIR_INIT_DONE
,
195 __IXGBE_TX_DETECT_HANG
,
196 __IXGBE_HANG_CHECK_ARMED
,
197 __IXGBE_RX_RSC_ENABLED
,
198 __IXGBE_RX_CSUM_UDP_ZERO_ERR
,
202 #define check_for_tx_hang(ring) \
203 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
204 #define set_check_for_tx_hang(ring) \
205 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
206 #define clear_check_for_tx_hang(ring) \
207 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
208 #define ring_is_rsc_enabled(ring) \
209 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
210 #define set_ring_rsc_enabled(ring) \
211 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
212 #define clear_ring_rsc_enabled(ring) \
213 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
215 struct ixgbe_ring
*next
; /* pointer to next ring in q_vector */
216 struct ixgbe_q_vector
*q_vector
; /* backpointer to host q_vector */
217 struct net_device
*netdev
; /* netdev ring belongs to */
218 struct device
*dev
; /* device for DMA mapping */
219 void *desc
; /* descriptor ring memory */
221 struct ixgbe_tx_buffer
*tx_buffer_info
;
222 struct ixgbe_rx_buffer
*rx_buffer_info
;
226 dma_addr_t dma
; /* phys. address of descriptor ring */
227 unsigned int size
; /* length in bytes */
229 u16 count
; /* amount of descriptors */
231 u8 queue_index
; /* needed for multiqueue queue management */
232 u8 reg_idx
; /* holds the special value that gets
233 * the hardware register offset
234 * associated with this ring, which is
235 * different for DCB and RSS modes
249 struct ixgbe_queue_stats stats
;
250 struct u64_stats_sync syncp
;
252 struct ixgbe_tx_queue_stats tx_stats
;
253 struct ixgbe_rx_queue_stats rx_stats
;
255 } ____cacheline_internodealigned_in_smp
;
257 enum ixgbe_ring_f_enum
{
259 RING_F_VMDQ
, /* SR-IOV uses the same ring feature */
264 #endif /* IXGBE_FCOE */
266 RING_F_ARRAY_SIZE
/* must be last in enum set */
269 #define IXGBE_MAX_RSS_INDICES 16
270 #define IXGBE_MAX_VMDQ_INDICES 64
271 #define IXGBE_MAX_FDIR_INDICES 64
273 #define IXGBE_MAX_FCOE_INDICES 8
274 #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
275 #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
277 #define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
278 #define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
279 #endif /* IXGBE_FCOE */
280 struct ixgbe_ring_feature
{
281 u16 limit
; /* upper limit on feature indices */
282 u16 indices
; /* current value of indices */
283 u16 mask
; /* Mask used for feature to ring mapping */
284 u16 offset
; /* offset to start of feature */
285 } ____cacheline_internodealigned_in_smp
;
287 #define IXGBE_82599_VMDQ_8Q_MASK 0x78
288 #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
289 #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
292 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
293 * this is twice the size of a half page we need to double the page order
294 * for FCoE enabled Rx queues.
296 #if defined(IXGBE_FCOE) && (PAGE_SIZE < 8192)
297 static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring
*ring
)
299 return test_bit(__IXGBE_RX_FCOE
, &ring
->state
) ? 1 : 0;
302 #define ixgbe_rx_pg_order(_ring) 0
304 #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
305 #define ixgbe_rx_bufsz(_ring) ((PAGE_SIZE / 2) << ixgbe_rx_pg_order(_ring))
307 struct ixgbe_ring_container
{
308 struct ixgbe_ring
*ring
; /* pointer to linked list of rings */
309 unsigned int total_bytes
; /* total bytes processed this int */
310 unsigned int total_packets
; /* total packets processed this int */
311 u16 work_limit
; /* total work allowed per interrupt */
312 u8 count
; /* total number of rings in vector */
313 u8 itr
; /* current ITR setting for ring */
316 /* iterator for handling rings in ring container */
317 #define ixgbe_for_each_ring(pos, head) \
318 for (pos = (head).ring; pos != NULL; pos = pos->next)
320 #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
322 #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
324 /* MAX_Q_VECTORS of these are allocated,
325 * but we only use one per queue-specific vector.
327 struct ixgbe_q_vector
{
328 struct ixgbe_adapter
*adapter
;
329 #ifdef CONFIG_IXGBE_DCA
330 int cpu
; /* CPU for DCA */
332 u16 v_idx
; /* index of q_vector within array, also used for
333 * finding the bit in EICR and friends that
334 * represents the vector for this ring */
335 u16 itr
; /* Interrupt throttle rate written to EITR */
336 struct ixgbe_ring_container rx
, tx
;
338 struct napi_struct napi
;
339 cpumask_t affinity_mask
;
341 struct rcu_head rcu
; /* to avoid race with update stats on free */
342 char name
[IFNAMSIZ
+ 9];
344 /* for dynamic allocation of rings associated with this q_vector */
345 struct ixgbe_ring ring
[0] ____cacheline_internodealigned_in_smp
;
347 #ifdef CONFIG_IXGBE_HWMON
349 #define IXGBE_HWMON_TYPE_LOC 0
350 #define IXGBE_HWMON_TYPE_TEMP 1
351 #define IXGBE_HWMON_TYPE_CAUTION 2
352 #define IXGBE_HWMON_TYPE_MAX 3
355 struct device_attribute dev_attr
;
357 struct ixgbe_thermal_diode_data
*sensor
;
362 struct device
*device
;
363 struct hwmon_attr
*hwmon_list
;
364 unsigned int n_hwmon
;
366 #endif /* CONFIG_IXGBE_HWMON */
369 * microsecond values for various ITR rates shifted by 2 to fit itr register
370 * with the first 3 bits reserved 0
372 #define IXGBE_MIN_RSC_ITR 24
373 #define IXGBE_100K_ITR 40
374 #define IXGBE_20K_ITR 200
375 #define IXGBE_10K_ITR 400
376 #define IXGBE_8K_ITR 500
378 /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
379 static inline __le32
ixgbe_test_staterr(union ixgbe_adv_rx_desc
*rx_desc
,
380 const u32 stat_err_bits
)
382 return rx_desc
->wb
.upper
.status_error
& cpu_to_le32(stat_err_bits
);
385 static inline u16
ixgbe_desc_unused(struct ixgbe_ring
*ring
)
387 u16 ntc
= ring
->next_to_clean
;
388 u16 ntu
= ring
->next_to_use
;
390 return ((ntc
> ntu
) ? 0 : ring
->count
) + ntc
- ntu
- 1;
393 #define IXGBE_RX_DESC(R, i) \
394 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
395 #define IXGBE_TX_DESC(R, i) \
396 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
397 #define IXGBE_TX_CTXTDESC(R, i) \
398 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
400 #define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
402 /* Use 3K as the baby jumbo frame size for FCoE */
403 #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
404 #endif /* IXGBE_FCOE */
406 #define OTHER_VECTOR 1
407 #define NON_Q_VECTORS (OTHER_VECTOR)
409 #define MAX_MSIX_VECTORS_82599 64
410 #define MAX_Q_VECTORS_82599 64
411 #define MAX_MSIX_VECTORS_82598 18
412 #define MAX_Q_VECTORS_82598 16
414 #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
415 #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
417 #define MIN_MSIX_Q_VECTORS 1
418 #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
420 /* default to trying for four seconds */
421 #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
423 /* board specific private data structure */
424 struct ixgbe_adapter
{
425 unsigned long active_vlans
[BITS_TO_LONGS(VLAN_N_VID
)];
426 /* OS defined structs */
427 struct net_device
*netdev
;
428 struct pci_dev
*pdev
;
432 /* Some features need tri-state capability,
433 * thus the additional *_CAPABLE flags.
436 #define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0)
437 #define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
438 #define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2)
439 #define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
440 #define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
441 #define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
442 #define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
443 #define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7)
444 #define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
445 #define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
446 #define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
447 #define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
448 #define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
449 #define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
450 #define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
451 #define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
452 #define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
453 #define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
454 #define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
455 #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
456 #define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
457 #define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
458 #define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
459 #define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
462 #define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
463 #define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
464 #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
465 #define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
466 #define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
467 #define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
468 #define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
469 #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
470 #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
471 #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
472 #define IXGBE_FLAG2_OVERFLOW_CHECK_ENABLED (u32)(1 << 10)
473 #define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 11)
475 /* Tx fast path data */
480 /* Rx fast path data */
485 struct ixgbe_ring
*tx_ring
[MAX_TX_QUEUES
] ____cacheline_aligned_in_smp
;
489 u32 tx_timeout_count
;
492 struct ixgbe_ring
*rx_ring
[MAX_RX_QUEUES
];
493 int num_rx_pools
; /* == num_rx_queues in 82598 */
494 int num_rx_queues_per_pool
; /* 1 if 82598, can be many if 82599 */
495 u64 hw_csum_rx_error
;
496 u64 hw_rx_no_dma_resources
;
500 u32 alloc_rx_page_failed
;
501 u32 alloc_rx_buff_failed
;
503 struct ixgbe_q_vector
*q_vector
[MAX_Q_VECTORS
];
506 struct ieee_pfc
*ixgbe_ieee_pfc
;
507 struct ieee_ets
*ixgbe_ieee_ets
;
508 struct ixgbe_dcb_config dcb_cfg
;
509 struct ixgbe_dcb_config temp_dcb_cfg
;
512 enum ixgbe_fc_mode last_lfc_mode
;
514 int num_q_vectors
; /* current number of q_vectors for device */
515 int max_q_vectors
; /* true count of q_vectors for device */
516 struct ixgbe_ring_feature ring_feature
[RING_F_ARRAY_SIZE
];
517 struct msix_entry
*msix_entries
;
520 struct ixgbe_ring test_tx_ring
;
521 struct ixgbe_ring test_rx_ring
;
523 /* structs defined in ixgbe_hw.h */
526 struct ixgbe_hw_stats stats
;
529 unsigned int tx_ring_count
;
530 unsigned int rx_ring_count
;
534 unsigned long link_check_timeout
;
536 struct timer_list service_timer
;
537 struct work_struct service_task
;
539 struct hlist_head fdir_filter_list
;
540 unsigned long fdir_overflow
; /* number of times ATR was backed off */
541 union ixgbe_atr_input fdir_mask
;
542 int fdir_filter_count
;
545 spinlock_t fdir_perfect_lock
;
548 struct ixgbe_fcoe fcoe
;
549 #endif /* IXGBE_FCOE */
561 #ifdef CONFIG_IXGBE_PTP
562 struct ptp_clock
*ptp_clock
;
563 struct ptp_clock_info ptp_caps
;
564 unsigned long last_overflow_check
;
565 spinlock_t tmreg_lock
;
566 struct cyclecounter cc
;
567 struct timecounter tc
;
568 int rx_hwtstamp_filter
;
571 #endif /* CONFIG_IXGBE_PTP */
574 DECLARE_BITMAP(active_vfs
, IXGBE_MAX_VF_FUNCTIONS
);
575 unsigned int num_vfs
;
576 struct vf_data_storage
*vfinfo
;
577 int vf_rate_link_speed
;
578 struct vf_macvlans vf_mvs
;
579 struct vf_macvlans
*mv_list
;
581 u32 timer_event_accumulator
;
583 struct kobject
*info_kobj
;
584 #ifdef CONFIG_IXGBE_HWMON
585 struct hwmon_buff ixgbe_hwmon_buff
;
586 #endif /* CONFIG_IXGBE_HWMON */
589 struct ixgbe_fdir_filter
{
590 struct hlist_node fdir_node
;
591 union ixgbe_atr_input filter
;
600 __IXGBE_SERVICE_SCHED
,
605 union { /* Union defining head/tail partner */
606 struct sk_buff
*head
;
607 struct sk_buff
*tail
;
613 #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
621 extern struct ixgbe_info ixgbe_82598_info
;
622 extern struct ixgbe_info ixgbe_82599_info
;
623 extern struct ixgbe_info ixgbe_X540_info
;
624 #ifdef CONFIG_IXGBE_DCB
625 extern const struct dcbnl_rtnl_ops dcbnl_ops
;
628 extern char ixgbe_driver_name
[];
629 extern const char ixgbe_driver_version
[];
631 extern char ixgbe_default_device_descr
[];
632 #endif /* IXGBE_FCOE */
634 extern void ixgbe_up(struct ixgbe_adapter
*adapter
);
635 extern void ixgbe_down(struct ixgbe_adapter
*adapter
);
636 extern void ixgbe_reinit_locked(struct ixgbe_adapter
*adapter
);
637 extern void ixgbe_reset(struct ixgbe_adapter
*adapter
);
638 extern void ixgbe_set_ethtool_ops(struct net_device
*netdev
);
639 extern int ixgbe_setup_rx_resources(struct ixgbe_ring
*);
640 extern int ixgbe_setup_tx_resources(struct ixgbe_ring
*);
641 extern void ixgbe_free_rx_resources(struct ixgbe_ring
*);
642 extern void ixgbe_free_tx_resources(struct ixgbe_ring
*);
643 extern void ixgbe_configure_rx_ring(struct ixgbe_adapter
*,struct ixgbe_ring
*);
644 extern void ixgbe_configure_tx_ring(struct ixgbe_adapter
*,struct ixgbe_ring
*);
645 extern void ixgbe_disable_rx_queue(struct ixgbe_adapter
*adapter
,
646 struct ixgbe_ring
*);
647 extern void ixgbe_update_stats(struct ixgbe_adapter
*adapter
);
648 extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter
*adapter
);
649 extern int ixgbe_wol_supported(struct ixgbe_adapter
*adapter
, u16 device_id
,
651 extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter
*adapter
);
652 extern netdev_tx_t
ixgbe_xmit_frame_ring(struct sk_buff
*,
653 struct ixgbe_adapter
*,
654 struct ixgbe_ring
*);
655 extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring
*,
656 struct ixgbe_tx_buffer
*);
657 extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring
*, u16
);
658 extern void ixgbe_write_eitr(struct ixgbe_q_vector
*);
659 extern int ixgbe_poll(struct napi_struct
*napi
, int budget
);
660 extern int ethtool_ioctl(struct ifreq
*ifr
);
661 extern s32
ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw
*hw
);
662 extern s32
ixgbe_init_fdir_signature_82599(struct ixgbe_hw
*hw
, u32 fdirctrl
);
663 extern s32
ixgbe_init_fdir_perfect_82599(struct ixgbe_hw
*hw
, u32 fdirctrl
);
664 extern s32
ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw
*hw
,
665 union ixgbe_atr_hash_dword input
,
666 union ixgbe_atr_hash_dword common
,
668 extern s32
ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw
*hw
,
669 union ixgbe_atr_input
*input_mask
);
670 extern s32
ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw
*hw
,
671 union ixgbe_atr_input
*input
,
672 u16 soft_id
, u8 queue
);
673 extern s32
ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw
*hw
,
674 union ixgbe_atr_input
*input
,
676 extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input
*input
,
677 union ixgbe_atr_input
*mask
);
678 extern void ixgbe_set_rx_mode(struct net_device
*netdev
);
679 #ifdef CONFIG_IXGBE_DCB
680 extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter
*adapter
);
681 extern int ixgbe_setup_tc(struct net_device
*dev
, u8 tc
);
683 extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring
*, u32
, u32
, u32
, u32
);
684 extern void ixgbe_do_reset(struct net_device
*netdev
);
685 #ifdef CONFIG_IXGBE_HWMON
686 extern void ixgbe_sysfs_exit(struct ixgbe_adapter
*adapter
);
687 extern int ixgbe_sysfs_init(struct ixgbe_adapter
*adapter
);
688 #endif /* CONFIG_IXGBE_HWMON */
690 extern void ixgbe_configure_fcoe(struct ixgbe_adapter
*adapter
);
691 extern int ixgbe_fso(struct ixgbe_ring
*tx_ring
,
692 struct ixgbe_tx_buffer
*first
,
694 extern int ixgbe_fcoe_ddp(struct ixgbe_adapter
*adapter
,
695 union ixgbe_adv_rx_desc
*rx_desc
,
696 struct sk_buff
*skb
);
697 extern int ixgbe_fcoe_ddp_get(struct net_device
*netdev
, u16 xid
,
698 struct scatterlist
*sgl
, unsigned int sgc
);
699 extern int ixgbe_fcoe_ddp_target(struct net_device
*netdev
, u16 xid
,
700 struct scatterlist
*sgl
, unsigned int sgc
);
701 extern int ixgbe_fcoe_ddp_put(struct net_device
*netdev
, u16 xid
);
702 extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter
*adapter
);
703 extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter
*adapter
);
704 extern int ixgbe_fcoe_enable(struct net_device
*netdev
);
705 extern int ixgbe_fcoe_disable(struct net_device
*netdev
);
706 #ifdef CONFIG_IXGBE_DCB
707 extern u8
ixgbe_fcoe_getapp(struct ixgbe_adapter
*adapter
);
708 extern u8
ixgbe_fcoe_setapp(struct ixgbe_adapter
*adapter
, u8 up
);
709 #endif /* CONFIG_IXGBE_DCB */
710 extern int ixgbe_fcoe_get_wwn(struct net_device
*netdev
, u64
*wwn
, int type
);
711 extern int ixgbe_fcoe_get_hbainfo(struct net_device
*netdev
,
712 struct netdev_fcoe_hbainfo
*info
);
713 extern u8
ixgbe_fcoe_get_tc(struct ixgbe_adapter
*adapter
);
714 #endif /* IXGBE_FCOE */
716 static inline struct netdev_queue
*txring_txq(const struct ixgbe_ring
*ring
)
718 return netdev_get_tx_queue(ring
->netdev
, ring
->queue_index
);
721 #ifdef CONFIG_IXGBE_PTP
722 extern void ixgbe_ptp_init(struct ixgbe_adapter
*adapter
);
723 extern void ixgbe_ptp_stop(struct ixgbe_adapter
*adapter
);
724 extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter
*adapter
);
725 extern void ixgbe_ptp_tx_hwtstamp(struct ixgbe_q_vector
*q_vector
,
726 struct sk_buff
*skb
);
727 extern void ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector
*q_vector
,
728 union ixgbe_adv_rx_desc
*rx_desc
,
729 struct sk_buff
*skb
);
730 extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter
*adapter
,
731 struct ifreq
*ifr
, int cmd
);
732 extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter
*adapter
);
733 extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter
*adapter
, u32 eicr
);
734 #endif /* CONFIG_IXGBE_PTP */
736 #endif /* _IXGBE_H_ */