Adding support for MOXA ART SoC. Testing port of linux-2.6.32.60-moxart.
[linux-3.6.7-moxart.git] / drivers / net / ethernet / intel / ixgbe / ixgbe_x540.c
blobde4da5219b71f652363e2d5a6ded7c639e4ff4e4
1 /*******************************************************************************
3 Intel 10 Gigabit PCI Express Linux driver
4 Copyright(c) 1999 - 2012 Intel Corporation.
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *******************************************************************************/
28 #include <linux/pci.h>
29 #include <linux/delay.h>
30 #include <linux/sched.h>
32 #include "ixgbe.h"
33 #include "ixgbe_phy.h"
35 #define IXGBE_X540_MAX_TX_QUEUES 128
36 #define IXGBE_X540_MAX_RX_QUEUES 128
37 #define IXGBE_X540_RAR_ENTRIES 128
38 #define IXGBE_X540_MC_TBL_SIZE 128
39 #define IXGBE_X540_VFT_TBL_SIZE 128
40 #define IXGBE_X540_RX_PB_SIZE 384
42 static s32 ixgbe_update_flash_X540(struct ixgbe_hw *hw);
43 static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw);
44 static s32 ixgbe_acquire_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask);
45 static void ixgbe_release_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask);
46 static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw);
47 static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw);
49 static enum ixgbe_media_type ixgbe_get_media_type_X540(struct ixgbe_hw *hw)
51 return ixgbe_media_type_copper;
54 static s32 ixgbe_get_invariants_X540(struct ixgbe_hw *hw)
56 struct ixgbe_mac_info *mac = &hw->mac;
58 /* Call PHY identify routine to get the phy type */
59 ixgbe_identify_phy_generic(hw);
61 mac->mcft_size = IXGBE_X540_MC_TBL_SIZE;
62 mac->vft_size = IXGBE_X540_VFT_TBL_SIZE;
63 mac->num_rar_entries = IXGBE_X540_RAR_ENTRIES;
64 mac->max_rx_queues = IXGBE_X540_MAX_RX_QUEUES;
65 mac->max_tx_queues = IXGBE_X540_MAX_TX_QUEUES;
66 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
68 return 0;
71 /**
72 * ixgbe_setup_mac_link_X540 - Set the auto advertised capabilitires
73 * @hw: pointer to hardware structure
74 * @speed: new link speed
75 * @autoneg: true if autonegotiation enabled
76 * @autoneg_wait_to_complete: true when waiting for completion is needed
77 **/
78 static s32 ixgbe_setup_mac_link_X540(struct ixgbe_hw *hw,
79 ixgbe_link_speed speed, bool autoneg,
80 bool autoneg_wait_to_complete)
82 return hw->phy.ops.setup_link_speed(hw, speed, autoneg,
83 autoneg_wait_to_complete);
86 /**
87 * ixgbe_reset_hw_X540 - Perform hardware reset
88 * @hw: pointer to hardware structure
90 * Resets the hardware by resetting the transmit and receive units, masks
91 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
92 * reset.
93 **/
94 static s32 ixgbe_reset_hw_X540(struct ixgbe_hw *hw)
96 s32 status;
97 u32 ctrl, i;
99 /* Call adapter stop to disable tx/rx and clear interrupts */
100 status = hw->mac.ops.stop_adapter(hw);
101 if (status != 0)
102 goto reset_hw_out;
104 /* flush pending Tx transactions */
105 ixgbe_clear_tx_pending(hw);
107 mac_reset_top:
108 ctrl = IXGBE_CTRL_RST;
109 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
110 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
111 IXGBE_WRITE_FLUSH(hw);
113 /* Poll for reset bit to self-clear indicating reset is complete */
114 for (i = 0; i < 10; i++) {
115 udelay(1);
116 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
117 if (!(ctrl & IXGBE_CTRL_RST_MASK))
118 break;
121 if (ctrl & IXGBE_CTRL_RST_MASK) {
122 status = IXGBE_ERR_RESET_FAILED;
123 hw_dbg(hw, "Reset polling failed to complete.\n");
125 msleep(100);
128 * Double resets are required for recovery from certain error
129 * conditions. Between resets, it is necessary to stall to allow time
130 * for any pending HW events to complete.
132 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
133 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
134 goto mac_reset_top;
137 /* Set the Rx packet buffer size. */
138 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(0), 384 << IXGBE_RXPBSIZE_SHIFT);
140 /* Store the permanent mac address */
141 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
144 * Store MAC address from RAR0, clear receive address registers, and
145 * clear the multicast table. Also reset num_rar_entries to 128,
146 * since we modify this value when programming the SAN MAC address.
148 hw->mac.num_rar_entries = IXGBE_X540_MAX_TX_QUEUES;
149 hw->mac.ops.init_rx_addrs(hw);
151 /* Store the permanent SAN mac address */
152 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
154 /* Add the SAN MAC address to the RAR only if it's a valid address */
155 if (ixgbe_validate_mac_addr(hw->mac.san_addr) == 0) {
156 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
157 hw->mac.san_addr, 0, IXGBE_RAH_AV);
159 /* Save the SAN MAC RAR index */
160 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
162 /* Reserve the last RAR for the SAN MAC address */
163 hw->mac.num_rar_entries--;
166 /* Store the alternative WWNN/WWPN prefix */
167 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
168 &hw->mac.wwpn_prefix);
170 reset_hw_out:
171 return status;
175 * ixgbe_start_hw_X540 - Prepare hardware for Tx/Rx
176 * @hw: pointer to hardware structure
178 * Starts the hardware using the generic start_hw function
179 * and the generation start_hw function.
180 * Then performs revision-specific operations, if any.
182 static s32 ixgbe_start_hw_X540(struct ixgbe_hw *hw)
184 s32 ret_val = 0;
186 ret_val = ixgbe_start_hw_generic(hw);
187 if (ret_val != 0)
188 goto out;
190 ret_val = ixgbe_start_hw_gen2(hw);
191 hw->mac.rx_pb_size = IXGBE_X540_RX_PB_SIZE;
192 out:
193 return ret_val;
197 * ixgbe_get_supported_physical_layer_X540 - Returns physical layer type
198 * @hw: pointer to hardware structure
200 * Determines physical layer capabilities of the current configuration.
202 static u32 ixgbe_get_supported_physical_layer_X540(struct ixgbe_hw *hw)
204 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
205 u16 ext_ability = 0;
207 hw->phy.ops.identify(hw);
209 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
210 &ext_ability);
211 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
212 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
213 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
214 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
215 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
216 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
218 return physical_layer;
222 * ixgbe_init_eeprom_params_X540 - Initialize EEPROM params
223 * @hw: pointer to hardware structure
225 * Initializes the EEPROM parameters ixgbe_eeprom_info within the
226 * ixgbe_hw struct in order to set up EEPROM access.
228 static s32 ixgbe_init_eeprom_params_X540(struct ixgbe_hw *hw)
230 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
231 u32 eec;
232 u16 eeprom_size;
234 if (eeprom->type == ixgbe_eeprom_uninitialized) {
235 eeprom->semaphore_delay = 10;
236 eeprom->type = ixgbe_flash;
238 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
239 eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >>
240 IXGBE_EEC_SIZE_SHIFT);
241 eeprom->word_size = 1 << (eeprom_size +
242 IXGBE_EEPROM_WORD_SIZE_SHIFT);
244 hw_dbg(hw, "Eeprom params: type = %d, size = %d\n",
245 eeprom->type, eeprom->word_size);
248 return 0;
252 * ixgbe_read_eerd_X540- Read EEPROM word using EERD
253 * @hw: pointer to hardware structure
254 * @offset: offset of word in the EEPROM to read
255 * @data: word read from the EEPROM
257 * Reads a 16 bit word from the EEPROM using the EERD register.
259 static s32 ixgbe_read_eerd_X540(struct ixgbe_hw *hw, u16 offset, u16 *data)
261 s32 status = 0;
263 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
265 status = ixgbe_read_eerd_generic(hw, offset, data);
266 else
267 status = IXGBE_ERR_SWFW_SYNC;
269 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
270 return status;
274 * ixgbe_read_eerd_buffer_X540 - Read EEPROM word(s) using EERD
275 * @hw: pointer to hardware structure
276 * @offset: offset of word in the EEPROM to read
277 * @words: number of words
278 * @data: word(s) read from the EEPROM
280 * Reads a 16 bit word(s) from the EEPROM using the EERD register.
282 static s32 ixgbe_read_eerd_buffer_X540(struct ixgbe_hw *hw,
283 u16 offset, u16 words, u16 *data)
285 s32 status = 0;
287 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
289 status = ixgbe_read_eerd_buffer_generic(hw, offset,
290 words, data);
291 else
292 status = IXGBE_ERR_SWFW_SYNC;
294 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
295 return status;
299 * ixgbe_write_eewr_X540 - Write EEPROM word using EEWR
300 * @hw: pointer to hardware structure
301 * @offset: offset of word in the EEPROM to write
302 * @data: word write to the EEPROM
304 * Write a 16 bit word to the EEPROM using the EEWR register.
306 static s32 ixgbe_write_eewr_X540(struct ixgbe_hw *hw, u16 offset, u16 data)
308 s32 status = 0;
310 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) == 0)
311 status = ixgbe_write_eewr_generic(hw, offset, data);
312 else
313 status = IXGBE_ERR_SWFW_SYNC;
315 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
316 return status;
320 * ixgbe_write_eewr_buffer_X540 - Write EEPROM word(s) using EEWR
321 * @hw: pointer to hardware structure
322 * @offset: offset of word in the EEPROM to write
323 * @words: number of words
324 * @data: word(s) write to the EEPROM
326 * Write a 16 bit word(s) to the EEPROM using the EEWR register.
328 static s32 ixgbe_write_eewr_buffer_X540(struct ixgbe_hw *hw,
329 u16 offset, u16 words, u16 *data)
331 s32 status = 0;
333 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
335 status = ixgbe_write_eewr_buffer_generic(hw, offset,
336 words, data);
337 else
338 status = IXGBE_ERR_SWFW_SYNC;
340 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
341 return status;
345 * ixgbe_calc_eeprom_checksum_X540 - Calculates and returns the checksum
347 * This function does not use synchronization for EERD and EEWR. It can
348 * be used internally by function which utilize ixgbe_acquire_swfw_sync_X540.
350 * @hw: pointer to hardware structure
352 static u16 ixgbe_calc_eeprom_checksum_X540(struct ixgbe_hw *hw)
354 u16 i;
355 u16 j;
356 u16 checksum = 0;
357 u16 length = 0;
358 u16 pointer = 0;
359 u16 word = 0;
362 * Do not use hw->eeprom.ops.read because we do not want to take
363 * the synchronization semaphores here. Instead use
364 * ixgbe_read_eerd_generic
367 /* Include 0x0-0x3F in the checksum */
368 for (i = 0; i < IXGBE_EEPROM_CHECKSUM; i++) {
369 if (ixgbe_read_eerd_generic(hw, i, &word) != 0) {
370 hw_dbg(hw, "EEPROM read failed\n");
371 break;
373 checksum += word;
377 * Include all data from pointers 0x3, 0x6-0xE. This excludes the
378 * FW, PHY module, and PCIe Expansion/Option ROM pointers.
380 for (i = IXGBE_PCIE_ANALOG_PTR; i < IXGBE_FW_PTR; i++) {
381 if (i == IXGBE_PHY_PTR || i == IXGBE_OPTION_ROM_PTR)
382 continue;
384 if (ixgbe_read_eerd_generic(hw, i, &pointer) != 0) {
385 hw_dbg(hw, "EEPROM read failed\n");
386 break;
389 /* Skip pointer section if the pointer is invalid. */
390 if (pointer == 0xFFFF || pointer == 0 ||
391 pointer >= hw->eeprom.word_size)
392 continue;
394 if (ixgbe_read_eerd_generic(hw, pointer, &length) != 0) {
395 hw_dbg(hw, "EEPROM read failed\n");
396 break;
399 /* Skip pointer section if length is invalid. */
400 if (length == 0xFFFF || length == 0 ||
401 (pointer + length) >= hw->eeprom.word_size)
402 continue;
404 for (j = pointer+1; j <= pointer+length; j++) {
405 if (ixgbe_read_eerd_generic(hw, j, &word) != 0) {
406 hw_dbg(hw, "EEPROM read failed\n");
407 break;
409 checksum += word;
413 checksum = (u16)IXGBE_EEPROM_SUM - checksum;
415 return checksum;
419 * ixgbe_validate_eeprom_checksum_X540 - Validate EEPROM checksum
420 * @hw: pointer to hardware structure
421 * @checksum_val: calculated checksum
423 * Performs checksum calculation and validates the EEPROM checksum. If the
424 * caller does not need checksum_val, the value can be NULL.
426 static s32 ixgbe_validate_eeprom_checksum_X540(struct ixgbe_hw *hw,
427 u16 *checksum_val)
429 s32 status;
430 u16 checksum;
431 u16 read_checksum = 0;
434 * Read the first word from the EEPROM. If this times out or fails, do
435 * not continue or we could be in for a very long wait while every
436 * EEPROM read fails
438 status = hw->eeprom.ops.read(hw, 0, &checksum);
440 if (status != 0) {
441 hw_dbg(hw, "EEPROM read failed\n");
442 goto out;
445 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) == 0) {
446 checksum = hw->eeprom.ops.calc_checksum(hw);
449 * Do not use hw->eeprom.ops.read because we do not want to take
450 * the synchronization semaphores twice here.
452 ixgbe_read_eerd_generic(hw, IXGBE_EEPROM_CHECKSUM,
453 &read_checksum);
456 * Verify read checksum from EEPROM is the same as
457 * calculated checksum
459 if (read_checksum != checksum)
460 status = IXGBE_ERR_EEPROM_CHECKSUM;
462 /* If the user cares, return the calculated checksum */
463 if (checksum_val)
464 *checksum_val = checksum;
465 } else {
466 status = IXGBE_ERR_SWFW_SYNC;
469 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
470 out:
471 return status;
475 * ixgbe_update_eeprom_checksum_X540 - Updates the EEPROM checksum and flash
476 * @hw: pointer to hardware structure
478 * After writing EEPROM to shadow RAM using EEWR register, software calculates
479 * checksum and updates the EEPROM and instructs the hardware to update
480 * the flash.
482 static s32 ixgbe_update_eeprom_checksum_X540(struct ixgbe_hw *hw)
484 s32 status;
485 u16 checksum;
488 * Read the first word from the EEPROM. If this times out or fails, do
489 * not continue or we could be in for a very long wait while every
490 * EEPROM read fails
492 status = hw->eeprom.ops.read(hw, 0, &checksum);
494 if (status != 0)
495 hw_dbg(hw, "EEPROM read failed\n");
497 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) == 0) {
498 checksum = hw->eeprom.ops.calc_checksum(hw);
501 * Do not use hw->eeprom.ops.write because we do not want to
502 * take the synchronization semaphores twice here.
504 status = ixgbe_write_eewr_generic(hw, IXGBE_EEPROM_CHECKSUM,
505 checksum);
507 if (status == 0)
508 status = ixgbe_update_flash_X540(hw);
509 else
510 status = IXGBE_ERR_SWFW_SYNC;
513 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
515 return status;
519 * ixgbe_update_flash_X540 - Instruct HW to copy EEPROM to Flash device
520 * @hw: pointer to hardware structure
522 * Set FLUP (bit 23) of the EEC register to instruct Hardware to copy
523 * EEPROM from shadow RAM to the flash device.
525 static s32 ixgbe_update_flash_X540(struct ixgbe_hw *hw)
527 u32 flup;
528 s32 status = IXGBE_ERR_EEPROM;
530 status = ixgbe_poll_flash_update_done_X540(hw);
531 if (status == IXGBE_ERR_EEPROM) {
532 hw_dbg(hw, "Flash update time out\n");
533 goto out;
536 flup = IXGBE_READ_REG(hw, IXGBE_EEC) | IXGBE_EEC_FLUP;
537 IXGBE_WRITE_REG(hw, IXGBE_EEC, flup);
539 status = ixgbe_poll_flash_update_done_X540(hw);
540 if (status == 0)
541 hw_dbg(hw, "Flash update complete\n");
542 else
543 hw_dbg(hw, "Flash update time out\n");
545 if (hw->revision_id == 0) {
546 flup = IXGBE_READ_REG(hw, IXGBE_EEC);
548 if (flup & IXGBE_EEC_SEC1VAL) {
549 flup |= IXGBE_EEC_FLUP;
550 IXGBE_WRITE_REG(hw, IXGBE_EEC, flup);
553 status = ixgbe_poll_flash_update_done_X540(hw);
554 if (status == 0)
555 hw_dbg(hw, "Flash update complete\n");
556 else
557 hw_dbg(hw, "Flash update time out\n");
559 out:
560 return status;
564 * ixgbe_poll_flash_update_done_X540 - Poll flash update status
565 * @hw: pointer to hardware structure
567 * Polls the FLUDONE (bit 26) of the EEC Register to determine when the
568 * flash update is done.
570 static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw)
572 u32 i;
573 u32 reg;
574 s32 status = IXGBE_ERR_EEPROM;
576 for (i = 0; i < IXGBE_FLUDONE_ATTEMPTS; i++) {
577 reg = IXGBE_READ_REG(hw, IXGBE_EEC);
578 if (reg & IXGBE_EEC_FLUDONE) {
579 status = 0;
580 break;
582 udelay(5);
584 return status;
588 * ixgbe_acquire_swfw_sync_X540 - Acquire SWFW semaphore
589 * @hw: pointer to hardware structure
590 * @mask: Mask to specify which semaphore to acquire
592 * Acquires the SWFW semaphore thought the SW_FW_SYNC register for
593 * the specified function (CSR, PHY0, PHY1, NVM, Flash)
595 static s32 ixgbe_acquire_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask)
597 u32 swfw_sync;
598 u32 swmask = mask;
599 u32 fwmask = mask << 5;
600 u32 hwmask = 0;
601 u32 timeout = 200;
602 u32 i;
604 if (swmask == IXGBE_GSSR_EEP_SM)
605 hwmask = IXGBE_GSSR_FLASH_SM;
607 for (i = 0; i < timeout; i++) {
609 * SW NVM semaphore bit is used for access to all
610 * SW_FW_SYNC bits (not just NVM)
612 if (ixgbe_get_swfw_sync_semaphore(hw))
613 return IXGBE_ERR_SWFW_SYNC;
615 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
616 if (!(swfw_sync & (fwmask | swmask | hwmask))) {
617 swfw_sync |= swmask;
618 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
619 ixgbe_release_swfw_sync_semaphore(hw);
620 break;
621 } else {
623 * Firmware currently using resource (fwmask),
624 * hardware currently using resource (hwmask),
625 * or other software thread currently using
626 * resource (swmask)
628 ixgbe_release_swfw_sync_semaphore(hw);
629 usleep_range(5000, 10000);
634 * If the resource is not released by the FW/HW the SW can assume that
635 * the FW/HW malfunctions. In that case the SW should sets the
636 * SW bit(s) of the requested resource(s) while ignoring the
637 * corresponding FW/HW bits in the SW_FW_SYNC register.
639 if (i >= timeout) {
640 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
641 if (swfw_sync & (fwmask | hwmask)) {
642 if (ixgbe_get_swfw_sync_semaphore(hw))
643 return IXGBE_ERR_SWFW_SYNC;
645 swfw_sync |= swmask;
646 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
647 ixgbe_release_swfw_sync_semaphore(hw);
651 usleep_range(5000, 10000);
652 return 0;
656 * ixgbe_release_swfw_sync_X540 - Release SWFW semaphore
657 * @hw: pointer to hardware structure
658 * @mask: Mask to specify which semaphore to release
660 * Releases the SWFW semaphore through the SW_FW_SYNC register
661 * for the specified function (CSR, PHY0, PHY1, EVM, Flash)
663 static void ixgbe_release_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask)
665 u32 swfw_sync;
666 u32 swmask = mask;
668 ixgbe_get_swfw_sync_semaphore(hw);
670 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
671 swfw_sync &= ~swmask;
672 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
674 ixgbe_release_swfw_sync_semaphore(hw);
675 usleep_range(5000, 10000);
679 * ixgbe_get_nvm_semaphore - Get hardware semaphore
680 * @hw: pointer to hardware structure
682 * Sets the hardware semaphores so SW/FW can gain control of shared resources
684 static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw)
686 s32 status = IXGBE_ERR_EEPROM;
687 u32 timeout = 2000;
688 u32 i;
689 u32 swsm;
691 /* Get SMBI software semaphore between device drivers first */
692 for (i = 0; i < timeout; i++) {
694 * If the SMBI bit is 0 when we read it, then the bit will be
695 * set and we have the semaphore
697 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
698 if (!(swsm & IXGBE_SWSM_SMBI)) {
699 status = 0;
700 break;
702 udelay(50);
705 /* Now get the semaphore between SW/FW through the REGSMP bit */
706 if (status) {
707 for (i = 0; i < timeout; i++) {
708 swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
709 if (!(swsm & IXGBE_SWFW_REGSMP))
710 break;
712 udelay(50);
714 } else {
715 hw_dbg(hw, "Software semaphore SMBI between device drivers "
716 "not granted.\n");
719 return status;
723 * ixgbe_release_nvm_semaphore - Release hardware semaphore
724 * @hw: pointer to hardware structure
726 * This function clears hardware semaphore bits.
728 static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw)
730 u32 swsm;
732 /* Release both semaphores by writing 0 to the bits REGSMP and SMBI */
734 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
735 swsm &= ~IXGBE_SWSM_SMBI;
736 IXGBE_WRITE_REG(hw, IXGBE_SWSM, swsm);
738 swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
739 swsm &= ~IXGBE_SWFW_REGSMP;
740 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swsm);
742 IXGBE_WRITE_FLUSH(hw);
746 * ixgbe_blink_led_start_X540 - Blink LED based on index.
747 * @hw: pointer to hardware structure
748 * @index: led number to blink
750 * Devices that implement the version 2 interface:
751 * X540
753 static s32 ixgbe_blink_led_start_X540(struct ixgbe_hw *hw, u32 index)
755 u32 macc_reg;
756 u32 ledctl_reg;
757 ixgbe_link_speed speed;
758 bool link_up;
761 * Link should be up in order for the blink bit in the LED control
762 * register to work. Force link and speed in the MAC if link is down.
763 * This will be reversed when we stop the blinking.
765 hw->mac.ops.check_link(hw, &speed, &link_up, false);
766 if (!link_up) {
767 macc_reg = IXGBE_READ_REG(hw, IXGBE_MACC);
768 macc_reg |= IXGBE_MACC_FLU | IXGBE_MACC_FSV_10G | IXGBE_MACC_FS;
769 IXGBE_WRITE_REG(hw, IXGBE_MACC, macc_reg);
771 /* Set the LED to LINK_UP + BLINK. */
772 ledctl_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
773 ledctl_reg &= ~IXGBE_LED_MODE_MASK(index);
774 ledctl_reg |= IXGBE_LED_BLINK(index);
775 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, ledctl_reg);
776 IXGBE_WRITE_FLUSH(hw);
778 return 0;
782 * ixgbe_blink_led_stop_X540 - Stop blinking LED based on index.
783 * @hw: pointer to hardware structure
784 * @index: led number to stop blinking
786 * Devices that implement the version 2 interface:
787 * X540
789 static s32 ixgbe_blink_led_stop_X540(struct ixgbe_hw *hw, u32 index)
791 u32 macc_reg;
792 u32 ledctl_reg;
794 /* Restore the LED to its default value. */
795 ledctl_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
796 ledctl_reg &= ~IXGBE_LED_MODE_MASK(index);
797 ledctl_reg |= IXGBE_LED_LINK_ACTIVE << IXGBE_LED_MODE_SHIFT(index);
798 ledctl_reg &= ~IXGBE_LED_BLINK(index);
799 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, ledctl_reg);
801 /* Unforce link and speed in the MAC. */
802 macc_reg = IXGBE_READ_REG(hw, IXGBE_MACC);
803 macc_reg &= ~(IXGBE_MACC_FLU | IXGBE_MACC_FSV_10G | IXGBE_MACC_FS);
804 IXGBE_WRITE_REG(hw, IXGBE_MACC, macc_reg);
805 IXGBE_WRITE_FLUSH(hw);
807 return 0;
809 static struct ixgbe_mac_operations mac_ops_X540 = {
810 .init_hw = &ixgbe_init_hw_generic,
811 .reset_hw = &ixgbe_reset_hw_X540,
812 .start_hw = &ixgbe_start_hw_X540,
813 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
814 .get_media_type = &ixgbe_get_media_type_X540,
815 .get_supported_physical_layer =
816 &ixgbe_get_supported_physical_layer_X540,
817 .enable_rx_dma = &ixgbe_enable_rx_dma_generic,
818 .get_mac_addr = &ixgbe_get_mac_addr_generic,
819 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
820 .get_device_caps = &ixgbe_get_device_caps_generic,
821 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
822 .stop_adapter = &ixgbe_stop_adapter_generic,
823 .get_bus_info = &ixgbe_get_bus_info_generic,
824 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
825 .read_analog_reg8 = NULL,
826 .write_analog_reg8 = NULL,
827 .setup_link = &ixgbe_setup_mac_link_X540,
828 .set_rxpba = &ixgbe_set_rxpba_generic,
829 .check_link = &ixgbe_check_mac_link_generic,
830 .get_link_capabilities = &ixgbe_get_copper_link_capabilities_generic,
831 .led_on = &ixgbe_led_on_generic,
832 .led_off = &ixgbe_led_off_generic,
833 .blink_led_start = &ixgbe_blink_led_start_X540,
834 .blink_led_stop = &ixgbe_blink_led_stop_X540,
835 .set_rar = &ixgbe_set_rar_generic,
836 .clear_rar = &ixgbe_clear_rar_generic,
837 .set_vmdq = &ixgbe_set_vmdq_generic,
838 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
839 .clear_vmdq = &ixgbe_clear_vmdq_generic,
840 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
841 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
842 .enable_mc = &ixgbe_enable_mc_generic,
843 .disable_mc = &ixgbe_disable_mc_generic,
844 .clear_vfta = &ixgbe_clear_vfta_generic,
845 .set_vfta = &ixgbe_set_vfta_generic,
846 .fc_enable = &ixgbe_fc_enable_generic,
847 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
848 .init_uta_tables = &ixgbe_init_uta_tables_generic,
849 .setup_sfp = NULL,
850 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
851 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
852 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync_X540,
853 .release_swfw_sync = &ixgbe_release_swfw_sync_X540,
854 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
855 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
856 .get_thermal_sensor_data = NULL,
857 .init_thermal_sensor_thresh = NULL,
860 static struct ixgbe_eeprom_operations eeprom_ops_X540 = {
861 .init_params = &ixgbe_init_eeprom_params_X540,
862 .read = &ixgbe_read_eerd_X540,
863 .read_buffer = &ixgbe_read_eerd_buffer_X540,
864 .write = &ixgbe_write_eewr_X540,
865 .write_buffer = &ixgbe_write_eewr_buffer_X540,
866 .calc_checksum = &ixgbe_calc_eeprom_checksum_X540,
867 .validate_checksum = &ixgbe_validate_eeprom_checksum_X540,
868 .update_checksum = &ixgbe_update_eeprom_checksum_X540,
871 static struct ixgbe_phy_operations phy_ops_X540 = {
872 .identify = &ixgbe_identify_phy_generic,
873 .identify_sfp = &ixgbe_identify_sfp_module_generic,
874 .init = NULL,
875 .reset = NULL,
876 .read_reg = &ixgbe_read_phy_reg_generic,
877 .write_reg = &ixgbe_write_phy_reg_generic,
878 .setup_link = &ixgbe_setup_phy_link_generic,
879 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
880 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
881 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
882 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
883 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
884 .check_overtemp = &ixgbe_tn_check_overtemp,
885 .get_firmware_version = &ixgbe_get_phy_firmware_version_generic,
888 struct ixgbe_info ixgbe_X540_info = {
889 .mac = ixgbe_mac_X540,
890 .get_invariants = &ixgbe_get_invariants_X540,
891 .mac_ops = &mac_ops_X540,
892 .eeprom_ops = &eeprom_ops_X540,
893 .phy_ops = &phy_ops_X540,
894 .mbx_ops = &mbx_ops_generic,