2 * uartlite.c: Serial driver for Xilinx uartlite serial controller
4 * Copyright (C) 2006 Peter Korsgaard <jacmet@sunsite.dk>
5 * Copyright (C) 2007 Secret Lab Technologies Ltd.
7 * This file is licensed under the terms of the GNU General Public License
8 * version 2. This program is licensed "as is" without any warranty of any
9 * kind, whether express or implied.
12 #include <linux/platform_device.h>
13 #include <linux/module.h>
14 #include <linux/console.h>
15 #include <linux/serial.h>
16 #include <linux/serial_core.h>
17 #include <linux/tty.h>
18 #include <linux/tty_flip.h>
19 #include <linux/delay.h>
20 #include <linux/interrupt.h>
21 #include <linux/init.h>
24 #include <linux/of_address.h>
25 #include <linux/of_device.h>
26 #include <linux/of_platform.h>
28 #define ULITE_NAME "ttyUL"
29 #define ULITE_MAJOR 204
30 #define ULITE_MINOR 187
31 #define ULITE_NR_UARTS 4
33 /* ---------------------------------------------------------------------
34 * Register definitions
36 * For register details see datasheet:
37 * http://www.xilinx.com/support/documentation/ip_documentation/opb_uartlite.pdf
42 #define ULITE_STATUS 0x08
43 #define ULITE_CONTROL 0x0c
45 #define ULITE_REGION 16
47 #define ULITE_STATUS_RXVALID 0x01
48 #define ULITE_STATUS_RXFULL 0x02
49 #define ULITE_STATUS_TXEMPTY 0x04
50 #define ULITE_STATUS_TXFULL 0x08
51 #define ULITE_STATUS_IE 0x10
52 #define ULITE_STATUS_OVERRUN 0x20
53 #define ULITE_STATUS_FRAME 0x40
54 #define ULITE_STATUS_PARITY 0x80
56 #define ULITE_CONTROL_RST_TX 0x01
57 #define ULITE_CONTROL_RST_RX 0x02
58 #define ULITE_CONTROL_IE 0x10
61 static struct uart_port ulite_ports
[ULITE_NR_UARTS
];
63 /* ---------------------------------------------------------------------
64 * Core UART driver operations
67 static int ulite_receive(struct uart_port
*port
, int stat
)
69 struct tty_struct
*tty
= port
->state
->port
.tty
;
71 char flag
= TTY_NORMAL
;
73 if ((stat
& (ULITE_STATUS_RXVALID
| ULITE_STATUS_OVERRUN
74 | ULITE_STATUS_FRAME
)) == 0)
78 if (stat
& ULITE_STATUS_RXVALID
) {
80 ch
= ioread32be(port
->membase
+ ULITE_RX
);
82 if (stat
& ULITE_STATUS_PARITY
)
83 port
->icount
.parity
++;
86 if (stat
& ULITE_STATUS_OVERRUN
)
87 port
->icount
.overrun
++;
89 if (stat
& ULITE_STATUS_FRAME
)
93 /* drop byte with parity error if IGNPAR specificed */
94 if (stat
& port
->ignore_status_mask
& ULITE_STATUS_PARITY
)
95 stat
&= ~ULITE_STATUS_RXVALID
;
97 stat
&= port
->read_status_mask
;
99 if (stat
& ULITE_STATUS_PARITY
)
103 stat
&= ~port
->ignore_status_mask
;
105 if (stat
& ULITE_STATUS_RXVALID
)
106 tty_insert_flip_char(tty
, ch
, flag
);
108 if (stat
& ULITE_STATUS_FRAME
)
109 tty_insert_flip_char(tty
, 0, TTY_FRAME
);
111 if (stat
& ULITE_STATUS_OVERRUN
)
112 tty_insert_flip_char(tty
, 0, TTY_OVERRUN
);
117 static int ulite_transmit(struct uart_port
*port
, int stat
)
119 struct circ_buf
*xmit
= &port
->state
->xmit
;
121 if (stat
& ULITE_STATUS_TXFULL
)
125 iowrite32be(port
->x_char
, port
->membase
+ ULITE_TX
);
131 if (uart_circ_empty(xmit
) || uart_tx_stopped(port
))
134 iowrite32be(xmit
->buf
[xmit
->tail
], port
->membase
+ ULITE_TX
);
135 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
-1);
139 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
140 uart_write_wakeup(port
);
145 static irqreturn_t
ulite_isr(int irq
, void *dev_id
)
147 struct uart_port
*port
= dev_id
;
151 int stat
= ioread32be(port
->membase
+ ULITE_STATUS
);
152 busy
= ulite_receive(port
, stat
);
153 busy
|= ulite_transmit(port
, stat
);
159 tty_flip_buffer_push(port
->state
->port
.tty
);
166 static unsigned int ulite_tx_empty(struct uart_port
*port
)
171 spin_lock_irqsave(&port
->lock
, flags
);
172 ret
= ioread32be(port
->membase
+ ULITE_STATUS
);
173 spin_unlock_irqrestore(&port
->lock
, flags
);
175 return ret
& ULITE_STATUS_TXEMPTY
? TIOCSER_TEMT
: 0;
178 static unsigned int ulite_get_mctrl(struct uart_port
*port
)
180 return TIOCM_CTS
| TIOCM_DSR
| TIOCM_CAR
;
183 static void ulite_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
188 static void ulite_stop_tx(struct uart_port
*port
)
193 static void ulite_start_tx(struct uart_port
*port
)
195 ulite_transmit(port
, ioread32be(port
->membase
+ ULITE_STATUS
));
198 static void ulite_stop_rx(struct uart_port
*port
)
200 /* don't forward any more data (like !CREAD) */
201 port
->ignore_status_mask
= ULITE_STATUS_RXVALID
| ULITE_STATUS_PARITY
202 | ULITE_STATUS_FRAME
| ULITE_STATUS_OVERRUN
;
205 static void ulite_enable_ms(struct uart_port
*port
)
210 static void ulite_break_ctl(struct uart_port
*port
, int ctl
)
215 static int ulite_startup(struct uart_port
*port
)
219 ret
= request_irq(port
->irq
, ulite_isr
, IRQF_SHARED
, "uartlite", port
);
223 iowrite32be(ULITE_CONTROL_RST_RX
| ULITE_CONTROL_RST_TX
,
224 port
->membase
+ ULITE_CONTROL
);
225 iowrite32be(ULITE_CONTROL_IE
, port
->membase
+ ULITE_CONTROL
);
230 static void ulite_shutdown(struct uart_port
*port
)
232 iowrite32be(0, port
->membase
+ ULITE_CONTROL
);
233 ioread32be(port
->membase
+ ULITE_CONTROL
); /* dummy */
234 free_irq(port
->irq
, port
);
237 static void ulite_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
238 struct ktermios
*old
)
243 spin_lock_irqsave(&port
->lock
, flags
);
245 port
->read_status_mask
= ULITE_STATUS_RXVALID
| ULITE_STATUS_OVERRUN
246 | ULITE_STATUS_TXFULL
;
248 if (termios
->c_iflag
& INPCK
)
249 port
->read_status_mask
|=
250 ULITE_STATUS_PARITY
| ULITE_STATUS_FRAME
;
252 port
->ignore_status_mask
= 0;
253 if (termios
->c_iflag
& IGNPAR
)
254 port
->ignore_status_mask
|= ULITE_STATUS_PARITY
255 | ULITE_STATUS_FRAME
| ULITE_STATUS_OVERRUN
;
257 /* ignore all characters if CREAD is not set */
258 if ((termios
->c_cflag
& CREAD
) == 0)
259 port
->ignore_status_mask
|=
260 ULITE_STATUS_RXVALID
| ULITE_STATUS_PARITY
261 | ULITE_STATUS_FRAME
| ULITE_STATUS_OVERRUN
;
264 baud
= uart_get_baud_rate(port
, termios
, old
, 0, 460800);
265 uart_update_timeout(port
, termios
->c_cflag
, baud
);
267 spin_unlock_irqrestore(&port
->lock
, flags
);
270 static const char *ulite_type(struct uart_port
*port
)
272 return port
->type
== PORT_UARTLITE
? "uartlite" : NULL
;
275 static void ulite_release_port(struct uart_port
*port
)
277 release_mem_region(port
->mapbase
, ULITE_REGION
);
278 iounmap(port
->membase
);
279 port
->membase
= NULL
;
282 static int ulite_request_port(struct uart_port
*port
)
284 pr_debug("ulite console: port=%p; port->mapbase=%llx\n",
285 port
, (unsigned long long) port
->mapbase
);
287 if (!request_mem_region(port
->mapbase
, ULITE_REGION
, "uartlite")) {
288 dev_err(port
->dev
, "Memory region busy\n");
292 port
->membase
= ioremap(port
->mapbase
, ULITE_REGION
);
293 if (!port
->membase
) {
294 dev_err(port
->dev
, "Unable to map registers\n");
295 release_mem_region(port
->mapbase
, ULITE_REGION
);
302 static void ulite_config_port(struct uart_port
*port
, int flags
)
304 if (!ulite_request_port(port
))
305 port
->type
= PORT_UARTLITE
;
308 static int ulite_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
310 /* we don't want the core code to modify any port params */
314 #ifdef CONFIG_CONSOLE_POLL
315 static int ulite_get_poll_char(struct uart_port
*port
)
317 if (!(ioread32be(port
->membase
+ ULITE_STATUS
)
318 & ULITE_STATUS_RXVALID
))
321 return ioread32be(port
->membase
+ ULITE_RX
);
324 static void ulite_put_poll_char(struct uart_port
*port
, unsigned char ch
)
326 while (ioread32be(port
->membase
+ ULITE_STATUS
) & ULITE_STATUS_TXFULL
)
329 /* write char to device */
330 iowrite32be(ch
, port
->membase
+ ULITE_TX
);
334 static struct uart_ops ulite_ops
= {
335 .tx_empty
= ulite_tx_empty
,
336 .set_mctrl
= ulite_set_mctrl
,
337 .get_mctrl
= ulite_get_mctrl
,
338 .stop_tx
= ulite_stop_tx
,
339 .start_tx
= ulite_start_tx
,
340 .stop_rx
= ulite_stop_rx
,
341 .enable_ms
= ulite_enable_ms
,
342 .break_ctl
= ulite_break_ctl
,
343 .startup
= ulite_startup
,
344 .shutdown
= ulite_shutdown
,
345 .set_termios
= ulite_set_termios
,
347 .release_port
= ulite_release_port
,
348 .request_port
= ulite_request_port
,
349 .config_port
= ulite_config_port
,
350 .verify_port
= ulite_verify_port
,
351 #ifdef CONFIG_CONSOLE_POLL
352 .poll_get_char
= ulite_get_poll_char
,
353 .poll_put_char
= ulite_put_poll_char
,
357 /* ---------------------------------------------------------------------
358 * Console driver operations
361 #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
362 static void ulite_console_wait_tx(struct uart_port
*port
)
367 /* Spin waiting for TX fifo to have space available */
368 for (i
= 0; i
< 100000; i
++) {
369 val
= ioread32be(port
->membase
+ ULITE_STATUS
);
370 if ((val
& ULITE_STATUS_TXFULL
) == 0)
376 static void ulite_console_putchar(struct uart_port
*port
, int ch
)
378 ulite_console_wait_tx(port
);
379 iowrite32be(ch
, port
->membase
+ ULITE_TX
);
382 static void ulite_console_write(struct console
*co
, const char *s
,
385 struct uart_port
*port
= &ulite_ports
[co
->index
];
390 if (oops_in_progress
) {
391 locked
= spin_trylock_irqsave(&port
->lock
, flags
);
393 spin_lock_irqsave(&port
->lock
, flags
);
395 /* save and disable interrupt */
396 ier
= ioread32be(port
->membase
+ ULITE_STATUS
) & ULITE_STATUS_IE
;
397 iowrite32be(0, port
->membase
+ ULITE_CONTROL
);
399 uart_console_write(port
, s
, count
, ulite_console_putchar
);
401 ulite_console_wait_tx(port
);
403 /* restore interrupt state */
405 iowrite32be(ULITE_CONTROL_IE
, port
->membase
+ ULITE_CONTROL
);
408 spin_unlock_irqrestore(&port
->lock
, flags
);
411 static int __devinit
ulite_console_setup(struct console
*co
, char *options
)
413 struct uart_port
*port
;
419 if (co
->index
< 0 || co
->index
>= ULITE_NR_UARTS
)
422 port
= &ulite_ports
[co
->index
];
424 /* Has the device been initialized yet? */
425 if (!port
->mapbase
) {
426 pr_debug("console on ttyUL%i not present\n", co
->index
);
430 /* not initialized yet? */
431 if (!port
->membase
) {
432 if (ulite_request_port(port
))
437 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
439 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
442 static struct uart_driver ulite_uart_driver
;
444 static struct console ulite_console
= {
446 .write
= ulite_console_write
,
447 .device
= uart_console_device
,
448 .setup
= ulite_console_setup
,
449 .flags
= CON_PRINTBUFFER
,
450 .index
= -1, /* Specified on the cmdline (e.g. console=ttyUL0 ) */
451 .data
= &ulite_uart_driver
,
454 static int __init
ulite_console_init(void)
456 register_console(&ulite_console
);
460 console_initcall(ulite_console_init
);
462 #endif /* CONFIG_SERIAL_UARTLITE_CONSOLE */
464 static struct uart_driver ulite_uart_driver
= {
465 .owner
= THIS_MODULE
,
466 .driver_name
= "uartlite",
467 .dev_name
= ULITE_NAME
,
468 .major
= ULITE_MAJOR
,
469 .minor
= ULITE_MINOR
,
470 .nr
= ULITE_NR_UARTS
,
471 #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
472 .cons
= &ulite_console
,
476 /* ---------------------------------------------------------------------
477 * Port assignment functions (mapping devices to uart_port structures)
480 /** ulite_assign: register a uartlite device with the driver
482 * @dev: pointer to device structure
483 * @id: requested id number. Pass -1 for automatic port assignment
484 * @base: base address of uartlite registers
485 * @irq: irq number for uartlite
487 * Returns: 0 on success, <0 otherwise
489 static int __devinit
ulite_assign(struct device
*dev
, int id
, u32 base
, int irq
)
491 struct uart_port
*port
;
494 /* if id = -1; then scan for a free id and use that */
496 for (id
= 0; id
< ULITE_NR_UARTS
; id
++)
497 if (ulite_ports
[id
].mapbase
== 0)
500 if (id
< 0 || id
>= ULITE_NR_UARTS
) {
501 dev_err(dev
, "%s%i too large\n", ULITE_NAME
, id
);
505 if ((ulite_ports
[id
].mapbase
) && (ulite_ports
[id
].mapbase
!= base
)) {
506 dev_err(dev
, "cannot assign to %s%i; it is already in use\n",
511 port
= &ulite_ports
[id
];
513 spin_lock_init(&port
->lock
);
516 port
->iotype
= UPIO_MEM
;
517 port
->iobase
= 1; /* mark port in use */
518 port
->mapbase
= base
;
519 port
->membase
= NULL
;
520 port
->ops
= &ulite_ops
;
522 port
->flags
= UPF_BOOT_AUTOCONF
;
524 port
->type
= PORT_UNKNOWN
;
527 dev_set_drvdata(dev
, port
);
529 /* Register the port */
530 rc
= uart_add_one_port(&ulite_uart_driver
, port
);
532 dev_err(dev
, "uart_add_one_port() failed; err=%i\n", rc
);
534 dev_set_drvdata(dev
, NULL
);
541 /** ulite_release: register a uartlite device with the driver
543 * @dev: pointer to device structure
545 static int __devexit
ulite_release(struct device
*dev
)
547 struct uart_port
*port
= dev_get_drvdata(dev
);
551 rc
= uart_remove_one_port(&ulite_uart_driver
, port
);
552 dev_set_drvdata(dev
, NULL
);
559 /* ---------------------------------------------------------------------
560 * Platform bus binding
563 #if defined(CONFIG_OF)
564 /* Match table for of_platform binding */
565 static struct of_device_id ulite_of_match
[] __devinitdata
= {
566 { .compatible
= "xlnx,opb-uartlite-1.00.b", },
567 { .compatible
= "xlnx,xps-uartlite-1.00.a", },
570 MODULE_DEVICE_TABLE(of
, ulite_of_match
);
571 #endif /* CONFIG_OF */
573 static int __devinit
ulite_probe(struct platform_device
*pdev
)
575 struct resource
*res
, *res2
;
580 prop
= of_get_property(pdev
->dev
.of_node
, "port-number", NULL
);
582 id
= be32_to_cpup(prop
);
585 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
589 res2
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
593 return ulite_assign(&pdev
->dev
, id
, res
->start
, res2
->start
);
596 static int __devexit
ulite_remove(struct platform_device
*pdev
)
598 return ulite_release(&pdev
->dev
);
601 /* work with hotplug and coldplug */
602 MODULE_ALIAS("platform:uartlite");
604 static struct platform_driver ulite_platform_driver
= {
605 .probe
= ulite_probe
,
606 .remove
= __devexit_p(ulite_remove
),
608 .owner
= THIS_MODULE
,
610 .of_match_table
= of_match_ptr(ulite_of_match
),
614 /* ---------------------------------------------------------------------
615 * Module setup/teardown
618 int __init
ulite_init(void)
622 pr_debug("uartlite: calling uart_register_driver()\n");
623 ret
= uart_register_driver(&ulite_uart_driver
);
627 pr_debug("uartlite: calling platform_driver_register()\n");
628 ret
= platform_driver_register(&ulite_platform_driver
);
635 uart_unregister_driver(&ulite_uart_driver
);
637 printk(KERN_ERR
"registering uartlite driver failed: err=%i", ret
);
641 void __exit
ulite_exit(void)
643 platform_driver_unregister(&ulite_platform_driver
);
644 uart_unregister_driver(&ulite_uart_driver
);
647 module_init(ulite_init
);
648 module_exit(ulite_exit
);
650 MODULE_AUTHOR("Peter Korsgaard <jacmet@sunsite.dk>");
651 MODULE_DESCRIPTION("Xilinx uartlite serial driver");
652 MODULE_LICENSE("GPL");