Adding support for MOXA ART SoC. Testing port of linux-2.6.32.60-moxart.
[linux-3.6.7-moxart.git] / drivers / usb / gadget / pxa25x_udc.c
blob907ad3ecb341b0c3dc285b478b3d34dc57b450d5
1 /*
2 * Intel PXA25x and IXP4xx on-chip full speed USB device controllers
4 * Copyright (C) 2002 Intrinsyc, Inc. (Frank Becker)
5 * Copyright (C) 2003 Robert Schwebel, Pengutronix
6 * Copyright (C) 2003 Benedikt Spranger, Pengutronix
7 * Copyright (C) 2003 David Brownell
8 * Copyright (C) 2003 Joshua Wise
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
16 /* #define VERBOSE_DEBUG */
18 #include <linux/device.h>
19 #include <linux/module.h>
20 #include <linux/kernel.h>
21 #include <linux/ioport.h>
22 #include <linux/types.h>
23 #include <linux/errno.h>
24 #include <linux/err.h>
25 #include <linux/delay.h>
26 #include <linux/slab.h>
27 #include <linux/init.h>
28 #include <linux/timer.h>
29 #include <linux/list.h>
30 #include <linux/interrupt.h>
31 #include <linux/mm.h>
32 #include <linux/platform_device.h>
33 #include <linux/dma-mapping.h>
34 #include <linux/irq.h>
35 #include <linux/clk.h>
36 #include <linux/err.h>
37 #include <linux/seq_file.h>
38 #include <linux/debugfs.h>
39 #include <linux/io.h>
40 #include <linux/prefetch.h>
42 #include <asm/byteorder.h>
43 #include <asm/dma.h>
44 #include <asm/gpio.h>
45 #include <asm/mach-types.h>
46 #include <asm/unaligned.h>
48 #include <linux/usb/ch9.h>
49 #include <linux/usb/gadget.h>
50 #include <linux/usb/otg.h>
53 * This driver is PXA25x only. Grab the right register definitions.
55 #ifdef CONFIG_ARCH_PXA
56 #include <mach/pxa25x-udc.h>
57 #endif
59 #ifdef CONFIG_ARCH_LUBBOCK
60 #include <mach/lubbock.h>
61 #endif
63 #include <asm/mach/udc_pxa2xx.h>
67 * This driver handles the USB Device Controller (UDC) in Intel's PXA 25x
68 * series processors. The UDC for the IXP 4xx series is very similar.
69 * There are fifteen endpoints, in addition to ep0.
71 * Such controller drivers work with a gadget driver. The gadget driver
72 * returns descriptors, implements configuration and data protocols used
73 * by the host to interact with this device, and allocates endpoints to
74 * the different protocol interfaces. The controller driver virtualizes
75 * usb hardware so that the gadget drivers will be more portable.
77 * This UDC hardware wants to implement a bit too much USB protocol, so
78 * it constrains the sorts of USB configuration change events that work.
79 * The errata for these chips are misleading; some "fixed" bugs from
80 * pxa250 a0/a1 b0/b1/b2 sure act like they're still there.
82 * Note that the UDC hardware supports DMA (except on IXP) but that's
83 * not used here. IN-DMA (to host) is simple enough, when the data is
84 * suitably aligned (16 bytes) ... the network stack doesn't do that,
85 * other software can. OUT-DMA is buggy in most chip versions, as well
86 * as poorly designed (data toggle not automatic). So this driver won't
87 * bother using DMA. (Mostly-working IN-DMA support was available in
88 * kernels before 2.6.23, but was never enabled or well tested.)
91 #define DRIVER_VERSION "30-June-2007"
92 #define DRIVER_DESC "PXA 25x USB Device Controller driver"
95 static const char driver_name [] = "pxa25x_udc";
97 static const char ep0name [] = "ep0";
100 #ifdef CONFIG_ARCH_IXP4XX
102 /* cpu-specific register addresses are compiled in to this code */
103 #ifdef CONFIG_ARCH_PXA
104 #error "Can't configure both IXP and PXA"
105 #endif
107 /* IXP doesn't yet support <linux/clk.h> */
108 #define clk_get(dev,name) NULL
109 #define clk_enable(clk) do { } while (0)
110 #define clk_disable(clk) do { } while (0)
111 #define clk_put(clk) do { } while (0)
113 #endif
115 #include "pxa25x_udc.h"
118 #ifdef CONFIG_USB_PXA25X_SMALL
119 #define SIZE_STR " (small)"
120 #else
121 #define SIZE_STR ""
122 #endif
124 /* ---------------------------------------------------------------------------
125 * endpoint related parts of the api to the usb controller hardware,
126 * used by gadget driver; and the inner talker-to-hardware core.
127 * ---------------------------------------------------------------------------
130 static void pxa25x_ep_fifo_flush (struct usb_ep *ep);
131 static void nuke (struct pxa25x_ep *, int status);
133 /* one GPIO should control a D+ pullup, so host sees this device (or not) */
134 static void pullup_off(void)
136 struct pxa2xx_udc_mach_info *mach = the_controller->mach;
137 int off_level = mach->gpio_pullup_inverted;
139 if (gpio_is_valid(mach->gpio_pullup))
140 gpio_set_value(mach->gpio_pullup, off_level);
141 else if (mach->udc_command)
142 mach->udc_command(PXA2XX_UDC_CMD_DISCONNECT);
145 static void pullup_on(void)
147 struct pxa2xx_udc_mach_info *mach = the_controller->mach;
148 int on_level = !mach->gpio_pullup_inverted;
150 if (gpio_is_valid(mach->gpio_pullup))
151 gpio_set_value(mach->gpio_pullup, on_level);
152 else if (mach->udc_command)
153 mach->udc_command(PXA2XX_UDC_CMD_CONNECT);
156 static void pio_irq_enable(int bEndpointAddress)
158 bEndpointAddress &= 0xf;
159 if (bEndpointAddress < 8)
160 UICR0 &= ~(1 << bEndpointAddress);
161 else {
162 bEndpointAddress -= 8;
163 UICR1 &= ~(1 << bEndpointAddress);
167 static void pio_irq_disable(int bEndpointAddress)
169 bEndpointAddress &= 0xf;
170 if (bEndpointAddress < 8)
171 UICR0 |= 1 << bEndpointAddress;
172 else {
173 bEndpointAddress -= 8;
174 UICR1 |= 1 << bEndpointAddress;
178 /* The UDCCR reg contains mask and interrupt status bits,
179 * so using '|=' isn't safe as it may ack an interrupt.
181 #define UDCCR_MASK_BITS (UDCCR_REM | UDCCR_SRM | UDCCR_UDE)
183 static inline void udc_set_mask_UDCCR(int mask)
185 UDCCR = (UDCCR & UDCCR_MASK_BITS) | (mask & UDCCR_MASK_BITS);
188 static inline void udc_clear_mask_UDCCR(int mask)
190 UDCCR = (UDCCR & UDCCR_MASK_BITS) & ~(mask & UDCCR_MASK_BITS);
193 static inline void udc_ack_int_UDCCR(int mask)
195 /* udccr contains the bits we dont want to change */
196 __u32 udccr = UDCCR & UDCCR_MASK_BITS;
198 UDCCR = udccr | (mask & ~UDCCR_MASK_BITS);
202 * endpoint enable/disable
204 * we need to verify the descriptors used to enable endpoints. since pxa25x
205 * endpoint configurations are fixed, and are pretty much always enabled,
206 * there's not a lot to manage here.
208 * because pxa25x can't selectively initialize bulk (or interrupt) endpoints,
209 * (resetting endpoint halt and toggle), SET_INTERFACE is unusable except
210 * for a single interface (with only the default altsetting) and for gadget
211 * drivers that don't halt endpoints (not reset by set_interface). that also
212 * means that if you use ISO, you must violate the USB spec rule that all
213 * iso endpoints must be in non-default altsettings.
215 static int pxa25x_ep_enable (struct usb_ep *_ep,
216 const struct usb_endpoint_descriptor *desc)
218 struct pxa25x_ep *ep;
219 struct pxa25x_udc *dev;
221 ep = container_of (_ep, struct pxa25x_ep, ep);
222 if (!_ep || !desc || _ep->name == ep0name
223 || desc->bDescriptorType != USB_DT_ENDPOINT
224 || ep->bEndpointAddress != desc->bEndpointAddress
225 || ep->fifo_size < usb_endpoint_maxp (desc)) {
226 DMSG("%s, bad ep or descriptor\n", __func__);
227 return -EINVAL;
230 /* xfer types must match, except that interrupt ~= bulk */
231 if (ep->bmAttributes != desc->bmAttributes
232 && ep->bmAttributes != USB_ENDPOINT_XFER_BULK
233 && desc->bmAttributes != USB_ENDPOINT_XFER_INT) {
234 DMSG("%s, %s type mismatch\n", __func__, _ep->name);
235 return -EINVAL;
238 /* hardware _could_ do smaller, but driver doesn't */
239 if ((desc->bmAttributes == USB_ENDPOINT_XFER_BULK
240 && usb_endpoint_maxp (desc)
241 != BULK_FIFO_SIZE)
242 || !desc->wMaxPacketSize) {
243 DMSG("%s, bad %s maxpacket\n", __func__, _ep->name);
244 return -ERANGE;
247 dev = ep->dev;
248 if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN) {
249 DMSG("%s, bogus device state\n", __func__);
250 return -ESHUTDOWN;
253 ep->ep.desc = desc;
254 ep->stopped = 0;
255 ep->pio_irqs = 0;
256 ep->ep.maxpacket = usb_endpoint_maxp (desc);
258 /* flush fifo (mostly for OUT buffers) */
259 pxa25x_ep_fifo_flush (_ep);
261 /* ... reset halt state too, if we could ... */
263 DBG(DBG_VERBOSE, "enabled %s\n", _ep->name);
264 return 0;
267 static int pxa25x_ep_disable (struct usb_ep *_ep)
269 struct pxa25x_ep *ep;
270 unsigned long flags;
272 ep = container_of (_ep, struct pxa25x_ep, ep);
273 if (!_ep || !ep->ep.desc) {
274 DMSG("%s, %s not enabled\n", __func__,
275 _ep ? ep->ep.name : NULL);
276 return -EINVAL;
278 local_irq_save(flags);
280 nuke (ep, -ESHUTDOWN);
282 /* flush fifo (mostly for IN buffers) */
283 pxa25x_ep_fifo_flush (_ep);
285 ep->ep.desc = NULL;
286 ep->stopped = 1;
288 local_irq_restore(flags);
289 DBG(DBG_VERBOSE, "%s disabled\n", _ep->name);
290 return 0;
293 /*-------------------------------------------------------------------------*/
295 /* for the pxa25x, these can just wrap kmalloc/kfree. gadget drivers
296 * must still pass correctly initialized endpoints, since other controller
297 * drivers may care about how it's currently set up (dma issues etc).
301 * pxa25x_ep_alloc_request - allocate a request data structure
303 static struct usb_request *
304 pxa25x_ep_alloc_request (struct usb_ep *_ep, gfp_t gfp_flags)
306 struct pxa25x_request *req;
308 req = kzalloc(sizeof(*req), gfp_flags);
309 if (!req)
310 return NULL;
312 INIT_LIST_HEAD (&req->queue);
313 return &req->req;
318 * pxa25x_ep_free_request - deallocate a request data structure
320 static void
321 pxa25x_ep_free_request (struct usb_ep *_ep, struct usb_request *_req)
323 struct pxa25x_request *req;
325 req = container_of (_req, struct pxa25x_request, req);
326 WARN_ON(!list_empty (&req->queue));
327 kfree(req);
330 /*-------------------------------------------------------------------------*/
333 * done - retire a request; caller blocked irqs
335 static void done(struct pxa25x_ep *ep, struct pxa25x_request *req, int status)
337 unsigned stopped = ep->stopped;
339 list_del_init(&req->queue);
341 if (likely (req->req.status == -EINPROGRESS))
342 req->req.status = status;
343 else
344 status = req->req.status;
346 if (status && status != -ESHUTDOWN)
347 DBG(DBG_VERBOSE, "complete %s req %p stat %d len %u/%u\n",
348 ep->ep.name, &req->req, status,
349 req->req.actual, req->req.length);
351 /* don't modify queue heads during completion callback */
352 ep->stopped = 1;
353 req->req.complete(&ep->ep, &req->req);
354 ep->stopped = stopped;
358 static inline void ep0_idle (struct pxa25x_udc *dev)
360 dev->ep0state = EP0_IDLE;
363 static int
364 write_packet(volatile u32 *uddr, struct pxa25x_request *req, unsigned max)
366 u8 *buf;
367 unsigned length, count;
369 buf = req->req.buf + req->req.actual;
370 prefetch(buf);
372 /* how big will this packet be? */
373 length = min(req->req.length - req->req.actual, max);
374 req->req.actual += length;
376 count = length;
377 while (likely(count--))
378 *uddr = *buf++;
380 return length;
384 * write to an IN endpoint fifo, as many packets as possible.
385 * irqs will use this to write the rest later.
386 * caller guarantees at least one packet buffer is ready (or a zlp).
388 static int
389 write_fifo (struct pxa25x_ep *ep, struct pxa25x_request *req)
391 unsigned max;
393 max = usb_endpoint_maxp(ep->ep.desc);
394 do {
395 unsigned count;
396 int is_last, is_short;
398 count = write_packet(ep->reg_uddr, req, max);
400 /* last packet is usually short (or a zlp) */
401 if (unlikely (count != max))
402 is_last = is_short = 1;
403 else {
404 if (likely(req->req.length != req->req.actual)
405 || req->req.zero)
406 is_last = 0;
407 else
408 is_last = 1;
409 /* interrupt/iso maxpacket may not fill the fifo */
410 is_short = unlikely (max < ep->fifo_size);
413 DBG(DBG_VERY_NOISY, "wrote %s %d bytes%s%s %d left %p\n",
414 ep->ep.name, count,
415 is_last ? "/L" : "", is_short ? "/S" : "",
416 req->req.length - req->req.actual, req);
418 /* let loose that packet. maybe try writing another one,
419 * double buffering might work. TSP, TPC, and TFS
420 * bit values are the same for all normal IN endpoints.
422 *ep->reg_udccs = UDCCS_BI_TPC;
423 if (is_short)
424 *ep->reg_udccs = UDCCS_BI_TSP;
426 /* requests complete when all IN data is in the FIFO */
427 if (is_last) {
428 done (ep, req, 0);
429 if (list_empty(&ep->queue))
430 pio_irq_disable (ep->bEndpointAddress);
431 return 1;
434 // TODO experiment: how robust can fifo mode tweaking be?
435 // double buffering is off in the default fifo mode, which
436 // prevents TFS from being set here.
438 } while (*ep->reg_udccs & UDCCS_BI_TFS);
439 return 0;
442 /* caller asserts req->pending (ep0 irq status nyet cleared); starts
443 * ep0 data stage. these chips want very simple state transitions.
445 static inline
446 void ep0start(struct pxa25x_udc *dev, u32 flags, const char *tag)
448 UDCCS0 = flags|UDCCS0_SA|UDCCS0_OPR;
449 USIR0 = USIR0_IR0;
450 dev->req_pending = 0;
451 DBG(DBG_VERY_NOISY, "%s %s, %02x/%02x\n",
452 __func__, tag, UDCCS0, flags);
455 static int
456 write_ep0_fifo (struct pxa25x_ep *ep, struct pxa25x_request *req)
458 unsigned count;
459 int is_short;
461 count = write_packet(&UDDR0, req, EP0_FIFO_SIZE);
462 ep->dev->stats.write.bytes += count;
464 /* last packet "must be" short (or a zlp) */
465 is_short = (count != EP0_FIFO_SIZE);
467 DBG(DBG_VERY_NOISY, "ep0in %d bytes %d left %p\n", count,
468 req->req.length - req->req.actual, req);
470 if (unlikely (is_short)) {
471 if (ep->dev->req_pending)
472 ep0start(ep->dev, UDCCS0_IPR, "short IN");
473 else
474 UDCCS0 = UDCCS0_IPR;
476 count = req->req.length;
477 done (ep, req, 0);
478 ep0_idle(ep->dev);
479 #ifndef CONFIG_ARCH_IXP4XX
480 #if 1
481 /* This seems to get rid of lost status irqs in some cases:
482 * host responds quickly, or next request involves config
483 * change automagic, or should have been hidden, or ...
485 * FIXME get rid of all udelays possible...
487 if (count >= EP0_FIFO_SIZE) {
488 count = 100;
489 do {
490 if ((UDCCS0 & UDCCS0_OPR) != 0) {
491 /* clear OPR, generate ack */
492 UDCCS0 = UDCCS0_OPR;
493 break;
495 count--;
496 udelay(1);
497 } while (count);
499 #endif
500 #endif
501 } else if (ep->dev->req_pending)
502 ep0start(ep->dev, 0, "IN");
503 return is_short;
508 * read_fifo - unload packet(s) from the fifo we use for usb OUT
509 * transfers and put them into the request. caller should have made
510 * sure there's at least one packet ready.
512 * returns true if the request completed because of short packet or the
513 * request buffer having filled (and maybe overran till end-of-packet).
515 static int
516 read_fifo (struct pxa25x_ep *ep, struct pxa25x_request *req)
518 for (;;) {
519 u32 udccs;
520 u8 *buf;
521 unsigned bufferspace, count, is_short;
523 /* make sure there's a packet in the FIFO.
524 * UDCCS_{BO,IO}_RPC are all the same bit value.
525 * UDCCS_{BO,IO}_RNE are all the same bit value.
527 udccs = *ep->reg_udccs;
528 if (unlikely ((udccs & UDCCS_BO_RPC) == 0))
529 break;
530 buf = req->req.buf + req->req.actual;
531 prefetchw(buf);
532 bufferspace = req->req.length - req->req.actual;
534 /* read all bytes from this packet */
535 if (likely (udccs & UDCCS_BO_RNE)) {
536 count = 1 + (0x0ff & *ep->reg_ubcr);
537 req->req.actual += min (count, bufferspace);
538 } else /* zlp */
539 count = 0;
540 is_short = (count < ep->ep.maxpacket);
541 DBG(DBG_VERY_NOISY, "read %s %02x, %d bytes%s req %p %d/%d\n",
542 ep->ep.name, udccs, count,
543 is_short ? "/S" : "",
544 req, req->req.actual, req->req.length);
545 while (likely (count-- != 0)) {
546 u8 byte = (u8) *ep->reg_uddr;
548 if (unlikely (bufferspace == 0)) {
549 /* this happens when the driver's buffer
550 * is smaller than what the host sent.
551 * discard the extra data.
553 if (req->req.status != -EOVERFLOW)
554 DMSG("%s overflow %d\n",
555 ep->ep.name, count);
556 req->req.status = -EOVERFLOW;
557 } else {
558 *buf++ = byte;
559 bufferspace--;
562 *ep->reg_udccs = UDCCS_BO_RPC;
563 /* RPC/RSP/RNE could now reflect the other packet buffer */
565 /* iso is one request per packet */
566 if (ep->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
567 if (udccs & UDCCS_IO_ROF)
568 req->req.status = -EHOSTUNREACH;
569 /* more like "is_done" */
570 is_short = 1;
573 /* completion */
574 if (is_short || req->req.actual == req->req.length) {
575 done (ep, req, 0);
576 if (list_empty(&ep->queue))
577 pio_irq_disable (ep->bEndpointAddress);
578 return 1;
581 /* finished that packet. the next one may be waiting... */
583 return 0;
587 * special ep0 version of the above. no UBCR0 or double buffering; status
588 * handshaking is magic. most device protocols don't need control-OUT.
589 * CDC vendor commands (and RNDIS), mass storage CB/CBI, and some other
590 * protocols do use them.
592 static int
593 read_ep0_fifo (struct pxa25x_ep *ep, struct pxa25x_request *req)
595 u8 *buf, byte;
596 unsigned bufferspace;
598 buf = req->req.buf + req->req.actual;
599 bufferspace = req->req.length - req->req.actual;
601 while (UDCCS0 & UDCCS0_RNE) {
602 byte = (u8) UDDR0;
604 if (unlikely (bufferspace == 0)) {
605 /* this happens when the driver's buffer
606 * is smaller than what the host sent.
607 * discard the extra data.
609 if (req->req.status != -EOVERFLOW)
610 DMSG("%s overflow\n", ep->ep.name);
611 req->req.status = -EOVERFLOW;
612 } else {
613 *buf++ = byte;
614 req->req.actual++;
615 bufferspace--;
619 UDCCS0 = UDCCS0_OPR | UDCCS0_IPR;
621 /* completion */
622 if (req->req.actual >= req->req.length)
623 return 1;
625 /* finished that packet. the next one may be waiting... */
626 return 0;
629 /*-------------------------------------------------------------------------*/
631 static int
632 pxa25x_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
634 struct pxa25x_request *req;
635 struct pxa25x_ep *ep;
636 struct pxa25x_udc *dev;
637 unsigned long flags;
639 req = container_of(_req, struct pxa25x_request, req);
640 if (unlikely (!_req || !_req->complete || !_req->buf
641 || !list_empty(&req->queue))) {
642 DMSG("%s, bad params\n", __func__);
643 return -EINVAL;
646 ep = container_of(_ep, struct pxa25x_ep, ep);
647 if (unlikely(!_ep || (!ep->ep.desc && ep->ep.name != ep0name))) {
648 DMSG("%s, bad ep\n", __func__);
649 return -EINVAL;
652 dev = ep->dev;
653 if (unlikely (!dev->driver
654 || dev->gadget.speed == USB_SPEED_UNKNOWN)) {
655 DMSG("%s, bogus device state\n", __func__);
656 return -ESHUTDOWN;
659 /* iso is always one packet per request, that's the only way
660 * we can report per-packet status. that also helps with dma.
662 if (unlikely (ep->bmAttributes == USB_ENDPOINT_XFER_ISOC
663 && req->req.length > usb_endpoint_maxp(ep->ep.desc)))
664 return -EMSGSIZE;
666 DBG(DBG_NOISY, "%s queue req %p, len %d buf %p\n",
667 _ep->name, _req, _req->length, _req->buf);
669 local_irq_save(flags);
671 _req->status = -EINPROGRESS;
672 _req->actual = 0;
674 /* kickstart this i/o queue? */
675 if (list_empty(&ep->queue) && !ep->stopped) {
676 if (ep->ep.desc == NULL/* ep0 */) {
677 unsigned length = _req->length;
679 switch (dev->ep0state) {
680 case EP0_IN_DATA_PHASE:
681 dev->stats.write.ops++;
682 if (write_ep0_fifo(ep, req))
683 req = NULL;
684 break;
686 case EP0_OUT_DATA_PHASE:
687 dev->stats.read.ops++;
688 /* messy ... */
689 if (dev->req_config) {
690 DBG(DBG_VERBOSE, "ep0 config ack%s\n",
691 dev->has_cfr ? "" : " raced");
692 if (dev->has_cfr)
693 UDCCFR = UDCCFR_AREN|UDCCFR_ACM
694 |UDCCFR_MB1;
695 done(ep, req, 0);
696 dev->ep0state = EP0_END_XFER;
697 local_irq_restore (flags);
698 return 0;
700 if (dev->req_pending)
701 ep0start(dev, UDCCS0_IPR, "OUT");
702 if (length == 0 || ((UDCCS0 & UDCCS0_RNE) != 0
703 && read_ep0_fifo(ep, req))) {
704 ep0_idle(dev);
705 done(ep, req, 0);
706 req = NULL;
708 break;
710 default:
711 DMSG("ep0 i/o, odd state %d\n", dev->ep0state);
712 local_irq_restore (flags);
713 return -EL2HLT;
715 /* can the FIFO can satisfy the request immediately? */
716 } else if ((ep->bEndpointAddress & USB_DIR_IN) != 0) {
717 if ((*ep->reg_udccs & UDCCS_BI_TFS) != 0
718 && write_fifo(ep, req))
719 req = NULL;
720 } else if ((*ep->reg_udccs & UDCCS_BO_RFS) != 0
721 && read_fifo(ep, req)) {
722 req = NULL;
725 if (likely(req && ep->ep.desc))
726 pio_irq_enable(ep->bEndpointAddress);
729 /* pio or dma irq handler advances the queue. */
730 if (likely(req != NULL))
731 list_add_tail(&req->queue, &ep->queue);
732 local_irq_restore(flags);
734 return 0;
739 * nuke - dequeue ALL requests
741 static void nuke(struct pxa25x_ep *ep, int status)
743 struct pxa25x_request *req;
745 /* called with irqs blocked */
746 while (!list_empty(&ep->queue)) {
747 req = list_entry(ep->queue.next,
748 struct pxa25x_request,
749 queue);
750 done(ep, req, status);
752 if (ep->ep.desc)
753 pio_irq_disable (ep->bEndpointAddress);
757 /* dequeue JUST ONE request */
758 static int pxa25x_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
760 struct pxa25x_ep *ep;
761 struct pxa25x_request *req;
762 unsigned long flags;
764 ep = container_of(_ep, struct pxa25x_ep, ep);
765 if (!_ep || ep->ep.name == ep0name)
766 return -EINVAL;
768 local_irq_save(flags);
770 /* make sure it's actually queued on this endpoint */
771 list_for_each_entry (req, &ep->queue, queue) {
772 if (&req->req == _req)
773 break;
775 if (&req->req != _req) {
776 local_irq_restore(flags);
777 return -EINVAL;
780 done(ep, req, -ECONNRESET);
782 local_irq_restore(flags);
783 return 0;
786 /*-------------------------------------------------------------------------*/
788 static int pxa25x_ep_set_halt(struct usb_ep *_ep, int value)
790 struct pxa25x_ep *ep;
791 unsigned long flags;
793 ep = container_of(_ep, struct pxa25x_ep, ep);
794 if (unlikely (!_ep
795 || (!ep->ep.desc && ep->ep.name != ep0name))
796 || ep->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
797 DMSG("%s, bad ep\n", __func__);
798 return -EINVAL;
800 if (value == 0) {
801 /* this path (reset toggle+halt) is needed to implement
802 * SET_INTERFACE on normal hardware. but it can't be
803 * done from software on the PXA UDC, and the hardware
804 * forgets to do it as part of SET_INTERFACE automagic.
806 DMSG("only host can clear %s halt\n", _ep->name);
807 return -EROFS;
810 local_irq_save(flags);
812 if ((ep->bEndpointAddress & USB_DIR_IN) != 0
813 && ((*ep->reg_udccs & UDCCS_BI_TFS) == 0
814 || !list_empty(&ep->queue))) {
815 local_irq_restore(flags);
816 return -EAGAIN;
819 /* FST bit is the same for control, bulk in, bulk out, interrupt in */
820 *ep->reg_udccs = UDCCS_BI_FST|UDCCS_BI_FTF;
822 /* ep0 needs special care */
823 if (!ep->ep.desc) {
824 start_watchdog(ep->dev);
825 ep->dev->req_pending = 0;
826 ep->dev->ep0state = EP0_STALL;
828 /* and bulk/intr endpoints like dropping stalls too */
829 } else {
830 unsigned i;
831 for (i = 0; i < 1000; i += 20) {
832 if (*ep->reg_udccs & UDCCS_BI_SST)
833 break;
834 udelay(20);
837 local_irq_restore(flags);
839 DBG(DBG_VERBOSE, "%s halt\n", _ep->name);
840 return 0;
843 static int pxa25x_ep_fifo_status(struct usb_ep *_ep)
845 struct pxa25x_ep *ep;
847 ep = container_of(_ep, struct pxa25x_ep, ep);
848 if (!_ep) {
849 DMSG("%s, bad ep\n", __func__);
850 return -ENODEV;
852 /* pxa can't report unclaimed bytes from IN fifos */
853 if ((ep->bEndpointAddress & USB_DIR_IN) != 0)
854 return -EOPNOTSUPP;
855 if (ep->dev->gadget.speed == USB_SPEED_UNKNOWN
856 || (*ep->reg_udccs & UDCCS_BO_RFS) == 0)
857 return 0;
858 else
859 return (*ep->reg_ubcr & 0xfff) + 1;
862 static void pxa25x_ep_fifo_flush(struct usb_ep *_ep)
864 struct pxa25x_ep *ep;
866 ep = container_of(_ep, struct pxa25x_ep, ep);
867 if (!_ep || ep->ep.name == ep0name || !list_empty(&ep->queue)) {
868 DMSG("%s, bad ep\n", __func__);
869 return;
872 /* toggle and halt bits stay unchanged */
874 /* for OUT, just read and discard the FIFO contents. */
875 if ((ep->bEndpointAddress & USB_DIR_IN) == 0) {
876 while (((*ep->reg_udccs) & UDCCS_BO_RNE) != 0)
877 (void) *ep->reg_uddr;
878 return;
881 /* most IN status is the same, but ISO can't stall */
882 *ep->reg_udccs = UDCCS_BI_TPC|UDCCS_BI_FTF|UDCCS_BI_TUR
883 | (ep->bmAttributes == USB_ENDPOINT_XFER_ISOC
884 ? 0 : UDCCS_BI_SST);
888 static struct usb_ep_ops pxa25x_ep_ops = {
889 .enable = pxa25x_ep_enable,
890 .disable = pxa25x_ep_disable,
892 .alloc_request = pxa25x_ep_alloc_request,
893 .free_request = pxa25x_ep_free_request,
895 .queue = pxa25x_ep_queue,
896 .dequeue = pxa25x_ep_dequeue,
898 .set_halt = pxa25x_ep_set_halt,
899 .fifo_status = pxa25x_ep_fifo_status,
900 .fifo_flush = pxa25x_ep_fifo_flush,
904 /* ---------------------------------------------------------------------------
905 * device-scoped parts of the api to the usb controller hardware
906 * ---------------------------------------------------------------------------
909 static int pxa25x_udc_get_frame(struct usb_gadget *_gadget)
911 return ((UFNRH & 0x07) << 8) | (UFNRL & 0xff);
914 static int pxa25x_udc_wakeup(struct usb_gadget *_gadget)
916 /* host may not have enabled remote wakeup */
917 if ((UDCCS0 & UDCCS0_DRWF) == 0)
918 return -EHOSTUNREACH;
919 udc_set_mask_UDCCR(UDCCR_RSM);
920 return 0;
923 static void stop_activity(struct pxa25x_udc *, struct usb_gadget_driver *);
924 static void udc_enable (struct pxa25x_udc *);
925 static void udc_disable(struct pxa25x_udc *);
927 /* We disable the UDC -- and its 48 MHz clock -- whenever it's not
928 * in active use.
930 static int pullup(struct pxa25x_udc *udc)
932 int is_active = udc->vbus && udc->pullup && !udc->suspended;
933 DMSG("%s\n", is_active ? "active" : "inactive");
934 if (is_active) {
935 if (!udc->active) {
936 udc->active = 1;
937 /* Enable clock for USB device */
938 clk_enable(udc->clk);
939 udc_enable(udc);
941 } else {
942 if (udc->active) {
943 if (udc->gadget.speed != USB_SPEED_UNKNOWN) {
944 DMSG("disconnect %s\n", udc->driver
945 ? udc->driver->driver.name
946 : "(no driver)");
947 stop_activity(udc, udc->driver);
949 udc_disable(udc);
950 /* Disable clock for USB device */
951 clk_disable(udc->clk);
952 udc->active = 0;
956 return 0;
959 /* VBUS reporting logically comes from a transceiver */
960 static int pxa25x_udc_vbus_session(struct usb_gadget *_gadget, int is_active)
962 struct pxa25x_udc *udc;
964 udc = container_of(_gadget, struct pxa25x_udc, gadget);
965 udc->vbus = is_active;
966 DMSG("vbus %s\n", is_active ? "supplied" : "inactive");
967 pullup(udc);
968 return 0;
971 /* drivers may have software control over D+ pullup */
972 static int pxa25x_udc_pullup(struct usb_gadget *_gadget, int is_active)
974 struct pxa25x_udc *udc;
976 udc = container_of(_gadget, struct pxa25x_udc, gadget);
978 /* not all boards support pullup control */
979 if (!gpio_is_valid(udc->mach->gpio_pullup) && !udc->mach->udc_command)
980 return -EOPNOTSUPP;
982 udc->pullup = (is_active != 0);
983 pullup(udc);
984 return 0;
987 /* boards may consume current from VBUS, up to 100-500mA based on config.
988 * the 500uA suspend ceiling means that exclusively vbus-powered PXA designs
989 * violate USB specs.
991 static int pxa25x_udc_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
993 struct pxa25x_udc *udc;
995 udc = container_of(_gadget, struct pxa25x_udc, gadget);
997 if (!IS_ERR_OR_NULL(udc->transceiver))
998 return usb_phy_set_power(udc->transceiver, mA);
999 return -EOPNOTSUPP;
1002 static int pxa25x_start(struct usb_gadget_driver *driver,
1003 int (*bind)(struct usb_gadget *));
1004 static int pxa25x_stop(struct usb_gadget_driver *driver);
1006 static const struct usb_gadget_ops pxa25x_udc_ops = {
1007 .get_frame = pxa25x_udc_get_frame,
1008 .wakeup = pxa25x_udc_wakeup,
1009 .vbus_session = pxa25x_udc_vbus_session,
1010 .pullup = pxa25x_udc_pullup,
1011 .vbus_draw = pxa25x_udc_vbus_draw,
1012 .start = pxa25x_start,
1013 .stop = pxa25x_stop,
1016 /*-------------------------------------------------------------------------*/
1018 #ifdef CONFIG_USB_GADGET_DEBUG_FS
1020 static int
1021 udc_seq_show(struct seq_file *m, void *_d)
1023 struct pxa25x_udc *dev = m->private;
1024 unsigned long flags;
1025 int i;
1026 u32 tmp;
1028 local_irq_save(flags);
1030 /* basic device status */
1031 seq_printf(m, DRIVER_DESC "\n"
1032 "%s version: %s\nGadget driver: %s\nHost %s\n\n",
1033 driver_name, DRIVER_VERSION SIZE_STR "(pio)",
1034 dev->driver ? dev->driver->driver.name : "(none)",
1035 dev->gadget.speed == USB_SPEED_FULL ? "full speed" : "disconnected");
1037 /* registers for device and ep0 */
1038 seq_printf(m,
1039 "uicr %02X.%02X, usir %02X.%02x, ufnr %02X.%02X\n",
1040 UICR1, UICR0, USIR1, USIR0, UFNRH, UFNRL);
1042 tmp = UDCCR;
1043 seq_printf(m,
1044 "udccr %02X =%s%s%s%s%s%s%s%s\n", tmp,
1045 (tmp & UDCCR_REM) ? " rem" : "",
1046 (tmp & UDCCR_RSTIR) ? " rstir" : "",
1047 (tmp & UDCCR_SRM) ? " srm" : "",
1048 (tmp & UDCCR_SUSIR) ? " susir" : "",
1049 (tmp & UDCCR_RESIR) ? " resir" : "",
1050 (tmp & UDCCR_RSM) ? " rsm" : "",
1051 (tmp & UDCCR_UDA) ? " uda" : "",
1052 (tmp & UDCCR_UDE) ? " ude" : "");
1054 tmp = UDCCS0;
1055 seq_printf(m,
1056 "udccs0 %02X =%s%s%s%s%s%s%s%s\n", tmp,
1057 (tmp & UDCCS0_SA) ? " sa" : "",
1058 (tmp & UDCCS0_RNE) ? " rne" : "",
1059 (tmp & UDCCS0_FST) ? " fst" : "",
1060 (tmp & UDCCS0_SST) ? " sst" : "",
1061 (tmp & UDCCS0_DRWF) ? " dwrf" : "",
1062 (tmp & UDCCS0_FTF) ? " ftf" : "",
1063 (tmp & UDCCS0_IPR) ? " ipr" : "",
1064 (tmp & UDCCS0_OPR) ? " opr" : "");
1066 if (dev->has_cfr) {
1067 tmp = UDCCFR;
1068 seq_printf(m,
1069 "udccfr %02X =%s%s\n", tmp,
1070 (tmp & UDCCFR_AREN) ? " aren" : "",
1071 (tmp & UDCCFR_ACM) ? " acm" : "");
1074 if (dev->gadget.speed != USB_SPEED_FULL || !dev->driver)
1075 goto done;
1077 seq_printf(m, "ep0 IN %lu/%lu, OUT %lu/%lu\nirqs %lu\n\n",
1078 dev->stats.write.bytes, dev->stats.write.ops,
1079 dev->stats.read.bytes, dev->stats.read.ops,
1080 dev->stats.irqs);
1082 /* dump endpoint queues */
1083 for (i = 0; i < PXA_UDC_NUM_ENDPOINTS; i++) {
1084 struct pxa25x_ep *ep = &dev->ep [i];
1085 struct pxa25x_request *req;
1087 if (i != 0) {
1088 const struct usb_endpoint_descriptor *desc;
1090 desc = ep->ep.desc;
1091 if (!desc)
1092 continue;
1093 tmp = *dev->ep [i].reg_udccs;
1094 seq_printf(m,
1095 "%s max %d %s udccs %02x irqs %lu\n",
1096 ep->ep.name, usb_endpoint_maxp(desc),
1097 "pio", tmp, ep->pio_irqs);
1098 /* TODO translate all five groups of udccs bits! */
1100 } else /* ep0 should only have one transfer queued */
1101 seq_printf(m, "ep0 max 16 pio irqs %lu\n",
1102 ep->pio_irqs);
1104 if (list_empty(&ep->queue)) {
1105 seq_printf(m, "\t(nothing queued)\n");
1106 continue;
1108 list_for_each_entry(req, &ep->queue, queue) {
1109 seq_printf(m,
1110 "\treq %p len %d/%d buf %p\n",
1111 &req->req, req->req.actual,
1112 req->req.length, req->req.buf);
1116 done:
1117 local_irq_restore(flags);
1118 return 0;
1121 static int
1122 udc_debugfs_open(struct inode *inode, struct file *file)
1124 return single_open(file, udc_seq_show, inode->i_private);
1127 static const struct file_operations debug_fops = {
1128 .open = udc_debugfs_open,
1129 .read = seq_read,
1130 .llseek = seq_lseek,
1131 .release = single_release,
1132 .owner = THIS_MODULE,
1135 #define create_debug_files(dev) \
1136 do { \
1137 dev->debugfs_udc = debugfs_create_file(dev->gadget.name, \
1138 S_IRUGO, NULL, dev, &debug_fops); \
1139 } while (0)
1140 #define remove_debug_files(dev) \
1141 do { \
1142 if (dev->debugfs_udc) \
1143 debugfs_remove(dev->debugfs_udc); \
1144 } while (0)
1146 #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
1148 #define create_debug_files(dev) do {} while (0)
1149 #define remove_debug_files(dev) do {} while (0)
1151 #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
1153 /*-------------------------------------------------------------------------*/
1156 * udc_disable - disable USB device controller
1158 static void udc_disable(struct pxa25x_udc *dev)
1160 /* block all irqs */
1161 udc_set_mask_UDCCR(UDCCR_SRM|UDCCR_REM);
1162 UICR0 = UICR1 = 0xff;
1163 UFNRH = UFNRH_SIM;
1165 /* if hardware supports it, disconnect from usb */
1166 pullup_off();
1168 udc_clear_mask_UDCCR(UDCCR_UDE);
1170 ep0_idle (dev);
1171 dev->gadget.speed = USB_SPEED_UNKNOWN;
1176 * udc_reinit - initialize software state
1178 static void udc_reinit(struct pxa25x_udc *dev)
1180 u32 i;
1182 /* device/ep0 records init */
1183 INIT_LIST_HEAD (&dev->gadget.ep_list);
1184 INIT_LIST_HEAD (&dev->gadget.ep0->ep_list);
1185 dev->ep0state = EP0_IDLE;
1187 /* basic endpoint records init */
1188 for (i = 0; i < PXA_UDC_NUM_ENDPOINTS; i++) {
1189 struct pxa25x_ep *ep = &dev->ep[i];
1191 if (i != 0)
1192 list_add_tail (&ep->ep.ep_list, &dev->gadget.ep_list);
1194 ep->ep.desc = NULL;
1195 ep->stopped = 0;
1196 INIT_LIST_HEAD (&ep->queue);
1197 ep->pio_irqs = 0;
1200 /* the rest was statically initialized, and is read-only */
1203 /* until it's enabled, this UDC should be completely invisible
1204 * to any USB host.
1206 static void udc_enable (struct pxa25x_udc *dev)
1208 udc_clear_mask_UDCCR(UDCCR_UDE);
1210 /* try to clear these bits before we enable the udc */
1211 udc_ack_int_UDCCR(UDCCR_SUSIR|/*UDCCR_RSTIR|*/UDCCR_RESIR);
1213 ep0_idle(dev);
1214 dev->gadget.speed = USB_SPEED_UNKNOWN;
1215 dev->stats.irqs = 0;
1218 * sequence taken from chapter 12.5.10, PXA250 AppProcDevManual:
1219 * - enable UDC
1220 * - if RESET is already in progress, ack interrupt
1221 * - unmask reset interrupt
1223 udc_set_mask_UDCCR(UDCCR_UDE);
1224 if (!(UDCCR & UDCCR_UDA))
1225 udc_ack_int_UDCCR(UDCCR_RSTIR);
1227 if (dev->has_cfr /* UDC_RES2 is defined */) {
1228 /* pxa255 (a0+) can avoid a set_config race that could
1229 * prevent gadget drivers from configuring correctly
1231 UDCCFR = UDCCFR_ACM | UDCCFR_MB1;
1232 } else {
1233 /* "USB test mode" for pxa250 errata 40-42 (stepping a0, a1)
1234 * which could result in missing packets and interrupts.
1235 * supposedly one bit per endpoint, controlling whether it
1236 * double buffers or not; ACM/AREN bits fit into the holes.
1237 * zero bits (like USIR0_IRx) disable double buffering.
1239 UDC_RES1 = 0x00;
1240 UDC_RES2 = 0x00;
1243 /* enable suspend/resume and reset irqs */
1244 udc_clear_mask_UDCCR(UDCCR_SRM | UDCCR_REM);
1246 /* enable ep0 irqs */
1247 UICR0 &= ~UICR0_IM0;
1249 /* if hardware supports it, pullup D+ and wait for reset */
1250 pullup_on();
1254 /* when a driver is successfully registered, it will receive
1255 * control requests including set_configuration(), which enables
1256 * non-control requests. then usb traffic follows until a
1257 * disconnect is reported. then a host may connect again, or
1258 * the driver might get unbound.
1260 static int pxa25x_start(struct usb_gadget_driver *driver,
1261 int (*bind)(struct usb_gadget *))
1263 struct pxa25x_udc *dev = the_controller;
1264 int retval;
1266 if (!driver
1267 || driver->max_speed < USB_SPEED_FULL
1268 || !bind
1269 || !driver->disconnect
1270 || !driver->setup)
1271 return -EINVAL;
1272 if (!dev)
1273 return -ENODEV;
1274 if (dev->driver)
1275 return -EBUSY;
1277 /* first hook up the driver ... */
1278 dev->driver = driver;
1279 dev->gadget.dev.driver = &driver->driver;
1280 dev->pullup = 1;
1282 retval = device_add (&dev->gadget.dev);
1283 if (retval) {
1284 fail:
1285 dev->driver = NULL;
1286 dev->gadget.dev.driver = NULL;
1287 return retval;
1289 retval = bind(&dev->gadget);
1290 if (retval) {
1291 DMSG("bind to driver %s --> error %d\n",
1292 driver->driver.name, retval);
1293 device_del (&dev->gadget.dev);
1294 goto fail;
1297 /* ... then enable host detection and ep0; and we're ready
1298 * for set_configuration as well as eventual disconnect.
1300 DMSG("registered gadget driver '%s'\n", driver->driver.name);
1302 /* connect to bus through transceiver */
1303 if (!IS_ERR_OR_NULL(dev->transceiver)) {
1304 retval = otg_set_peripheral(dev->transceiver->otg,
1305 &dev->gadget);
1306 if (retval) {
1307 DMSG("can't bind to transceiver\n");
1308 if (driver->unbind)
1309 driver->unbind(&dev->gadget);
1310 goto bind_fail;
1314 pullup(dev);
1315 dump_state(dev);
1316 return 0;
1317 bind_fail:
1318 return retval;
1321 static void
1322 stop_activity(struct pxa25x_udc *dev, struct usb_gadget_driver *driver)
1324 int i;
1326 /* don't disconnect drivers more than once */
1327 if (dev->gadget.speed == USB_SPEED_UNKNOWN)
1328 driver = NULL;
1329 dev->gadget.speed = USB_SPEED_UNKNOWN;
1331 /* prevent new request submissions, kill any outstanding requests */
1332 for (i = 0; i < PXA_UDC_NUM_ENDPOINTS; i++) {
1333 struct pxa25x_ep *ep = &dev->ep[i];
1335 ep->stopped = 1;
1336 nuke(ep, -ESHUTDOWN);
1338 del_timer_sync(&dev->timer);
1340 /* report disconnect; the driver is already quiesced */
1341 if (driver)
1342 driver->disconnect(&dev->gadget);
1344 /* re-init driver-visible data structures */
1345 udc_reinit(dev);
1348 static int pxa25x_stop(struct usb_gadget_driver *driver)
1350 struct pxa25x_udc *dev = the_controller;
1352 if (!dev)
1353 return -ENODEV;
1354 if (!driver || driver != dev->driver || !driver->unbind)
1355 return -EINVAL;
1357 local_irq_disable();
1358 dev->pullup = 0;
1359 pullup(dev);
1360 stop_activity(dev, driver);
1361 local_irq_enable();
1363 if (!IS_ERR_OR_NULL(dev->transceiver))
1364 (void) otg_set_peripheral(dev->transceiver->otg, NULL);
1366 driver->unbind(&dev->gadget);
1367 dev->gadget.dev.driver = NULL;
1368 dev->driver = NULL;
1370 device_del (&dev->gadget.dev);
1372 DMSG("unregistered gadget driver '%s'\n", driver->driver.name);
1373 dump_state(dev);
1374 return 0;
1377 /*-------------------------------------------------------------------------*/
1379 #ifdef CONFIG_ARCH_LUBBOCK
1381 /* Lubbock has separate connect and disconnect irqs. More typical designs
1382 * use one GPIO as the VBUS IRQ, and another to control the D+ pullup.
1385 static irqreturn_t
1386 lubbock_vbus_irq(int irq, void *_dev)
1388 struct pxa25x_udc *dev = _dev;
1389 int vbus;
1391 dev->stats.irqs++;
1392 switch (irq) {
1393 case LUBBOCK_USB_IRQ:
1394 vbus = 1;
1395 disable_irq(LUBBOCK_USB_IRQ);
1396 enable_irq(LUBBOCK_USB_DISC_IRQ);
1397 break;
1398 case LUBBOCK_USB_DISC_IRQ:
1399 vbus = 0;
1400 disable_irq(LUBBOCK_USB_DISC_IRQ);
1401 enable_irq(LUBBOCK_USB_IRQ);
1402 break;
1403 default:
1404 return IRQ_NONE;
1407 pxa25x_udc_vbus_session(&dev->gadget, vbus);
1408 return IRQ_HANDLED;
1411 #endif
1414 /*-------------------------------------------------------------------------*/
1416 static inline void clear_ep_state (struct pxa25x_udc *dev)
1418 unsigned i;
1420 /* hardware SET_{CONFIGURATION,INTERFACE} automagic resets endpoint
1421 * fifos, and pending transactions mustn't be continued in any case.
1423 for (i = 1; i < PXA_UDC_NUM_ENDPOINTS; i++)
1424 nuke(&dev->ep[i], -ECONNABORTED);
1427 static void udc_watchdog(unsigned long _dev)
1429 struct pxa25x_udc *dev = (void *)_dev;
1431 local_irq_disable();
1432 if (dev->ep0state == EP0_STALL
1433 && (UDCCS0 & UDCCS0_FST) == 0
1434 && (UDCCS0 & UDCCS0_SST) == 0) {
1435 UDCCS0 = UDCCS0_FST|UDCCS0_FTF;
1436 DBG(DBG_VERBOSE, "ep0 re-stall\n");
1437 start_watchdog(dev);
1439 local_irq_enable();
1442 static void handle_ep0 (struct pxa25x_udc *dev)
1444 u32 udccs0 = UDCCS0;
1445 struct pxa25x_ep *ep = &dev->ep [0];
1446 struct pxa25x_request *req;
1447 union {
1448 struct usb_ctrlrequest r;
1449 u8 raw [8];
1450 u32 word [2];
1451 } u;
1453 if (list_empty(&ep->queue))
1454 req = NULL;
1455 else
1456 req = list_entry(ep->queue.next, struct pxa25x_request, queue);
1458 /* clear stall status */
1459 if (udccs0 & UDCCS0_SST) {
1460 nuke(ep, -EPIPE);
1461 UDCCS0 = UDCCS0_SST;
1462 del_timer(&dev->timer);
1463 ep0_idle(dev);
1466 /* previous request unfinished? non-error iff back-to-back ... */
1467 if ((udccs0 & UDCCS0_SA) != 0 && dev->ep0state != EP0_IDLE) {
1468 nuke(ep, 0);
1469 del_timer(&dev->timer);
1470 ep0_idle(dev);
1473 switch (dev->ep0state) {
1474 case EP0_IDLE:
1475 /* late-breaking status? */
1476 udccs0 = UDCCS0;
1478 /* start control request? */
1479 if (likely((udccs0 & (UDCCS0_OPR|UDCCS0_SA|UDCCS0_RNE))
1480 == (UDCCS0_OPR|UDCCS0_SA|UDCCS0_RNE))) {
1481 int i;
1483 nuke (ep, -EPROTO);
1485 /* read SETUP packet */
1486 for (i = 0; i < 8; i++) {
1487 if (unlikely(!(UDCCS0 & UDCCS0_RNE))) {
1488 bad_setup:
1489 DMSG("SETUP %d!\n", i);
1490 goto stall;
1492 u.raw [i] = (u8) UDDR0;
1494 if (unlikely((UDCCS0 & UDCCS0_RNE) != 0))
1495 goto bad_setup;
1497 got_setup:
1498 DBG(DBG_VERBOSE, "SETUP %02x.%02x v%04x i%04x l%04x\n",
1499 u.r.bRequestType, u.r.bRequest,
1500 le16_to_cpu(u.r.wValue),
1501 le16_to_cpu(u.r.wIndex),
1502 le16_to_cpu(u.r.wLength));
1504 /* cope with automagic for some standard requests. */
1505 dev->req_std = (u.r.bRequestType & USB_TYPE_MASK)
1506 == USB_TYPE_STANDARD;
1507 dev->req_config = 0;
1508 dev->req_pending = 1;
1509 switch (u.r.bRequest) {
1510 /* hardware restricts gadget drivers here! */
1511 case USB_REQ_SET_CONFIGURATION:
1512 if (u.r.bRequestType == USB_RECIP_DEVICE) {
1513 /* reflect hardware's automagic
1514 * up to the gadget driver.
1516 config_change:
1517 dev->req_config = 1;
1518 clear_ep_state(dev);
1519 /* if !has_cfr, there's no synch
1520 * else use AREN (later) not SA|OPR
1521 * USIR0_IR0 acts edge sensitive
1524 break;
1525 /* ... and here, even more ... */
1526 case USB_REQ_SET_INTERFACE:
1527 if (u.r.bRequestType == USB_RECIP_INTERFACE) {
1528 /* udc hardware is broken by design:
1529 * - altsetting may only be zero;
1530 * - hw resets all interfaces' eps;
1531 * - ep reset doesn't include halt(?).
1533 DMSG("broken set_interface (%d/%d)\n",
1534 le16_to_cpu(u.r.wIndex),
1535 le16_to_cpu(u.r.wValue));
1536 goto config_change;
1538 break;
1539 /* hardware was supposed to hide this */
1540 case USB_REQ_SET_ADDRESS:
1541 if (u.r.bRequestType == USB_RECIP_DEVICE) {
1542 ep0start(dev, 0, "address");
1543 return;
1545 break;
1548 if (u.r.bRequestType & USB_DIR_IN)
1549 dev->ep0state = EP0_IN_DATA_PHASE;
1550 else
1551 dev->ep0state = EP0_OUT_DATA_PHASE;
1553 i = dev->driver->setup(&dev->gadget, &u.r);
1554 if (i < 0) {
1555 /* hardware automagic preventing STALL... */
1556 if (dev->req_config) {
1557 /* hardware sometimes neglects to tell
1558 * tell us about config change events,
1559 * so later ones may fail...
1561 WARNING("config change %02x fail %d?\n",
1562 u.r.bRequest, i);
1563 return;
1564 /* TODO experiment: if has_cfr,
1565 * hardware didn't ACK; maybe we
1566 * could actually STALL!
1569 DBG(DBG_VERBOSE, "protocol STALL, "
1570 "%02x err %d\n", UDCCS0, i);
1571 stall:
1572 /* the watchdog timer helps deal with cases
1573 * where udc seems to clear FST wrongly, and
1574 * then NAKs instead of STALLing.
1576 ep0start(dev, UDCCS0_FST|UDCCS0_FTF, "stall");
1577 start_watchdog(dev);
1578 dev->ep0state = EP0_STALL;
1580 /* deferred i/o == no response yet */
1581 } else if (dev->req_pending) {
1582 if (likely(dev->ep0state == EP0_IN_DATA_PHASE
1583 || dev->req_std || u.r.wLength))
1584 ep0start(dev, 0, "defer");
1585 else
1586 ep0start(dev, UDCCS0_IPR, "defer/IPR");
1589 /* expect at least one data or status stage irq */
1590 return;
1592 } else if (likely((udccs0 & (UDCCS0_OPR|UDCCS0_SA))
1593 == (UDCCS0_OPR|UDCCS0_SA))) {
1594 unsigned i;
1596 /* pxa210/250 erratum 131 for B0/B1 says RNE lies.
1597 * still observed on a pxa255 a0.
1599 DBG(DBG_VERBOSE, "e131\n");
1600 nuke(ep, -EPROTO);
1602 /* read SETUP data, but don't trust it too much */
1603 for (i = 0; i < 8; i++)
1604 u.raw [i] = (u8) UDDR0;
1605 if ((u.r.bRequestType & USB_RECIP_MASK)
1606 > USB_RECIP_OTHER)
1607 goto stall;
1608 if (u.word [0] == 0 && u.word [1] == 0)
1609 goto stall;
1610 goto got_setup;
1611 } else {
1612 /* some random early IRQ:
1613 * - we acked FST
1614 * - IPR cleared
1615 * - OPR got set, without SA (likely status stage)
1617 UDCCS0 = udccs0 & (UDCCS0_SA|UDCCS0_OPR);
1619 break;
1620 case EP0_IN_DATA_PHASE: /* GET_DESCRIPTOR etc */
1621 if (udccs0 & UDCCS0_OPR) {
1622 UDCCS0 = UDCCS0_OPR|UDCCS0_FTF;
1623 DBG(DBG_VERBOSE, "ep0in premature status\n");
1624 if (req)
1625 done(ep, req, 0);
1626 ep0_idle(dev);
1627 } else /* irq was IPR clearing */ {
1628 if (req) {
1629 /* this IN packet might finish the request */
1630 (void) write_ep0_fifo(ep, req);
1631 } /* else IN token before response was written */
1633 break;
1634 case EP0_OUT_DATA_PHASE: /* SET_DESCRIPTOR etc */
1635 if (udccs0 & UDCCS0_OPR) {
1636 if (req) {
1637 /* this OUT packet might finish the request */
1638 if (read_ep0_fifo(ep, req))
1639 done(ep, req, 0);
1640 /* else more OUT packets expected */
1641 } /* else OUT token before read was issued */
1642 } else /* irq was IPR clearing */ {
1643 DBG(DBG_VERBOSE, "ep0out premature status\n");
1644 if (req)
1645 done(ep, req, 0);
1646 ep0_idle(dev);
1648 break;
1649 case EP0_END_XFER:
1650 if (req)
1651 done(ep, req, 0);
1652 /* ack control-IN status (maybe in-zlp was skipped)
1653 * also appears after some config change events.
1655 if (udccs0 & UDCCS0_OPR)
1656 UDCCS0 = UDCCS0_OPR;
1657 ep0_idle(dev);
1658 break;
1659 case EP0_STALL:
1660 UDCCS0 = UDCCS0_FST;
1661 break;
1663 USIR0 = USIR0_IR0;
1666 static void handle_ep(struct pxa25x_ep *ep)
1668 struct pxa25x_request *req;
1669 int is_in = ep->bEndpointAddress & USB_DIR_IN;
1670 int completed;
1671 u32 udccs, tmp;
1673 do {
1674 completed = 0;
1675 if (likely (!list_empty(&ep->queue)))
1676 req = list_entry(ep->queue.next,
1677 struct pxa25x_request, queue);
1678 else
1679 req = NULL;
1681 // TODO check FST handling
1683 udccs = *ep->reg_udccs;
1684 if (unlikely(is_in)) { /* irq from TPC, SST, or (ISO) TUR */
1685 tmp = UDCCS_BI_TUR;
1686 if (likely(ep->bmAttributes == USB_ENDPOINT_XFER_BULK))
1687 tmp |= UDCCS_BI_SST;
1688 tmp &= udccs;
1689 if (likely (tmp))
1690 *ep->reg_udccs = tmp;
1691 if (req && likely ((udccs & UDCCS_BI_TFS) != 0))
1692 completed = write_fifo(ep, req);
1694 } else { /* irq from RPC (or for ISO, ROF) */
1695 if (likely(ep->bmAttributes == USB_ENDPOINT_XFER_BULK))
1696 tmp = UDCCS_BO_SST | UDCCS_BO_DME;
1697 else
1698 tmp = UDCCS_IO_ROF | UDCCS_IO_DME;
1699 tmp &= udccs;
1700 if (likely(tmp))
1701 *ep->reg_udccs = tmp;
1703 /* fifos can hold packets, ready for reading... */
1704 if (likely(req)) {
1705 completed = read_fifo(ep, req);
1706 } else
1707 pio_irq_disable (ep->bEndpointAddress);
1709 ep->pio_irqs++;
1710 } while (completed);
1714 * pxa25x_udc_irq - interrupt handler
1716 * avoid delays in ep0 processing. the control handshaking isn't always
1717 * under software control (pxa250c0 and the pxa255 are better), and delays
1718 * could cause usb protocol errors.
1720 static irqreturn_t
1721 pxa25x_udc_irq(int irq, void *_dev)
1723 struct pxa25x_udc *dev = _dev;
1724 int handled;
1726 dev->stats.irqs++;
1727 do {
1728 u32 udccr = UDCCR;
1730 handled = 0;
1732 /* SUSpend Interrupt Request */
1733 if (unlikely(udccr & UDCCR_SUSIR)) {
1734 udc_ack_int_UDCCR(UDCCR_SUSIR);
1735 handled = 1;
1736 DBG(DBG_VERBOSE, "USB suspend\n");
1738 if (dev->gadget.speed != USB_SPEED_UNKNOWN
1739 && dev->driver
1740 && dev->driver->suspend)
1741 dev->driver->suspend(&dev->gadget);
1742 ep0_idle (dev);
1745 /* RESume Interrupt Request */
1746 if (unlikely(udccr & UDCCR_RESIR)) {
1747 udc_ack_int_UDCCR(UDCCR_RESIR);
1748 handled = 1;
1749 DBG(DBG_VERBOSE, "USB resume\n");
1751 if (dev->gadget.speed != USB_SPEED_UNKNOWN
1752 && dev->driver
1753 && dev->driver->resume)
1754 dev->driver->resume(&dev->gadget);
1757 /* ReSeT Interrupt Request - USB reset */
1758 if (unlikely(udccr & UDCCR_RSTIR)) {
1759 udc_ack_int_UDCCR(UDCCR_RSTIR);
1760 handled = 1;
1762 if ((UDCCR & UDCCR_UDA) == 0) {
1763 DBG(DBG_VERBOSE, "USB reset start\n");
1765 /* reset driver and endpoints,
1766 * in case that's not yet done
1768 stop_activity (dev, dev->driver);
1770 } else {
1771 DBG(DBG_VERBOSE, "USB reset end\n");
1772 dev->gadget.speed = USB_SPEED_FULL;
1773 memset(&dev->stats, 0, sizeof dev->stats);
1774 /* driver and endpoints are still reset */
1777 } else {
1778 u32 usir0 = USIR0 & ~UICR0;
1779 u32 usir1 = USIR1 & ~UICR1;
1780 int i;
1782 if (unlikely (!usir0 && !usir1))
1783 continue;
1785 DBG(DBG_VERY_NOISY, "irq %02x.%02x\n", usir1, usir0);
1787 /* control traffic */
1788 if (usir0 & USIR0_IR0) {
1789 dev->ep[0].pio_irqs++;
1790 handle_ep0(dev);
1791 handled = 1;
1794 /* endpoint data transfers */
1795 for (i = 0; i < 8; i++) {
1796 u32 tmp = 1 << i;
1798 if (i && (usir0 & tmp)) {
1799 handle_ep(&dev->ep[i]);
1800 USIR0 |= tmp;
1801 handled = 1;
1803 #ifndef CONFIG_USB_PXA25X_SMALL
1804 if (usir1 & tmp) {
1805 handle_ep(&dev->ep[i+8]);
1806 USIR1 |= tmp;
1807 handled = 1;
1809 #endif
1813 /* we could also ask for 1 msec SOF (SIR) interrupts */
1815 } while (handled);
1816 return IRQ_HANDLED;
1819 /*-------------------------------------------------------------------------*/
1821 static void nop_release (struct device *dev)
1823 DMSG("%s %s\n", __func__, dev_name(dev));
1826 /* this uses load-time allocation and initialization (instead of
1827 * doing it at run-time) to save code, eliminate fault paths, and
1828 * be more obviously correct.
1830 static struct pxa25x_udc memory = {
1831 .gadget = {
1832 .ops = &pxa25x_udc_ops,
1833 .ep0 = &memory.ep[0].ep,
1834 .name = driver_name,
1835 .dev = {
1836 .init_name = "gadget",
1837 .release = nop_release,
1841 /* control endpoint */
1842 .ep[0] = {
1843 .ep = {
1844 .name = ep0name,
1845 .ops = &pxa25x_ep_ops,
1846 .maxpacket = EP0_FIFO_SIZE,
1848 .dev = &memory,
1849 .reg_udccs = &UDCCS0,
1850 .reg_uddr = &UDDR0,
1853 /* first group of endpoints */
1854 .ep[1] = {
1855 .ep = {
1856 .name = "ep1in-bulk",
1857 .ops = &pxa25x_ep_ops,
1858 .maxpacket = BULK_FIFO_SIZE,
1860 .dev = &memory,
1861 .fifo_size = BULK_FIFO_SIZE,
1862 .bEndpointAddress = USB_DIR_IN | 1,
1863 .bmAttributes = USB_ENDPOINT_XFER_BULK,
1864 .reg_udccs = &UDCCS1,
1865 .reg_uddr = &UDDR1,
1867 .ep[2] = {
1868 .ep = {
1869 .name = "ep2out-bulk",
1870 .ops = &pxa25x_ep_ops,
1871 .maxpacket = BULK_FIFO_SIZE,
1873 .dev = &memory,
1874 .fifo_size = BULK_FIFO_SIZE,
1875 .bEndpointAddress = 2,
1876 .bmAttributes = USB_ENDPOINT_XFER_BULK,
1877 .reg_udccs = &UDCCS2,
1878 .reg_ubcr = &UBCR2,
1879 .reg_uddr = &UDDR2,
1881 #ifndef CONFIG_USB_PXA25X_SMALL
1882 .ep[3] = {
1883 .ep = {
1884 .name = "ep3in-iso",
1885 .ops = &pxa25x_ep_ops,
1886 .maxpacket = ISO_FIFO_SIZE,
1888 .dev = &memory,
1889 .fifo_size = ISO_FIFO_SIZE,
1890 .bEndpointAddress = USB_DIR_IN | 3,
1891 .bmAttributes = USB_ENDPOINT_XFER_ISOC,
1892 .reg_udccs = &UDCCS3,
1893 .reg_uddr = &UDDR3,
1895 .ep[4] = {
1896 .ep = {
1897 .name = "ep4out-iso",
1898 .ops = &pxa25x_ep_ops,
1899 .maxpacket = ISO_FIFO_SIZE,
1901 .dev = &memory,
1902 .fifo_size = ISO_FIFO_SIZE,
1903 .bEndpointAddress = 4,
1904 .bmAttributes = USB_ENDPOINT_XFER_ISOC,
1905 .reg_udccs = &UDCCS4,
1906 .reg_ubcr = &UBCR4,
1907 .reg_uddr = &UDDR4,
1909 .ep[5] = {
1910 .ep = {
1911 .name = "ep5in-int",
1912 .ops = &pxa25x_ep_ops,
1913 .maxpacket = INT_FIFO_SIZE,
1915 .dev = &memory,
1916 .fifo_size = INT_FIFO_SIZE,
1917 .bEndpointAddress = USB_DIR_IN | 5,
1918 .bmAttributes = USB_ENDPOINT_XFER_INT,
1919 .reg_udccs = &UDCCS5,
1920 .reg_uddr = &UDDR5,
1923 /* second group of endpoints */
1924 .ep[6] = {
1925 .ep = {
1926 .name = "ep6in-bulk",
1927 .ops = &pxa25x_ep_ops,
1928 .maxpacket = BULK_FIFO_SIZE,
1930 .dev = &memory,
1931 .fifo_size = BULK_FIFO_SIZE,
1932 .bEndpointAddress = USB_DIR_IN | 6,
1933 .bmAttributes = USB_ENDPOINT_XFER_BULK,
1934 .reg_udccs = &UDCCS6,
1935 .reg_uddr = &UDDR6,
1937 .ep[7] = {
1938 .ep = {
1939 .name = "ep7out-bulk",
1940 .ops = &pxa25x_ep_ops,
1941 .maxpacket = BULK_FIFO_SIZE,
1943 .dev = &memory,
1944 .fifo_size = BULK_FIFO_SIZE,
1945 .bEndpointAddress = 7,
1946 .bmAttributes = USB_ENDPOINT_XFER_BULK,
1947 .reg_udccs = &UDCCS7,
1948 .reg_ubcr = &UBCR7,
1949 .reg_uddr = &UDDR7,
1951 .ep[8] = {
1952 .ep = {
1953 .name = "ep8in-iso",
1954 .ops = &pxa25x_ep_ops,
1955 .maxpacket = ISO_FIFO_SIZE,
1957 .dev = &memory,
1958 .fifo_size = ISO_FIFO_SIZE,
1959 .bEndpointAddress = USB_DIR_IN | 8,
1960 .bmAttributes = USB_ENDPOINT_XFER_ISOC,
1961 .reg_udccs = &UDCCS8,
1962 .reg_uddr = &UDDR8,
1964 .ep[9] = {
1965 .ep = {
1966 .name = "ep9out-iso",
1967 .ops = &pxa25x_ep_ops,
1968 .maxpacket = ISO_FIFO_SIZE,
1970 .dev = &memory,
1971 .fifo_size = ISO_FIFO_SIZE,
1972 .bEndpointAddress = 9,
1973 .bmAttributes = USB_ENDPOINT_XFER_ISOC,
1974 .reg_udccs = &UDCCS9,
1975 .reg_ubcr = &UBCR9,
1976 .reg_uddr = &UDDR9,
1978 .ep[10] = {
1979 .ep = {
1980 .name = "ep10in-int",
1981 .ops = &pxa25x_ep_ops,
1982 .maxpacket = INT_FIFO_SIZE,
1984 .dev = &memory,
1985 .fifo_size = INT_FIFO_SIZE,
1986 .bEndpointAddress = USB_DIR_IN | 10,
1987 .bmAttributes = USB_ENDPOINT_XFER_INT,
1988 .reg_udccs = &UDCCS10,
1989 .reg_uddr = &UDDR10,
1992 /* third group of endpoints */
1993 .ep[11] = {
1994 .ep = {
1995 .name = "ep11in-bulk",
1996 .ops = &pxa25x_ep_ops,
1997 .maxpacket = BULK_FIFO_SIZE,
1999 .dev = &memory,
2000 .fifo_size = BULK_FIFO_SIZE,
2001 .bEndpointAddress = USB_DIR_IN | 11,
2002 .bmAttributes = USB_ENDPOINT_XFER_BULK,
2003 .reg_udccs = &UDCCS11,
2004 .reg_uddr = &UDDR11,
2006 .ep[12] = {
2007 .ep = {
2008 .name = "ep12out-bulk",
2009 .ops = &pxa25x_ep_ops,
2010 .maxpacket = BULK_FIFO_SIZE,
2012 .dev = &memory,
2013 .fifo_size = BULK_FIFO_SIZE,
2014 .bEndpointAddress = 12,
2015 .bmAttributes = USB_ENDPOINT_XFER_BULK,
2016 .reg_udccs = &UDCCS12,
2017 .reg_ubcr = &UBCR12,
2018 .reg_uddr = &UDDR12,
2020 .ep[13] = {
2021 .ep = {
2022 .name = "ep13in-iso",
2023 .ops = &pxa25x_ep_ops,
2024 .maxpacket = ISO_FIFO_SIZE,
2026 .dev = &memory,
2027 .fifo_size = ISO_FIFO_SIZE,
2028 .bEndpointAddress = USB_DIR_IN | 13,
2029 .bmAttributes = USB_ENDPOINT_XFER_ISOC,
2030 .reg_udccs = &UDCCS13,
2031 .reg_uddr = &UDDR13,
2033 .ep[14] = {
2034 .ep = {
2035 .name = "ep14out-iso",
2036 .ops = &pxa25x_ep_ops,
2037 .maxpacket = ISO_FIFO_SIZE,
2039 .dev = &memory,
2040 .fifo_size = ISO_FIFO_SIZE,
2041 .bEndpointAddress = 14,
2042 .bmAttributes = USB_ENDPOINT_XFER_ISOC,
2043 .reg_udccs = &UDCCS14,
2044 .reg_ubcr = &UBCR14,
2045 .reg_uddr = &UDDR14,
2047 .ep[15] = {
2048 .ep = {
2049 .name = "ep15in-int",
2050 .ops = &pxa25x_ep_ops,
2051 .maxpacket = INT_FIFO_SIZE,
2053 .dev = &memory,
2054 .fifo_size = INT_FIFO_SIZE,
2055 .bEndpointAddress = USB_DIR_IN | 15,
2056 .bmAttributes = USB_ENDPOINT_XFER_INT,
2057 .reg_udccs = &UDCCS15,
2058 .reg_uddr = &UDDR15,
2060 #endif /* !CONFIG_USB_PXA25X_SMALL */
2063 #define CP15R0_VENDOR_MASK 0xffffe000
2065 #if defined(CONFIG_ARCH_PXA)
2066 #define CP15R0_XSCALE_VALUE 0x69052000 /* intel/arm/xscale */
2068 #elif defined(CONFIG_ARCH_IXP4XX)
2069 #define CP15R0_XSCALE_VALUE 0x69054000 /* intel/arm/ixp4xx */
2071 #endif
2073 #define CP15R0_PROD_MASK 0x000003f0
2074 #define PXA25x 0x00000100 /* and PXA26x */
2075 #define PXA210 0x00000120
2077 #define CP15R0_REV_MASK 0x0000000f
2079 #define CP15R0_PRODREV_MASK (CP15R0_PROD_MASK | CP15R0_REV_MASK)
2081 #define PXA255_A0 0x00000106 /* or PXA260_B1 */
2082 #define PXA250_C0 0x00000105 /* or PXA26x_B0 */
2083 #define PXA250_B2 0x00000104
2084 #define PXA250_B1 0x00000103 /* or PXA260_A0 */
2085 #define PXA250_B0 0x00000102
2086 #define PXA250_A1 0x00000101
2087 #define PXA250_A0 0x00000100
2089 #define PXA210_C0 0x00000125
2090 #define PXA210_B2 0x00000124
2091 #define PXA210_B1 0x00000123
2092 #define PXA210_B0 0x00000122
2093 #define IXP425_A0 0x000001c1
2094 #define IXP425_B0 0x000001f1
2095 #define IXP465_AD 0x00000200
2098 * probe - binds to the platform device
2100 static int __init pxa25x_udc_probe(struct platform_device *pdev)
2102 struct pxa25x_udc *dev = &memory;
2103 int retval, irq;
2104 u32 chiprev;
2106 /* insist on Intel/ARM/XScale */
2107 asm("mrc%? p15, 0, %0, c0, c0" : "=r" (chiprev));
2108 if ((chiprev & CP15R0_VENDOR_MASK) != CP15R0_XSCALE_VALUE) {
2109 pr_err("%s: not XScale!\n", driver_name);
2110 return -ENODEV;
2113 /* trigger chiprev-specific logic */
2114 switch (chiprev & CP15R0_PRODREV_MASK) {
2115 #if defined(CONFIG_ARCH_PXA)
2116 case PXA255_A0:
2117 dev->has_cfr = 1;
2118 break;
2119 case PXA250_A0:
2120 case PXA250_A1:
2121 /* A0/A1 "not released"; ep 13, 15 unusable */
2122 /* fall through */
2123 case PXA250_B2: case PXA210_B2:
2124 case PXA250_B1: case PXA210_B1:
2125 case PXA250_B0: case PXA210_B0:
2126 /* OUT-DMA is broken ... */
2127 /* fall through */
2128 case PXA250_C0: case PXA210_C0:
2129 break;
2130 #elif defined(CONFIG_ARCH_IXP4XX)
2131 case IXP425_A0:
2132 case IXP425_B0:
2133 case IXP465_AD:
2134 dev->has_cfr = 1;
2135 break;
2136 #endif
2137 default:
2138 pr_err("%s: unrecognized processor: %08x\n",
2139 driver_name, chiprev);
2140 /* iop3xx, ixp4xx, ... */
2141 return -ENODEV;
2144 irq = platform_get_irq(pdev, 0);
2145 if (irq < 0)
2146 return -ENODEV;
2148 dev->clk = clk_get(&pdev->dev, NULL);
2149 if (IS_ERR(dev->clk)) {
2150 retval = PTR_ERR(dev->clk);
2151 goto err_clk;
2154 pr_debug("%s: IRQ %d%s%s\n", driver_name, irq,
2155 dev->has_cfr ? "" : " (!cfr)",
2156 SIZE_STR "(pio)"
2159 /* other non-static parts of init */
2160 dev->dev = &pdev->dev;
2161 dev->mach = pdev->dev.platform_data;
2163 dev->transceiver = usb_get_phy(USB_PHY_TYPE_USB2);
2165 if (gpio_is_valid(dev->mach->gpio_pullup)) {
2166 if ((retval = gpio_request(dev->mach->gpio_pullup,
2167 "pca25x_udc GPIO PULLUP"))) {
2168 dev_dbg(&pdev->dev,
2169 "can't get pullup gpio %d, err: %d\n",
2170 dev->mach->gpio_pullup, retval);
2171 goto err_gpio_pullup;
2173 gpio_direction_output(dev->mach->gpio_pullup, 0);
2176 init_timer(&dev->timer);
2177 dev->timer.function = udc_watchdog;
2178 dev->timer.data = (unsigned long) dev;
2180 device_initialize(&dev->gadget.dev);
2181 dev->gadget.dev.parent = &pdev->dev;
2182 dev->gadget.dev.dma_mask = pdev->dev.dma_mask;
2184 the_controller = dev;
2185 platform_set_drvdata(pdev, dev);
2187 udc_disable(dev);
2188 udc_reinit(dev);
2190 dev->vbus = 0;
2192 /* irq setup after old hardware state is cleaned up */
2193 retval = request_irq(irq, pxa25x_udc_irq,
2194 0, driver_name, dev);
2195 if (retval != 0) {
2196 pr_err("%s: can't get irq %d, err %d\n",
2197 driver_name, irq, retval);
2198 goto err_irq1;
2200 dev->got_irq = 1;
2202 #ifdef CONFIG_ARCH_LUBBOCK
2203 if (machine_is_lubbock()) {
2204 retval = request_irq(LUBBOCK_USB_DISC_IRQ, lubbock_vbus_irq,
2205 0, driver_name, dev);
2206 if (retval != 0) {
2207 pr_err("%s: can't get irq %i, err %d\n",
2208 driver_name, LUBBOCK_USB_DISC_IRQ, retval);
2209 goto err_irq_lub;
2211 retval = request_irq(LUBBOCK_USB_IRQ, lubbock_vbus_irq,
2212 0, driver_name, dev);
2213 if (retval != 0) {
2214 pr_err("%s: can't get irq %i, err %d\n",
2215 driver_name, LUBBOCK_USB_IRQ, retval);
2216 goto lubbock_fail0;
2218 } else
2219 #endif
2220 create_debug_files(dev);
2222 retval = usb_add_gadget_udc(&pdev->dev, &dev->gadget);
2223 if (!retval)
2224 return retval;
2226 remove_debug_files(dev);
2227 #ifdef CONFIG_ARCH_LUBBOCK
2228 lubbock_fail0:
2229 free_irq(LUBBOCK_USB_DISC_IRQ, dev);
2230 err_irq_lub:
2231 free_irq(irq, dev);
2232 #endif
2233 err_irq1:
2234 if (gpio_is_valid(dev->mach->gpio_pullup))
2235 gpio_free(dev->mach->gpio_pullup);
2236 err_gpio_pullup:
2237 if (!IS_ERR_OR_NULL(dev->transceiver)) {
2238 usb_put_phy(dev->transceiver);
2239 dev->transceiver = NULL;
2241 clk_put(dev->clk);
2242 err_clk:
2243 return retval;
2246 static void pxa25x_udc_shutdown(struct platform_device *_dev)
2248 pullup_off();
2251 static int __exit pxa25x_udc_remove(struct platform_device *pdev)
2253 struct pxa25x_udc *dev = platform_get_drvdata(pdev);
2255 usb_del_gadget_udc(&dev->gadget);
2256 if (dev->driver)
2257 return -EBUSY;
2259 dev->pullup = 0;
2260 pullup(dev);
2262 remove_debug_files(dev);
2264 if (dev->got_irq) {
2265 free_irq(platform_get_irq(pdev, 0), dev);
2266 dev->got_irq = 0;
2268 #ifdef CONFIG_ARCH_LUBBOCK
2269 if (machine_is_lubbock()) {
2270 free_irq(LUBBOCK_USB_DISC_IRQ, dev);
2271 free_irq(LUBBOCK_USB_IRQ, dev);
2273 #endif
2274 if (gpio_is_valid(dev->mach->gpio_pullup))
2275 gpio_free(dev->mach->gpio_pullup);
2277 clk_put(dev->clk);
2279 if (!IS_ERR_OR_NULL(dev->transceiver)) {
2280 usb_put_phy(dev->transceiver);
2281 dev->transceiver = NULL;
2284 platform_set_drvdata(pdev, NULL);
2285 the_controller = NULL;
2286 return 0;
2289 /*-------------------------------------------------------------------------*/
2291 #ifdef CONFIG_PM
2293 /* USB suspend (controlled by the host) and system suspend (controlled
2294 * by the PXA) don't necessarily work well together. If USB is active,
2295 * the 48 MHz clock is required; so the system can't enter 33 MHz idle
2296 * mode, or any deeper PM saving state.
2298 * For now, we punt and forcibly disconnect from the USB host when PXA
2299 * enters any suspend state. While we're disconnected, we always disable
2300 * the 48MHz USB clock ... allowing PXA sleep and/or 33 MHz idle states.
2301 * Boards without software pullup control shouldn't use those states.
2302 * VBUS IRQs should probably be ignored so that the PXA device just acts
2303 * "dead" to USB hosts until system resume.
2305 static int pxa25x_udc_suspend(struct platform_device *dev, pm_message_t state)
2307 struct pxa25x_udc *udc = platform_get_drvdata(dev);
2308 unsigned long flags;
2310 if (!gpio_is_valid(udc->mach->gpio_pullup) && !udc->mach->udc_command)
2311 WARNING("USB host won't detect disconnect!\n");
2312 udc->suspended = 1;
2314 local_irq_save(flags);
2315 pullup(udc);
2316 local_irq_restore(flags);
2318 return 0;
2321 static int pxa25x_udc_resume(struct platform_device *dev)
2323 struct pxa25x_udc *udc = platform_get_drvdata(dev);
2324 unsigned long flags;
2326 udc->suspended = 0;
2327 local_irq_save(flags);
2328 pullup(udc);
2329 local_irq_restore(flags);
2331 return 0;
2334 #else
2335 #define pxa25x_udc_suspend NULL
2336 #define pxa25x_udc_resume NULL
2337 #endif
2339 /*-------------------------------------------------------------------------*/
2341 static struct platform_driver udc_driver = {
2342 .shutdown = pxa25x_udc_shutdown,
2343 .remove = __exit_p(pxa25x_udc_remove),
2344 .suspend = pxa25x_udc_suspend,
2345 .resume = pxa25x_udc_resume,
2346 .driver = {
2347 .owner = THIS_MODULE,
2348 .name = "pxa25x-udc",
2352 static int __init udc_init(void)
2354 pr_info("%s: version %s\n", driver_name, DRIVER_VERSION);
2355 return platform_driver_probe(&udc_driver, pxa25x_udc_probe);
2357 module_init(udc_init);
2359 static void __exit udc_exit(void)
2361 platform_driver_unregister(&udc_driver);
2363 module_exit(udc_exit);
2365 MODULE_DESCRIPTION(DRIVER_DESC);
2366 MODULE_AUTHOR("Frank Becker, Robert Schwebel, David Brownell");
2367 MODULE_LICENSE("GPL");
2368 MODULE_ALIAS("platform:pxa25x-udc");