x86/PCI: use host bridge _CRS info on ASUS M2V-MX SE
[linux-btrfs-devel.git] / drivers / bcma / driver_pci.c
blob25f3ddf33823122433edfb6c1464598cc832acc5
1 /*
2 * Broadcom specific AMBA
3 * PCI Core
5 * Copyright 2005, Broadcom Corporation
6 * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
8 * Licensed under the GNU/GPL. See COPYING for details.
9 */
11 #include "bcma_private.h"
12 #include <linux/bcma/bcma.h>
14 /**************************************************
15 * R/W ops.
16 **************************************************/
18 static u32 bcma_pcie_read(struct bcma_drv_pci *pc, u32 address)
20 pcicore_write32(pc, 0x130, address);
21 pcicore_read32(pc, 0x130);
22 return pcicore_read32(pc, 0x134);
25 #if 0
26 static void bcma_pcie_write(struct bcma_drv_pci *pc, u32 address, u32 data)
28 pcicore_write32(pc, 0x130, address);
29 pcicore_read32(pc, 0x130);
30 pcicore_write32(pc, 0x134, data);
32 #endif
34 static void bcma_pcie_mdio_set_phy(struct bcma_drv_pci *pc, u8 phy)
36 const u16 mdio_control = 0x128;
37 const u16 mdio_data = 0x12C;
38 u32 v;
39 int i;
41 v = (1 << 30); /* Start of Transaction */
42 v |= (1 << 28); /* Write Transaction */
43 v |= (1 << 17); /* Turnaround */
44 v |= (0x1F << 18);
45 v |= (phy << 4);
46 pcicore_write32(pc, mdio_data, v);
48 udelay(10);
49 for (i = 0; i < 200; i++) {
50 v = pcicore_read32(pc, mdio_control);
51 if (v & 0x100 /* Trans complete */)
52 break;
53 msleep(1);
57 static u16 bcma_pcie_mdio_read(struct bcma_drv_pci *pc, u8 device, u8 address)
59 const u16 mdio_control = 0x128;
60 const u16 mdio_data = 0x12C;
61 int max_retries = 10;
62 u16 ret = 0;
63 u32 v;
64 int i;
66 v = 0x80; /* Enable Preamble Sequence */
67 v |= 0x2; /* MDIO Clock Divisor */
68 pcicore_write32(pc, mdio_control, v);
70 if (pc->core->id.rev >= 10) {
71 max_retries = 200;
72 bcma_pcie_mdio_set_phy(pc, device);
75 v = (1 << 30); /* Start of Transaction */
76 v |= (1 << 29); /* Read Transaction */
77 v |= (1 << 17); /* Turnaround */
78 if (pc->core->id.rev < 10)
79 v |= (u32)device << 22;
80 v |= (u32)address << 18;
81 pcicore_write32(pc, mdio_data, v);
82 /* Wait for the device to complete the transaction */
83 udelay(10);
84 for (i = 0; i < max_retries; i++) {
85 v = pcicore_read32(pc, mdio_control);
86 if (v & 0x100 /* Trans complete */) {
87 udelay(10);
88 ret = pcicore_read32(pc, mdio_data);
89 break;
91 msleep(1);
93 pcicore_write32(pc, mdio_control, 0);
94 return ret;
97 static void bcma_pcie_mdio_write(struct bcma_drv_pci *pc, u8 device,
98 u8 address, u16 data)
100 const u16 mdio_control = 0x128;
101 const u16 mdio_data = 0x12C;
102 int max_retries = 10;
103 u32 v;
104 int i;
106 v = 0x80; /* Enable Preamble Sequence */
107 v |= 0x2; /* MDIO Clock Divisor */
108 pcicore_write32(pc, mdio_control, v);
110 if (pc->core->id.rev >= 10) {
111 max_retries = 200;
112 bcma_pcie_mdio_set_phy(pc, device);
115 v = (1 << 30); /* Start of Transaction */
116 v |= (1 << 28); /* Write Transaction */
117 v |= (1 << 17); /* Turnaround */
118 if (pc->core->id.rev < 10)
119 v |= (u32)device << 22;
120 v |= (u32)address << 18;
121 v |= data;
122 pcicore_write32(pc, mdio_data, v);
123 /* Wait for the device to complete the transaction */
124 udelay(10);
125 for (i = 0; i < max_retries; i++) {
126 v = pcicore_read32(pc, mdio_control);
127 if (v & 0x100 /* Trans complete */)
128 break;
129 msleep(1);
131 pcicore_write32(pc, mdio_control, 0);
134 /**************************************************
135 * Workarounds.
136 **************************************************/
138 static u8 bcma_pcicore_polarity_workaround(struct bcma_drv_pci *pc)
140 return (bcma_pcie_read(pc, 0x204) & 0x10) ? 0xC0 : 0x80;
143 static void bcma_pcicore_serdes_workaround(struct bcma_drv_pci *pc)
145 const u8 serdes_pll_device = 0x1D;
146 const u8 serdes_rx_device = 0x1F;
147 u16 tmp;
149 bcma_pcie_mdio_write(pc, serdes_rx_device, 1 /* Control */,
150 bcma_pcicore_polarity_workaround(pc));
151 tmp = bcma_pcie_mdio_read(pc, serdes_pll_device, 1 /* Control */);
152 if (tmp & 0x4000)
153 bcma_pcie_mdio_write(pc, serdes_pll_device, 1, tmp & ~0x4000);
156 /**************************************************
157 * Init.
158 **************************************************/
160 static void bcma_core_pci_clientmode_init(struct bcma_drv_pci *pc)
162 bcma_pcicore_serdes_workaround(pc);
165 static bool bcma_core_pci_is_in_hostmode(struct bcma_drv_pci *pc)
167 struct bcma_bus *bus = pc->core->bus;
168 u16 chipid_top;
170 chipid_top = (bus->chipinfo.id & 0xFF00);
171 if (chipid_top != 0x4700 &&
172 chipid_top != 0x5300)
173 return false;
175 #ifdef CONFIG_SSB_DRIVER_PCICORE
176 if (bus->sprom.boardflags_lo & SSB_PCICORE_BFL_NOPCI)
177 return false;
178 #endif /* CONFIG_SSB_DRIVER_PCICORE */
180 #if 0
181 /* TODO: on BCMA we use address from EROM instead of magic formula */
182 u32 tmp;
183 return !mips_busprobe32(tmp, (bus->mmio +
184 (pc->core->core_index * BCMA_CORE_SIZE)));
185 #endif
187 return true;
190 void bcma_core_pci_init(struct bcma_drv_pci *pc)
192 if (bcma_core_pci_is_in_hostmode(pc)) {
193 #ifdef CONFIG_BCMA_DRIVER_PCI_HOSTMODE
194 bcma_core_pci_hostmode_init(pc);
195 #else
196 pr_err("Driver compiled without support for hostmode PCI\n");
197 #endif /* CONFIG_BCMA_DRIVER_PCI_HOSTMODE */
198 } else {
199 bcma_core_pci_clientmode_init(pc);
203 int bcma_core_pci_irq_ctl(struct bcma_drv_pci *pc, struct bcma_device *core,
204 bool enable)
206 struct pci_dev *pdev = pc->core->bus->host_pci;
207 u32 coremask, tmp;
208 int err;
210 err = pci_read_config_dword(pdev, BCMA_PCI_IRQMASK, &tmp);
211 if (err)
212 goto out;
214 coremask = BIT(core->core_index) << 8;
215 if (enable)
216 tmp |= coremask;
217 else
218 tmp &= ~coremask;
220 err = pci_write_config_dword(pdev, BCMA_PCI_IRQMASK, tmp);
222 out:
223 return err;
225 EXPORT_SYMBOL_GPL(bcma_core_pci_irq_ctl);