2 * This file configures the internal USB PHY in OMAP4430. Used
3 * with TWL6030 transceiver and MUSB on OMAP4430.
5 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * Author: Hema HK <hemahk@ti.com>
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 #include <linux/types.h>
25 #include <linux/delay.h>
26 #include <linux/clk.h>
28 #include <linux/err.h>
29 #include <linux/usb.h>
34 /* OMAP control module register for UTMI PHY */
35 #define CONTROL_DEV_CONF 0x300
38 #define USBOTGHS_CONTROL 0x33c
41 #define VBUSVALID BIT(2)
42 #define SESSEND BIT(3)
45 static struct clk
*phyclk
, *clk48m
, *clk32k
;
46 static void __iomem
*ctrl_base
;
47 static int usbotghs_control
;
49 int omap4430_phy_init(struct device
*dev
)
51 ctrl_base
= ioremap(OMAP443X_SCM_BASE
, SZ_1K
);
53 pr_err("control module ioremap failed\n");
56 /* Power down the phy */
57 __raw_writel(PHY_PD
, ctrl_base
+ CONTROL_DEV_CONF
);
64 phyclk
= clk_get(dev
, "ocp2scp_usb_phy_ick");
66 dev_err(dev
, "cannot clk_get ocp2scp_usb_phy_ick\n");
68 return PTR_ERR(phyclk
);
71 clk48m
= clk_get(dev
, "ocp2scp_usb_phy_phy_48m");
73 dev_err(dev
, "cannot clk_get ocp2scp_usb_phy_phy_48m\n");
76 return PTR_ERR(clk48m
);
79 clk32k
= clk_get(dev
, "usb_phy_cm_clk32k");
81 dev_err(dev
, "cannot clk_get usb_phy_cm_clk32k\n");
85 return PTR_ERR(clk32k
);
90 int omap4430_phy_set_clk(struct device
*dev
, int on
)
95 /* Enable the phy clocks */
101 /* Disable the phy clocks */
110 int omap4430_phy_power(struct device
*dev
, int ID
, int on
)
114 /* enable VBUS valid, IDDIG groung */
115 __raw_writel(AVALID
| VBUSVALID
, ctrl_base
+
119 * Enable VBUS Valid, AValid and IDDIG
122 __raw_writel(IDDIG
| AVALID
| VBUSVALID
,
123 ctrl_base
+ USBOTGHS_CONTROL
);
125 /* Enable session END and IDIG to high impedance. */
126 __raw_writel(SESSEND
| IDDIG
, ctrl_base
+
132 int omap4430_phy_suspend(struct device
*dev
, int suspend
)
135 /* Disable the clocks */
136 omap4430_phy_set_clk(dev
, 0);
137 /* Power down the phy */
138 __raw_writel(PHY_PD
, ctrl_base
+ CONTROL_DEV_CONF
);
140 /* save the context */
141 usbotghs_control
= __raw_readl(ctrl_base
+ USBOTGHS_CONTROL
);
143 /* Enable the internel phy clcoks */
144 omap4430_phy_set_clk(dev
, 1);
145 /* power on the phy */
146 if (__raw_readl(ctrl_base
+ CONTROL_DEV_CONF
) & PHY_PD
) {
147 __raw_writel(~PHY_PD
, ctrl_base
+ CONTROL_DEV_CONF
);
151 /* restore the context */
152 __raw_writel(usbotghs_control
, ctrl_base
+ USBOTGHS_CONTROL
);
158 int omap4430_phy_exit(struct device
*dev
)
172 void am35x_musb_reset(void)
176 /* Reset the musb interface */
177 regval
= omap_ctrl_readl(AM35XX_CONTROL_IP_SW_RESET
);
179 regval
|= AM35XX_USBOTGSS_SW_RST
;
180 omap_ctrl_writel(regval
, AM35XX_CONTROL_IP_SW_RESET
);
182 regval
&= ~AM35XX_USBOTGSS_SW_RST
;
183 omap_ctrl_writel(regval
, AM35XX_CONTROL_IP_SW_RESET
);
185 regval
= omap_ctrl_readl(AM35XX_CONTROL_IP_SW_RESET
);
188 void am35x_musb_phy_power(u8 on
)
190 unsigned long timeout
= jiffies
+ msecs_to_jiffies(100);
195 * Start the on-chip PHY and its PLL.
197 devconf2
= omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2
);
199 devconf2
&= ~(CONF2_RESET
| CONF2_PHYPWRDN
| CONF2_OTGPWRDN
);
200 devconf2
|= CONF2_PHY_PLLON
;
202 omap_ctrl_writel(devconf2
, AM35XX_CONTROL_DEVCONF2
);
204 pr_info(KERN_INFO
"Waiting for PHY clock good...\n");
205 while (!(omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2
)
209 if (time_after(jiffies
, timeout
)) {
210 pr_err(KERN_ERR
"musb PHY clock good timed out\n");
216 * Power down the on-chip PHY.
218 devconf2
= omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2
);
220 devconf2
&= ~CONF2_PHY_PLLON
;
221 devconf2
|= CONF2_PHYPWRDN
| CONF2_OTGPWRDN
;
222 omap_ctrl_writel(devconf2
, AM35XX_CONTROL_DEVCONF2
);
226 void am35x_musb_clear_irq(void)
230 regval
= omap_ctrl_readl(AM35XX_CONTROL_LVL_INTR_CLEAR
);
231 regval
|= AM35XX_USBOTGSS_INT_CLR
;
232 omap_ctrl_writel(regval
, AM35XX_CONTROL_LVL_INTR_CLEAR
);
233 regval
= omap_ctrl_readl(AM35XX_CONTROL_LVL_INTR_CLEAR
);
236 void am35x_set_mode(u8 musb_mode
)
238 u32 devconf2
= omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2
);
240 devconf2
&= ~CONF2_OTGMODE
;
242 #ifdef CONFIG_USB_MUSB_HDRC_HCD
243 case MUSB_HOST
: /* Force VBUS valid, ID = 0 */
244 devconf2
|= CONF2_FORCE_HOST
;
247 #ifdef CONFIG_USB_GADGET_MUSB_HDRC
248 case MUSB_PERIPHERAL
: /* Force VBUS valid, ID = 1 */
249 devconf2
|= CONF2_FORCE_DEVICE
;
252 #ifdef CONFIG_USB_MUSB_OTG
253 case MUSB_OTG
: /* Don't override the VBUS/ID comparators */
254 devconf2
|= CONF2_NO_OVERRIDE
;
258 pr_info(KERN_INFO
"Unsupported mode %u\n", musb_mode
);
261 omap_ctrl_writel(devconf2
, AM35XX_CONTROL_DEVCONF2
);