ARM: tegra: fix compilation error due to mach/hardware.h removal
[linux-btrfs-devel.git] / arch / arm / plat-omap / include / plat / omap730.h
blob14272bc1a6fd88b87774b197e47beb4cbaa10fde
1 /* arch/arm/plat-omap/include/mach/omap730.h
3 * Hardware definitions for TI OMAP730 processor.
5 * Cleanup for Linux-2.6 by Dirk Behme <dirk.behme@de.bosch.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
12 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
13 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
14 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
15 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
16 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
17 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
18 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
19 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
20 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
21 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
23 * You should have received a copy of the GNU General Public License along
24 * with this program; if not, write to the Free Software Foundation, Inc.,
25 * 675 Mass Ave, Cambridge, MA 02139, USA.
28 #ifndef __ASM_ARCH_OMAP730_H
29 #define __ASM_ARCH_OMAP730_H
32 * ----------------------------------------------------------------------------
33 * Base addresses
34 * ----------------------------------------------------------------------------
37 /* Syntax: XX_BASE = Virtual base address, XX_START = Physical base address */
39 #define OMAP730_DSP_BASE 0xE0000000
40 #define OMAP730_DSP_SIZE 0x50000
41 #define OMAP730_DSP_START 0xE0000000
43 #define OMAP730_DSPREG_BASE 0xE1000000
44 #define OMAP730_DSPREG_SIZE SZ_128K
45 #define OMAP730_DSPREG_START 0xE1000000
48 * ----------------------------------------------------------------------------
49 * OMAP730 specific configuration registers
50 * ----------------------------------------------------------------------------
52 #define OMAP730_CONFIG_BASE 0xfffe1000
53 #define OMAP730_IO_CONF_0 0xfffe1070
54 #define OMAP730_IO_CONF_1 0xfffe1074
55 #define OMAP730_IO_CONF_2 0xfffe1078
56 #define OMAP730_IO_CONF_3 0xfffe107c
57 #define OMAP730_IO_CONF_4 0xfffe1080
58 #define OMAP730_IO_CONF_5 0xfffe1084
59 #define OMAP730_IO_CONF_6 0xfffe1088
60 #define OMAP730_IO_CONF_7 0xfffe108c
61 #define OMAP730_IO_CONF_8 0xfffe1090
62 #define OMAP730_IO_CONF_9 0xfffe1094
63 #define OMAP730_IO_CONF_10 0xfffe1098
64 #define OMAP730_IO_CONF_11 0xfffe109c
65 #define OMAP730_IO_CONF_12 0xfffe10a0
66 #define OMAP730_IO_CONF_13 0xfffe10a4
68 #define OMAP730_MODE_1 0xfffe1010
69 #define OMAP730_MODE_2 0xfffe1014
71 /* CSMI specials: in terms of base + offset */
72 #define OMAP730_MODE2_OFFSET 0x14
75 * ----------------------------------------------------------------------------
76 * OMAP730 traffic controller configuration registers
77 * ----------------------------------------------------------------------------
79 #define OMAP730_FLASH_CFG_0 0xfffecc10
80 #define OMAP730_FLASH_ACFG_0 0xfffecc50
81 #define OMAP730_FLASH_CFG_1 0xfffecc14
82 #define OMAP730_FLASH_ACFG_1 0xfffecc54
85 * ----------------------------------------------------------------------------
86 * OMAP730 DSP control registers
87 * ----------------------------------------------------------------------------
89 #define OMAP730_ICR_BASE 0xfffbb800
90 #define OMAP730_DSP_M_CTL 0xfffbb804
91 #define OMAP730_DSP_MMU_BASE 0xfffed200
94 * ----------------------------------------------------------------------------
95 * OMAP730 PCC_UPLD configuration registers
96 * ----------------------------------------------------------------------------
98 #define OMAP730_PCC_UPLD_CTRL_BASE (0xfffe0900)
99 #define OMAP730_PCC_UPLD_CTRL (OMAP730_PCC_UPLD_CTRL_BASE + 0x00)
101 #endif /* __ASM_ARCH_OMAP730_H */