x86: Fix S4 regression
[linux-btrfs-devel.git] / sound / soc / codecs / wm8983.h
blob71ee619c27428528c0819a3f37747e6810645acc
1 /*
2 * wm8983.h -- WM8983 ALSA SoC Audio driver
4 * Copyright 2011 Wolfson Microelectronics plc
6 * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #ifndef _WM8983_H
14 #define _WM8983_H
17 * Register values.
19 #define WM8983_SOFTWARE_RESET 0x00
20 #define WM8983_POWER_MANAGEMENT_1 0x01
21 #define WM8983_POWER_MANAGEMENT_2 0x02
22 #define WM8983_POWER_MANAGEMENT_3 0x03
23 #define WM8983_AUDIO_INTERFACE 0x04
24 #define WM8983_COMPANDING_CONTROL 0x05
25 #define WM8983_CLOCK_GEN_CONTROL 0x06
26 #define WM8983_ADDITIONAL_CONTROL 0x07
27 #define WM8983_GPIO_CONTROL 0x08
28 #define WM8983_JACK_DETECT_CONTROL_1 0x09
29 #define WM8983_DAC_CONTROL 0x0A
30 #define WM8983_LEFT_DAC_DIGITAL_VOL 0x0B
31 #define WM8983_RIGHT_DAC_DIGITAL_VOL 0x0C
32 #define WM8983_JACK_DETECT_CONTROL_2 0x0D
33 #define WM8983_ADC_CONTROL 0x0E
34 #define WM8983_LEFT_ADC_DIGITAL_VOL 0x0F
35 #define WM8983_RIGHT_ADC_DIGITAL_VOL 0x10
36 #define WM8983_EQ1_LOW_SHELF 0x12
37 #define WM8983_EQ2_PEAK_1 0x13
38 #define WM8983_EQ3_PEAK_2 0x14
39 #define WM8983_EQ4_PEAK_3 0x15
40 #define WM8983_EQ5_HIGH_SHELF 0x16
41 #define WM8983_DAC_LIMITER_1 0x18
42 #define WM8983_DAC_LIMITER_2 0x19
43 #define WM8983_NOTCH_FILTER_1 0x1B
44 #define WM8983_NOTCH_FILTER_2 0x1C
45 #define WM8983_NOTCH_FILTER_3 0x1D
46 #define WM8983_NOTCH_FILTER_4 0x1E
47 #define WM8983_ALC_CONTROL_1 0x20
48 #define WM8983_ALC_CONTROL_2 0x21
49 #define WM8983_ALC_CONTROL_3 0x22
50 #define WM8983_NOISE_GATE 0x23
51 #define WM8983_PLL_N 0x24
52 #define WM8983_PLL_K_1 0x25
53 #define WM8983_PLL_K_2 0x26
54 #define WM8983_PLL_K_3 0x27
55 #define WM8983_3D_CONTROL 0x29
56 #define WM8983_OUT4_TO_ADC 0x2A
57 #define WM8983_BEEP_CONTROL 0x2B
58 #define WM8983_INPUT_CTRL 0x2C
59 #define WM8983_LEFT_INP_PGA_GAIN_CTRL 0x2D
60 #define WM8983_RIGHT_INP_PGA_GAIN_CTRL 0x2E
61 #define WM8983_LEFT_ADC_BOOST_CTRL 0x2F
62 #define WM8983_RIGHT_ADC_BOOST_CTRL 0x30
63 #define WM8983_OUTPUT_CTRL 0x31
64 #define WM8983_LEFT_MIXER_CTRL 0x32
65 #define WM8983_RIGHT_MIXER_CTRL 0x33
66 #define WM8983_LOUT1_HP_VOLUME_CTRL 0x34
67 #define WM8983_ROUT1_HP_VOLUME_CTRL 0x35
68 #define WM8983_LOUT2_SPK_VOLUME_CTRL 0x36
69 #define WM8983_ROUT2_SPK_VOLUME_CTRL 0x37
70 #define WM8983_OUT3_MIXER_CTRL 0x38
71 #define WM8983_OUT4_MONO_MIX_CTRL 0x39
72 #define WM8983_BIAS_CTRL 0x3D
74 #define WM8983_REGISTER_COUNT 59
75 #define WM8983_MAX_REGISTER 0x3F
78 * Field Definitions.
82 * R0 (0x00) - Software Reset
84 #define WM8983_SOFTWARE_RESET_MASK 0x01FF /* SOFTWARE_RESET - [8:0] */
85 #define WM8983_SOFTWARE_RESET_SHIFT 0 /* SOFTWARE_RESET - [8:0] */
86 #define WM8983_SOFTWARE_RESET_WIDTH 9 /* SOFTWARE_RESET - [8:0] */
89 * R1 (0x01) - Power management 1
91 #define WM8983_BUFDCOPEN 0x0100 /* BUFDCOPEN */
92 #define WM8983_BUFDCOPEN_MASK 0x0100 /* BUFDCOPEN */
93 #define WM8983_BUFDCOPEN_SHIFT 8 /* BUFDCOPEN */
94 #define WM8983_BUFDCOPEN_WIDTH 1 /* BUFDCOPEN */
95 #define WM8983_OUT4MIXEN 0x0080 /* OUT4MIXEN */
96 #define WM8983_OUT4MIXEN_MASK 0x0080 /* OUT4MIXEN */
97 #define WM8983_OUT4MIXEN_SHIFT 7 /* OUT4MIXEN */
98 #define WM8983_OUT4MIXEN_WIDTH 1 /* OUT4MIXEN */
99 #define WM8983_OUT3MIXEN 0x0040 /* OUT3MIXEN */
100 #define WM8983_OUT3MIXEN_MASK 0x0040 /* OUT3MIXEN */
101 #define WM8983_OUT3MIXEN_SHIFT 6 /* OUT3MIXEN */
102 #define WM8983_OUT3MIXEN_WIDTH 1 /* OUT3MIXEN */
103 #define WM8983_PLLEN 0x0020 /* PLLEN */
104 #define WM8983_PLLEN_MASK 0x0020 /* PLLEN */
105 #define WM8983_PLLEN_SHIFT 5 /* PLLEN */
106 #define WM8983_PLLEN_WIDTH 1 /* PLLEN */
107 #define WM8983_MICBEN 0x0010 /* MICBEN */
108 #define WM8983_MICBEN_MASK 0x0010 /* MICBEN */
109 #define WM8983_MICBEN_SHIFT 4 /* MICBEN */
110 #define WM8983_MICBEN_WIDTH 1 /* MICBEN */
111 #define WM8983_BIASEN 0x0008 /* BIASEN */
112 #define WM8983_BIASEN_MASK 0x0008 /* BIASEN */
113 #define WM8983_BIASEN_SHIFT 3 /* BIASEN */
114 #define WM8983_BIASEN_WIDTH 1 /* BIASEN */
115 #define WM8983_BUFIOEN 0x0004 /* BUFIOEN */
116 #define WM8983_BUFIOEN_MASK 0x0004 /* BUFIOEN */
117 #define WM8983_BUFIOEN_SHIFT 2 /* BUFIOEN */
118 #define WM8983_BUFIOEN_WIDTH 1 /* BUFIOEN */
119 #define WM8983_VMIDSEL_MASK 0x0003 /* VMIDSEL - [1:0] */
120 #define WM8983_VMIDSEL_SHIFT 0 /* VMIDSEL - [1:0] */
121 #define WM8983_VMIDSEL_WIDTH 2 /* VMIDSEL - [1:0] */
124 * R2 (0x02) - Power management 2
126 #define WM8983_ROUT1EN 0x0100 /* ROUT1EN */
127 #define WM8983_ROUT1EN_MASK 0x0100 /* ROUT1EN */
128 #define WM8983_ROUT1EN_SHIFT 8 /* ROUT1EN */
129 #define WM8983_ROUT1EN_WIDTH 1 /* ROUT1EN */
130 #define WM8983_LOUT1EN 0x0080 /* LOUT1EN */
131 #define WM8983_LOUT1EN_MASK 0x0080 /* LOUT1EN */
132 #define WM8983_LOUT1EN_SHIFT 7 /* LOUT1EN */
133 #define WM8983_LOUT1EN_WIDTH 1 /* LOUT1EN */
134 #define WM8983_SLEEP 0x0040 /* SLEEP */
135 #define WM8983_SLEEP_MASK 0x0040 /* SLEEP */
136 #define WM8983_SLEEP_SHIFT 6 /* SLEEP */
137 #define WM8983_SLEEP_WIDTH 1 /* SLEEP */
138 #define WM8983_BOOSTENR 0x0020 /* BOOSTENR */
139 #define WM8983_BOOSTENR_MASK 0x0020 /* BOOSTENR */
140 #define WM8983_BOOSTENR_SHIFT 5 /* BOOSTENR */
141 #define WM8983_BOOSTENR_WIDTH 1 /* BOOSTENR */
142 #define WM8983_BOOSTENL 0x0010 /* BOOSTENL */
143 #define WM8983_BOOSTENL_MASK 0x0010 /* BOOSTENL */
144 #define WM8983_BOOSTENL_SHIFT 4 /* BOOSTENL */
145 #define WM8983_BOOSTENL_WIDTH 1 /* BOOSTENL */
146 #define WM8983_INPGAENR 0x0008 /* INPGAENR */
147 #define WM8983_INPGAENR_MASK 0x0008 /* INPGAENR */
148 #define WM8983_INPGAENR_SHIFT 3 /* INPGAENR */
149 #define WM8983_INPGAENR_WIDTH 1 /* INPGAENR */
150 #define WM8983_INPPGAENL 0x0004 /* INPPGAENL */
151 #define WM8983_INPPGAENL_MASK 0x0004 /* INPPGAENL */
152 #define WM8983_INPPGAENL_SHIFT 2 /* INPPGAENL */
153 #define WM8983_INPPGAENL_WIDTH 1 /* INPPGAENL */
154 #define WM8983_ADCENR 0x0002 /* ADCENR */
155 #define WM8983_ADCENR_MASK 0x0002 /* ADCENR */
156 #define WM8983_ADCENR_SHIFT 1 /* ADCENR */
157 #define WM8983_ADCENR_WIDTH 1 /* ADCENR */
158 #define WM8983_ADCENL 0x0001 /* ADCENL */
159 #define WM8983_ADCENL_MASK 0x0001 /* ADCENL */
160 #define WM8983_ADCENL_SHIFT 0 /* ADCENL */
161 #define WM8983_ADCENL_WIDTH 1 /* ADCENL */
164 * R3 (0x03) - Power management 3
166 #define WM8983_OUT4EN 0x0100 /* OUT4EN */
167 #define WM8983_OUT4EN_MASK 0x0100 /* OUT4EN */
168 #define WM8983_OUT4EN_SHIFT 8 /* OUT4EN */
169 #define WM8983_OUT4EN_WIDTH 1 /* OUT4EN */
170 #define WM8983_OUT3EN 0x0080 /* OUT3EN */
171 #define WM8983_OUT3EN_MASK 0x0080 /* OUT3EN */
172 #define WM8983_OUT3EN_SHIFT 7 /* OUT3EN */
173 #define WM8983_OUT3EN_WIDTH 1 /* OUT3EN */
174 #define WM8983_LOUT2EN 0x0040 /* LOUT2EN */
175 #define WM8983_LOUT2EN_MASK 0x0040 /* LOUT2EN */
176 #define WM8983_LOUT2EN_SHIFT 6 /* LOUT2EN */
177 #define WM8983_LOUT2EN_WIDTH 1 /* LOUT2EN */
178 #define WM8983_ROUT2EN 0x0020 /* ROUT2EN */
179 #define WM8983_ROUT2EN_MASK 0x0020 /* ROUT2EN */
180 #define WM8983_ROUT2EN_SHIFT 5 /* ROUT2EN */
181 #define WM8983_ROUT2EN_WIDTH 1 /* ROUT2EN */
182 #define WM8983_RMIXEN 0x0008 /* RMIXEN */
183 #define WM8983_RMIXEN_MASK 0x0008 /* RMIXEN */
184 #define WM8983_RMIXEN_SHIFT 3 /* RMIXEN */
185 #define WM8983_RMIXEN_WIDTH 1 /* RMIXEN */
186 #define WM8983_LMIXEN 0x0004 /* LMIXEN */
187 #define WM8983_LMIXEN_MASK 0x0004 /* LMIXEN */
188 #define WM8983_LMIXEN_SHIFT 2 /* LMIXEN */
189 #define WM8983_LMIXEN_WIDTH 1 /* LMIXEN */
190 #define WM8983_DACENR 0x0002 /* DACENR */
191 #define WM8983_DACENR_MASK 0x0002 /* DACENR */
192 #define WM8983_DACENR_SHIFT 1 /* DACENR */
193 #define WM8983_DACENR_WIDTH 1 /* DACENR */
194 #define WM8983_DACENL 0x0001 /* DACENL */
195 #define WM8983_DACENL_MASK 0x0001 /* DACENL */
196 #define WM8983_DACENL_SHIFT 0 /* DACENL */
197 #define WM8983_DACENL_WIDTH 1 /* DACENL */
200 * R4 (0x04) - Audio Interface
202 #define WM8983_BCP 0x0100 /* BCP */
203 #define WM8983_BCP_MASK 0x0100 /* BCP */
204 #define WM8983_BCP_SHIFT 8 /* BCP */
205 #define WM8983_BCP_WIDTH 1 /* BCP */
206 #define WM8983_LRCP 0x0080 /* LRCP */
207 #define WM8983_LRCP_MASK 0x0080 /* LRCP */
208 #define WM8983_LRCP_SHIFT 7 /* LRCP */
209 #define WM8983_LRCP_WIDTH 1 /* LRCP */
210 #define WM8983_WL_MASK 0x0060 /* WL - [6:5] */
211 #define WM8983_WL_SHIFT 5 /* WL - [6:5] */
212 #define WM8983_WL_WIDTH 2 /* WL - [6:5] */
213 #define WM8983_FMT_MASK 0x0018 /* FMT - [4:3] */
214 #define WM8983_FMT_SHIFT 3 /* FMT - [4:3] */
215 #define WM8983_FMT_WIDTH 2 /* FMT - [4:3] */
216 #define WM8983_DLRSWAP 0x0004 /* DLRSWAP */
217 #define WM8983_DLRSWAP_MASK 0x0004 /* DLRSWAP */
218 #define WM8983_DLRSWAP_SHIFT 2 /* DLRSWAP */
219 #define WM8983_DLRSWAP_WIDTH 1 /* DLRSWAP */
220 #define WM8983_ALRSWAP 0x0002 /* ALRSWAP */
221 #define WM8983_ALRSWAP_MASK 0x0002 /* ALRSWAP */
222 #define WM8983_ALRSWAP_SHIFT 1 /* ALRSWAP */
223 #define WM8983_ALRSWAP_WIDTH 1 /* ALRSWAP */
224 #define WM8983_MONO 0x0001 /* MONO */
225 #define WM8983_MONO_MASK 0x0001 /* MONO */
226 #define WM8983_MONO_SHIFT 0 /* MONO */
227 #define WM8983_MONO_WIDTH 1 /* MONO */
230 * R5 (0x05) - Companding control
232 #define WM8983_WL8 0x0020 /* WL8 */
233 #define WM8983_WL8_MASK 0x0020 /* WL8 */
234 #define WM8983_WL8_SHIFT 5 /* WL8 */
235 #define WM8983_WL8_WIDTH 1 /* WL8 */
236 #define WM8983_DAC_COMP_MASK 0x0018 /* DAC_COMP - [4:3] */
237 #define WM8983_DAC_COMP_SHIFT 3 /* DAC_COMP - [4:3] */
238 #define WM8983_DAC_COMP_WIDTH 2 /* DAC_COMP - [4:3] */
239 #define WM8983_ADC_COMP_MASK 0x0006 /* ADC_COMP - [2:1] */
240 #define WM8983_ADC_COMP_SHIFT 1 /* ADC_COMP - [2:1] */
241 #define WM8983_ADC_COMP_WIDTH 2 /* ADC_COMP - [2:1] */
242 #define WM8983_LOOPBACK 0x0001 /* LOOPBACK */
243 #define WM8983_LOOPBACK_MASK 0x0001 /* LOOPBACK */
244 #define WM8983_LOOPBACK_SHIFT 0 /* LOOPBACK */
245 #define WM8983_LOOPBACK_WIDTH 1 /* LOOPBACK */
248 * R6 (0x06) - Clock Gen control
250 #define WM8983_CLKSEL 0x0100 /* CLKSEL */
251 #define WM8983_CLKSEL_MASK 0x0100 /* CLKSEL */
252 #define WM8983_CLKSEL_SHIFT 8 /* CLKSEL */
253 #define WM8983_CLKSEL_WIDTH 1 /* CLKSEL */
254 #define WM8983_MCLKDIV_MASK 0x00E0 /* MCLKDIV - [7:5] */
255 #define WM8983_MCLKDIV_SHIFT 5 /* MCLKDIV - [7:5] */
256 #define WM8983_MCLKDIV_WIDTH 3 /* MCLKDIV - [7:5] */
257 #define WM8983_BCLKDIV_MASK 0x001C /* BCLKDIV - [4:2] */
258 #define WM8983_BCLKDIV_SHIFT 2 /* BCLKDIV - [4:2] */
259 #define WM8983_BCLKDIV_WIDTH 3 /* BCLKDIV - [4:2] */
260 #define WM8983_MS 0x0001 /* MS */
261 #define WM8983_MS_MASK 0x0001 /* MS */
262 #define WM8983_MS_SHIFT 0 /* MS */
263 #define WM8983_MS_WIDTH 1 /* MS */
266 * R7 (0x07) - Additional control
268 #define WM8983_SR_MASK 0x000E /* SR - [3:1] */
269 #define WM8983_SR_SHIFT 1 /* SR - [3:1] */
270 #define WM8983_SR_WIDTH 3 /* SR - [3:1] */
271 #define WM8983_SLOWCLKEN 0x0001 /* SLOWCLKEN */
272 #define WM8983_SLOWCLKEN_MASK 0x0001 /* SLOWCLKEN */
273 #define WM8983_SLOWCLKEN_SHIFT 0 /* SLOWCLKEN */
274 #define WM8983_SLOWCLKEN_WIDTH 1 /* SLOWCLKEN */
277 * R8 (0x08) - GPIO Control
279 #define WM8983_OPCLKDIV_MASK 0x0030 /* OPCLKDIV - [5:4] */
280 #define WM8983_OPCLKDIV_SHIFT 4 /* OPCLKDIV - [5:4] */
281 #define WM8983_OPCLKDIV_WIDTH 2 /* OPCLKDIV - [5:4] */
282 #define WM8983_GPIO1POL 0x0008 /* GPIO1POL */
283 #define WM8983_GPIO1POL_MASK 0x0008 /* GPIO1POL */
284 #define WM8983_GPIO1POL_SHIFT 3 /* GPIO1POL */
285 #define WM8983_GPIO1POL_WIDTH 1 /* GPIO1POL */
286 #define WM8983_GPIO1SEL_MASK 0x0007 /* GPIO1SEL - [2:0] */
287 #define WM8983_GPIO1SEL_SHIFT 0 /* GPIO1SEL - [2:0] */
288 #define WM8983_GPIO1SEL_WIDTH 3 /* GPIO1SEL - [2:0] */
291 * R9 (0x09) - Jack Detect Control 1
293 #define WM8983_JD_VMID1 0x0100 /* JD_VMID1 */
294 #define WM8983_JD_VMID1_MASK 0x0100 /* JD_VMID1 */
295 #define WM8983_JD_VMID1_SHIFT 8 /* JD_VMID1 */
296 #define WM8983_JD_VMID1_WIDTH 1 /* JD_VMID1 */
297 #define WM8983_JD_VMID0 0x0080 /* JD_VMID0 */
298 #define WM8983_JD_VMID0_MASK 0x0080 /* JD_VMID0 */
299 #define WM8983_JD_VMID0_SHIFT 7 /* JD_VMID0 */
300 #define WM8983_JD_VMID0_WIDTH 1 /* JD_VMID0 */
301 #define WM8983_JD_EN 0x0040 /* JD_EN */
302 #define WM8983_JD_EN_MASK 0x0040 /* JD_EN */
303 #define WM8983_JD_EN_SHIFT 6 /* JD_EN */
304 #define WM8983_JD_EN_WIDTH 1 /* JD_EN */
305 #define WM8983_JD_SEL_MASK 0x0030 /* JD_SEL - [5:4] */
306 #define WM8983_JD_SEL_SHIFT 4 /* JD_SEL - [5:4] */
307 #define WM8983_JD_SEL_WIDTH 2 /* JD_SEL - [5:4] */
310 * R10 (0x0A) - DAC Control
312 #define WM8983_SOFTMUTE 0x0040 /* SOFTMUTE */
313 #define WM8983_SOFTMUTE_MASK 0x0040 /* SOFTMUTE */
314 #define WM8983_SOFTMUTE_SHIFT 6 /* SOFTMUTE */
315 #define WM8983_SOFTMUTE_WIDTH 1 /* SOFTMUTE */
316 #define WM8983_DACOSR128 0x0008 /* DACOSR128 */
317 #define WM8983_DACOSR128_MASK 0x0008 /* DACOSR128 */
318 #define WM8983_DACOSR128_SHIFT 3 /* DACOSR128 */
319 #define WM8983_DACOSR128_WIDTH 1 /* DACOSR128 */
320 #define WM8983_AMUTE 0x0004 /* AMUTE */
321 #define WM8983_AMUTE_MASK 0x0004 /* AMUTE */
322 #define WM8983_AMUTE_SHIFT 2 /* AMUTE */
323 #define WM8983_AMUTE_WIDTH 1 /* AMUTE */
324 #define WM8983_DACRPOL 0x0002 /* DACRPOL */
325 #define WM8983_DACRPOL_MASK 0x0002 /* DACRPOL */
326 #define WM8983_DACRPOL_SHIFT 1 /* DACRPOL */
327 #define WM8983_DACRPOL_WIDTH 1 /* DACRPOL */
328 #define WM8983_DACLPOL 0x0001 /* DACLPOL */
329 #define WM8983_DACLPOL_MASK 0x0001 /* DACLPOL */
330 #define WM8983_DACLPOL_SHIFT 0 /* DACLPOL */
331 #define WM8983_DACLPOL_WIDTH 1 /* DACLPOL */
334 * R11 (0x0B) - Left DAC digital Vol
336 #define WM8983_DACVU 0x0100 /* DACVU */
337 #define WM8983_DACVU_MASK 0x0100 /* DACVU */
338 #define WM8983_DACVU_SHIFT 8 /* DACVU */
339 #define WM8983_DACVU_WIDTH 1 /* DACVU */
340 #define WM8983_DACLVOL_MASK 0x00FF /* DACLVOL - [7:0] */
341 #define WM8983_DACLVOL_SHIFT 0 /* DACLVOL - [7:0] */
342 #define WM8983_DACLVOL_WIDTH 8 /* DACLVOL - [7:0] */
345 * R12 (0x0C) - Right DAC digital vol
347 #define WM8983_DACVU 0x0100 /* DACVU */
348 #define WM8983_DACVU_MASK 0x0100 /* DACVU */
349 #define WM8983_DACVU_SHIFT 8 /* DACVU */
350 #define WM8983_DACVU_WIDTH 1 /* DACVU */
351 #define WM8983_DACRVOL_MASK 0x00FF /* DACRVOL - [7:0] */
352 #define WM8983_DACRVOL_SHIFT 0 /* DACRVOL - [7:0] */
353 #define WM8983_DACRVOL_WIDTH 8 /* DACRVOL - [7:0] */
356 * R13 (0x0D) - Jack Detect Control 2
358 #define WM8983_JD_EN1_MASK 0x00F0 /* JD_EN1 - [7:4] */
359 #define WM8983_JD_EN1_SHIFT 4 /* JD_EN1 - [7:4] */
360 #define WM8983_JD_EN1_WIDTH 4 /* JD_EN1 - [7:4] */
361 #define WM8983_JD_EN0_MASK 0x000F /* JD_EN0 - [3:0] */
362 #define WM8983_JD_EN0_SHIFT 0 /* JD_EN0 - [3:0] */
363 #define WM8983_JD_EN0_WIDTH 4 /* JD_EN0 - [3:0] */
366 * R14 (0x0E) - ADC Control
368 #define WM8983_HPFEN 0x0100 /* HPFEN */
369 #define WM8983_HPFEN_MASK 0x0100 /* HPFEN */
370 #define WM8983_HPFEN_SHIFT 8 /* HPFEN */
371 #define WM8983_HPFEN_WIDTH 1 /* HPFEN */
372 #define WM8983_HPFAPP 0x0080 /* HPFAPP */
373 #define WM8983_HPFAPP_MASK 0x0080 /* HPFAPP */
374 #define WM8983_HPFAPP_SHIFT 7 /* HPFAPP */
375 #define WM8983_HPFAPP_WIDTH 1 /* HPFAPP */
376 #define WM8983_HPFCUT_MASK 0x0070 /* HPFCUT - [6:4] */
377 #define WM8983_HPFCUT_SHIFT 4 /* HPFCUT - [6:4] */
378 #define WM8983_HPFCUT_WIDTH 3 /* HPFCUT - [6:4] */
379 #define WM8983_ADCOSR128 0x0008 /* ADCOSR128 */
380 #define WM8983_ADCOSR128_MASK 0x0008 /* ADCOSR128 */
381 #define WM8983_ADCOSR128_SHIFT 3 /* ADCOSR128 */
382 #define WM8983_ADCOSR128_WIDTH 1 /* ADCOSR128 */
383 #define WM8983_ADCRPOL 0x0002 /* ADCRPOL */
384 #define WM8983_ADCRPOL_MASK 0x0002 /* ADCRPOL */
385 #define WM8983_ADCRPOL_SHIFT 1 /* ADCRPOL */
386 #define WM8983_ADCRPOL_WIDTH 1 /* ADCRPOL */
387 #define WM8983_ADCLPOL 0x0001 /* ADCLPOL */
388 #define WM8983_ADCLPOL_MASK 0x0001 /* ADCLPOL */
389 #define WM8983_ADCLPOL_SHIFT 0 /* ADCLPOL */
390 #define WM8983_ADCLPOL_WIDTH 1 /* ADCLPOL */
393 * R15 (0x0F) - Left ADC Digital Vol
395 #define WM8983_ADCVU 0x0100 /* ADCVU */
396 #define WM8983_ADCVU_MASK 0x0100 /* ADCVU */
397 #define WM8983_ADCVU_SHIFT 8 /* ADCVU */
398 #define WM8983_ADCVU_WIDTH 1 /* ADCVU */
399 #define WM8983_ADCLVOL_MASK 0x00FF /* ADCLVOL - [7:0] */
400 #define WM8983_ADCLVOL_SHIFT 0 /* ADCLVOL - [7:0] */
401 #define WM8983_ADCLVOL_WIDTH 8 /* ADCLVOL - [7:0] */
404 * R16 (0x10) - Right ADC Digital Vol
406 #define WM8983_ADCVU 0x0100 /* ADCVU */
407 #define WM8983_ADCVU_MASK 0x0100 /* ADCVU */
408 #define WM8983_ADCVU_SHIFT 8 /* ADCVU */
409 #define WM8983_ADCVU_WIDTH 1 /* ADCVU */
410 #define WM8983_ADCRVOL_MASK 0x00FF /* ADCRVOL - [7:0] */
411 #define WM8983_ADCRVOL_SHIFT 0 /* ADCRVOL - [7:0] */
412 #define WM8983_ADCRVOL_WIDTH 8 /* ADCRVOL - [7:0] */
415 * R18 (0x12) - EQ1 - low shelf
417 #define WM8983_EQ3DMODE 0x0100 /* EQ3DMODE */
418 #define WM8983_EQ3DMODE_MASK 0x0100 /* EQ3DMODE */
419 #define WM8983_EQ3DMODE_SHIFT 8 /* EQ3DMODE */
420 #define WM8983_EQ3DMODE_WIDTH 1 /* EQ3DMODE */
421 #define WM8983_EQ1C_MASK 0x0060 /* EQ1C - [6:5] */
422 #define WM8983_EQ1C_SHIFT 5 /* EQ1C - [6:5] */
423 #define WM8983_EQ1C_WIDTH 2 /* EQ1C - [6:5] */
424 #define WM8983_EQ1G_MASK 0x001F /* EQ1G - [4:0] */
425 #define WM8983_EQ1G_SHIFT 0 /* EQ1G - [4:0] */
426 #define WM8983_EQ1G_WIDTH 5 /* EQ1G - [4:0] */
429 * R19 (0x13) - EQ2 - peak 1
431 #define WM8983_EQ2BW 0x0100 /* EQ2BW */
432 #define WM8983_EQ2BW_MASK 0x0100 /* EQ2BW */
433 #define WM8983_EQ2BW_SHIFT 8 /* EQ2BW */
434 #define WM8983_EQ2BW_WIDTH 1 /* EQ2BW */
435 #define WM8983_EQ2C_MASK 0x0060 /* EQ2C - [6:5] */
436 #define WM8983_EQ2C_SHIFT 5 /* EQ2C - [6:5] */
437 #define WM8983_EQ2C_WIDTH 2 /* EQ2C - [6:5] */
438 #define WM8983_EQ2G_MASK 0x001F /* EQ2G - [4:0] */
439 #define WM8983_EQ2G_SHIFT 0 /* EQ2G - [4:0] */
440 #define WM8983_EQ2G_WIDTH 5 /* EQ2G - [4:0] */
443 * R20 (0x14) - EQ3 - peak 2
445 #define WM8983_EQ3BW 0x0100 /* EQ3BW */
446 #define WM8983_EQ3BW_MASK 0x0100 /* EQ3BW */
447 #define WM8983_EQ3BW_SHIFT 8 /* EQ3BW */
448 #define WM8983_EQ3BW_WIDTH 1 /* EQ3BW */
449 #define WM8983_EQ3C_MASK 0x0060 /* EQ3C - [6:5] */
450 #define WM8983_EQ3C_SHIFT 5 /* EQ3C - [6:5] */
451 #define WM8983_EQ3C_WIDTH 2 /* EQ3C - [6:5] */
452 #define WM8983_EQ3G_MASK 0x001F /* EQ3G - [4:0] */
453 #define WM8983_EQ3G_SHIFT 0 /* EQ3G - [4:0] */
454 #define WM8983_EQ3G_WIDTH 5 /* EQ3G - [4:0] */
457 * R21 (0x15) - EQ4 - peak 3
459 #define WM8983_EQ4BW 0x0100 /* EQ4BW */
460 #define WM8983_EQ4BW_MASK 0x0100 /* EQ4BW */
461 #define WM8983_EQ4BW_SHIFT 8 /* EQ4BW */
462 #define WM8983_EQ4BW_WIDTH 1 /* EQ4BW */
463 #define WM8983_EQ4C_MASK 0x0060 /* EQ4C - [6:5] */
464 #define WM8983_EQ4C_SHIFT 5 /* EQ4C - [6:5] */
465 #define WM8983_EQ4C_WIDTH 2 /* EQ4C - [6:5] */
466 #define WM8983_EQ4G_MASK 0x001F /* EQ4G - [4:0] */
467 #define WM8983_EQ4G_SHIFT 0 /* EQ4G - [4:0] */
468 #define WM8983_EQ4G_WIDTH 5 /* EQ4G - [4:0] */
471 * R22 (0x16) - EQ5 - high shelf
473 #define WM8983_EQ5C_MASK 0x0060 /* EQ5C - [6:5] */
474 #define WM8983_EQ5C_SHIFT 5 /* EQ5C - [6:5] */
475 #define WM8983_EQ5C_WIDTH 2 /* EQ5C - [6:5] */
476 #define WM8983_EQ5G_MASK 0x001F /* EQ5G - [4:0] */
477 #define WM8983_EQ5G_SHIFT 0 /* EQ5G - [4:0] */
478 #define WM8983_EQ5G_WIDTH 5 /* EQ5G - [4:0] */
481 * R24 (0x18) - DAC Limiter 1
483 #define WM8983_LIMEN 0x0100 /* LIMEN */
484 #define WM8983_LIMEN_MASK 0x0100 /* LIMEN */
485 #define WM8983_LIMEN_SHIFT 8 /* LIMEN */
486 #define WM8983_LIMEN_WIDTH 1 /* LIMEN */
487 #define WM8983_LIMDCY_MASK 0x00F0 /* LIMDCY - [7:4] */
488 #define WM8983_LIMDCY_SHIFT 4 /* LIMDCY - [7:4] */
489 #define WM8983_LIMDCY_WIDTH 4 /* LIMDCY - [7:4] */
490 #define WM8983_LIMATK_MASK 0x000F /* LIMATK - [3:0] */
491 #define WM8983_LIMATK_SHIFT 0 /* LIMATK - [3:0] */
492 #define WM8983_LIMATK_WIDTH 4 /* LIMATK - [3:0] */
495 * R25 (0x19) - DAC Limiter 2
497 #define WM8983_LIMLVL_MASK 0x0070 /* LIMLVL - [6:4] */
498 #define WM8983_LIMLVL_SHIFT 4 /* LIMLVL - [6:4] */
499 #define WM8983_LIMLVL_WIDTH 3 /* LIMLVL - [6:4] */
500 #define WM8983_LIMBOOST_MASK 0x000F /* LIMBOOST - [3:0] */
501 #define WM8983_LIMBOOST_SHIFT 0 /* LIMBOOST - [3:0] */
502 #define WM8983_LIMBOOST_WIDTH 4 /* LIMBOOST - [3:0] */
505 * R27 (0x1B) - Notch Filter 1
507 #define WM8983_NFU 0x0100 /* NFU */
508 #define WM8983_NFU_MASK 0x0100 /* NFU */
509 #define WM8983_NFU_SHIFT 8 /* NFU */
510 #define WM8983_NFU_WIDTH 1 /* NFU */
511 #define WM8983_NFEN 0x0080 /* NFEN */
512 #define WM8983_NFEN_MASK 0x0080 /* NFEN */
513 #define WM8983_NFEN_SHIFT 7 /* NFEN */
514 #define WM8983_NFEN_WIDTH 1 /* NFEN */
515 #define WM8983_NFA0_13_7_MASK 0x007F /* NFA0(13:7) - [6:0] */
516 #define WM8983_NFA0_13_7_SHIFT 0 /* NFA0(13:7) - [6:0] */
517 #define WM8983_NFA0_13_7_WIDTH 7 /* NFA0(13:7) - [6:0] */
520 * R28 (0x1C) - Notch Filter 2
522 #define WM8983_NFU 0x0100 /* NFU */
523 #define WM8983_NFU_MASK 0x0100 /* NFU */
524 #define WM8983_NFU_SHIFT 8 /* NFU */
525 #define WM8983_NFU_WIDTH 1 /* NFU */
526 #define WM8983_NFA0_6_0_MASK 0x007F /* NFA0(6:0) - [6:0] */
527 #define WM8983_NFA0_6_0_SHIFT 0 /* NFA0(6:0) - [6:0] */
528 #define WM8983_NFA0_6_0_WIDTH 7 /* NFA0(6:0) - [6:0] */
531 * R29 (0x1D) - Notch Filter 3
533 #define WM8983_NFU 0x0100 /* NFU */
534 #define WM8983_NFU_MASK 0x0100 /* NFU */
535 #define WM8983_NFU_SHIFT 8 /* NFU */
536 #define WM8983_NFU_WIDTH 1 /* NFU */
537 #define WM8983_NFA1_13_7_MASK 0x007F /* NFA1(13:7) - [6:0] */
538 #define WM8983_NFA1_13_7_SHIFT 0 /* NFA1(13:7) - [6:0] */
539 #define WM8983_NFA1_13_7_WIDTH 7 /* NFA1(13:7) - [6:0] */
542 * R30 (0x1E) - Notch Filter 4
544 #define WM8983_NFU 0x0100 /* NFU */
545 #define WM8983_NFU_MASK 0x0100 /* NFU */
546 #define WM8983_NFU_SHIFT 8 /* NFU */
547 #define WM8983_NFU_WIDTH 1 /* NFU */
548 #define WM8983_NFA1_6_0_MASK 0x007F /* NFA1(6:0) - [6:0] */
549 #define WM8983_NFA1_6_0_SHIFT 0 /* NFA1(6:0) - [6:0] */
550 #define WM8983_NFA1_6_0_WIDTH 7 /* NFA1(6:0) - [6:0] */
553 * R32 (0x20) - ALC control 1
555 #define WM8983_ALCSEL_MASK 0x0180 /* ALCSEL - [8:7] */
556 #define WM8983_ALCSEL_SHIFT 7 /* ALCSEL - [8:7] */
557 #define WM8983_ALCSEL_WIDTH 2 /* ALCSEL - [8:7] */
558 #define WM8983_ALCMAX_MASK 0x0038 /* ALCMAX - [5:3] */
559 #define WM8983_ALCMAX_SHIFT 3 /* ALCMAX - [5:3] */
560 #define WM8983_ALCMAX_WIDTH 3 /* ALCMAX - [5:3] */
561 #define WM8983_ALCMIN_MASK 0x0007 /* ALCMIN - [2:0] */
562 #define WM8983_ALCMIN_SHIFT 0 /* ALCMIN - [2:0] */
563 #define WM8983_ALCMIN_WIDTH 3 /* ALCMIN - [2:0] */
566 * R33 (0x21) - ALC control 2
568 #define WM8983_ALCHLD_MASK 0x00F0 /* ALCHLD - [7:4] */
569 #define WM8983_ALCHLD_SHIFT 4 /* ALCHLD - [7:4] */
570 #define WM8983_ALCHLD_WIDTH 4 /* ALCHLD - [7:4] */
571 #define WM8983_ALCLVL_MASK 0x000F /* ALCLVL - [3:0] */
572 #define WM8983_ALCLVL_SHIFT 0 /* ALCLVL - [3:0] */
573 #define WM8983_ALCLVL_WIDTH 4 /* ALCLVL - [3:0] */
576 * R34 (0x22) - ALC control 3
578 #define WM8983_ALCMODE 0x0100 /* ALCMODE */
579 #define WM8983_ALCMODE_MASK 0x0100 /* ALCMODE */
580 #define WM8983_ALCMODE_SHIFT 8 /* ALCMODE */
581 #define WM8983_ALCMODE_WIDTH 1 /* ALCMODE */
582 #define WM8983_ALCDCY_MASK 0x00F0 /* ALCDCY - [7:4] */
583 #define WM8983_ALCDCY_SHIFT 4 /* ALCDCY - [7:4] */
584 #define WM8983_ALCDCY_WIDTH 4 /* ALCDCY - [7:4] */
585 #define WM8983_ALCATK_MASK 0x000F /* ALCATK - [3:0] */
586 #define WM8983_ALCATK_SHIFT 0 /* ALCATK - [3:0] */
587 #define WM8983_ALCATK_WIDTH 4 /* ALCATK - [3:0] */
590 * R35 (0x23) - Noise Gate
592 #define WM8983_NGEN 0x0008 /* NGEN */
593 #define WM8983_NGEN_MASK 0x0008 /* NGEN */
594 #define WM8983_NGEN_SHIFT 3 /* NGEN */
595 #define WM8983_NGEN_WIDTH 1 /* NGEN */
596 #define WM8983_NGTH_MASK 0x0007 /* NGTH - [2:0] */
597 #define WM8983_NGTH_SHIFT 0 /* NGTH - [2:0] */
598 #define WM8983_NGTH_WIDTH 3 /* NGTH - [2:0] */
601 * R36 (0x24) - PLL N
603 #define WM8983_PLL_PRESCALE 0x0010 /* PLL_PRESCALE */
604 #define WM8983_PLL_PRESCALE_MASK 0x0010 /* PLL_PRESCALE */
605 #define WM8983_PLL_PRESCALE_SHIFT 4 /* PLL_PRESCALE */
606 #define WM8983_PLL_PRESCALE_WIDTH 1 /* PLL_PRESCALE */
607 #define WM8983_PLLN_MASK 0x000F /* PLLN - [3:0] */
608 #define WM8983_PLLN_SHIFT 0 /* PLLN - [3:0] */
609 #define WM8983_PLLN_WIDTH 4 /* PLLN - [3:0] */
612 * R37 (0x25) - PLL K 1
614 #define WM8983_PLLK_23_18_MASK 0x003F /* PLLK(23:18) - [5:0] */
615 #define WM8983_PLLK_23_18_SHIFT 0 /* PLLK(23:18) - [5:0] */
616 #define WM8983_PLLK_23_18_WIDTH 6 /* PLLK(23:18) - [5:0] */
619 * R38 (0x26) - PLL K 2
621 #define WM8983_PLLK_17_9_MASK 0x01FF /* PLLK(17:9) - [8:0] */
622 #define WM8983_PLLK_17_9_SHIFT 0 /* PLLK(17:9) - [8:0] */
623 #define WM8983_PLLK_17_9_WIDTH 9 /* PLLK(17:9) - [8:0] */
626 * R39 (0x27) - PLL K 3
628 #define WM8983_PLLK_8_0_MASK 0x01FF /* PLLK(8:0) - [8:0] */
629 #define WM8983_PLLK_8_0_SHIFT 0 /* PLLK(8:0) - [8:0] */
630 #define WM8983_PLLK_8_0_WIDTH 9 /* PLLK(8:0) - [8:0] */
633 * R41 (0x29) - 3D control
635 #define WM8983_DEPTH3D_MASK 0x000F /* DEPTH3D - [3:0] */
636 #define WM8983_DEPTH3D_SHIFT 0 /* DEPTH3D - [3:0] */
637 #define WM8983_DEPTH3D_WIDTH 4 /* DEPTH3D - [3:0] */
640 * R42 (0x2A) - OUT4 to ADC
642 #define WM8983_OUT4_2ADCVOL_MASK 0x01C0 /* OUT4_2ADCVOL - [8:6] */
643 #define WM8983_OUT4_2ADCVOL_SHIFT 6 /* OUT4_2ADCVOL - [8:6] */
644 #define WM8983_OUT4_2ADCVOL_WIDTH 3 /* OUT4_2ADCVOL - [8:6] */
645 #define WM8983_OUT4_2LNR 0x0020 /* OUT4_2LNR */
646 #define WM8983_OUT4_2LNR_MASK 0x0020 /* OUT4_2LNR */
647 #define WM8983_OUT4_2LNR_SHIFT 5 /* OUT4_2LNR */
648 #define WM8983_OUT4_2LNR_WIDTH 1 /* OUT4_2LNR */
649 #define WM8983_POBCTRL 0x0004 /* POBCTRL */
650 #define WM8983_POBCTRL_MASK 0x0004 /* POBCTRL */
651 #define WM8983_POBCTRL_SHIFT 2 /* POBCTRL */
652 #define WM8983_POBCTRL_WIDTH 1 /* POBCTRL */
653 #define WM8983_DELEN 0x0002 /* DELEN */
654 #define WM8983_DELEN_MASK 0x0002 /* DELEN */
655 #define WM8983_DELEN_SHIFT 1 /* DELEN */
656 #define WM8983_DELEN_WIDTH 1 /* DELEN */
657 #define WM8983_OUT1DEL 0x0001 /* OUT1DEL */
658 #define WM8983_OUT1DEL_MASK 0x0001 /* OUT1DEL */
659 #define WM8983_OUT1DEL_SHIFT 0 /* OUT1DEL */
660 #define WM8983_OUT1DEL_WIDTH 1 /* OUT1DEL */
663 * R43 (0x2B) - Beep control
665 #define WM8983_BYPL2RMIX 0x0100 /* BYPL2RMIX */
666 #define WM8983_BYPL2RMIX_MASK 0x0100 /* BYPL2RMIX */
667 #define WM8983_BYPL2RMIX_SHIFT 8 /* BYPL2RMIX */
668 #define WM8983_BYPL2RMIX_WIDTH 1 /* BYPL2RMIX */
669 #define WM8983_BYPR2LMIX 0x0080 /* BYPR2LMIX */
670 #define WM8983_BYPR2LMIX_MASK 0x0080 /* BYPR2LMIX */
671 #define WM8983_BYPR2LMIX_SHIFT 7 /* BYPR2LMIX */
672 #define WM8983_BYPR2LMIX_WIDTH 1 /* BYPR2LMIX */
673 #define WM8983_MUTERPGA2INV 0x0020 /* MUTERPGA2INV */
674 #define WM8983_MUTERPGA2INV_MASK 0x0020 /* MUTERPGA2INV */
675 #define WM8983_MUTERPGA2INV_SHIFT 5 /* MUTERPGA2INV */
676 #define WM8983_MUTERPGA2INV_WIDTH 1 /* MUTERPGA2INV */
677 #define WM8983_INVROUT2 0x0010 /* INVROUT2 */
678 #define WM8983_INVROUT2_MASK 0x0010 /* INVROUT2 */
679 #define WM8983_INVROUT2_SHIFT 4 /* INVROUT2 */
680 #define WM8983_INVROUT2_WIDTH 1 /* INVROUT2 */
681 #define WM8983_BEEPVOL_MASK 0x000E /* BEEPVOL - [3:1] */
682 #define WM8983_BEEPVOL_SHIFT 1 /* BEEPVOL - [3:1] */
683 #define WM8983_BEEPVOL_WIDTH 3 /* BEEPVOL - [3:1] */
684 #define WM8983_BEEPEN 0x0001 /* BEEPEN */
685 #define WM8983_BEEPEN_MASK 0x0001 /* BEEPEN */
686 #define WM8983_BEEPEN_SHIFT 0 /* BEEPEN */
687 #define WM8983_BEEPEN_WIDTH 1 /* BEEPEN */
690 * R44 (0x2C) - Input ctrl
692 #define WM8983_MBVSEL 0x0100 /* MBVSEL */
693 #define WM8983_MBVSEL_MASK 0x0100 /* MBVSEL */
694 #define WM8983_MBVSEL_SHIFT 8 /* MBVSEL */
695 #define WM8983_MBVSEL_WIDTH 1 /* MBVSEL */
696 #define WM8983_R2_2INPPGA 0x0040 /* R2_2INPPGA */
697 #define WM8983_R2_2INPPGA_MASK 0x0040 /* R2_2INPPGA */
698 #define WM8983_R2_2INPPGA_SHIFT 6 /* R2_2INPPGA */
699 #define WM8983_R2_2INPPGA_WIDTH 1 /* R2_2INPPGA */
700 #define WM8983_RIN2INPPGA 0x0020 /* RIN2INPPGA */
701 #define WM8983_RIN2INPPGA_MASK 0x0020 /* RIN2INPPGA */
702 #define WM8983_RIN2INPPGA_SHIFT 5 /* RIN2INPPGA */
703 #define WM8983_RIN2INPPGA_WIDTH 1 /* RIN2INPPGA */
704 #define WM8983_RIP2INPPGA 0x0010 /* RIP2INPPGA */
705 #define WM8983_RIP2INPPGA_MASK 0x0010 /* RIP2INPPGA */
706 #define WM8983_RIP2INPPGA_SHIFT 4 /* RIP2INPPGA */
707 #define WM8983_RIP2INPPGA_WIDTH 1 /* RIP2INPPGA */
708 #define WM8983_L2_2INPPGA 0x0004 /* L2_2INPPGA */
709 #define WM8983_L2_2INPPGA_MASK 0x0004 /* L2_2INPPGA */
710 #define WM8983_L2_2INPPGA_SHIFT 2 /* L2_2INPPGA */
711 #define WM8983_L2_2INPPGA_WIDTH 1 /* L2_2INPPGA */
712 #define WM8983_LIN2INPPGA 0x0002 /* LIN2INPPGA */
713 #define WM8983_LIN2INPPGA_MASK 0x0002 /* LIN2INPPGA */
714 #define WM8983_LIN2INPPGA_SHIFT 1 /* LIN2INPPGA */
715 #define WM8983_LIN2INPPGA_WIDTH 1 /* LIN2INPPGA */
716 #define WM8983_LIP2INPPGA 0x0001 /* LIP2INPPGA */
717 #define WM8983_LIP2INPPGA_MASK 0x0001 /* LIP2INPPGA */
718 #define WM8983_LIP2INPPGA_SHIFT 0 /* LIP2INPPGA */
719 #define WM8983_LIP2INPPGA_WIDTH 1 /* LIP2INPPGA */
722 * R45 (0x2D) - Left INP PGA gain ctrl
724 #define WM8983_INPGAVU 0x0100 /* INPGAVU */
725 #define WM8983_INPGAVU_MASK 0x0100 /* INPGAVU */
726 #define WM8983_INPGAVU_SHIFT 8 /* INPGAVU */
727 #define WM8983_INPGAVU_WIDTH 1 /* INPGAVU */
728 #define WM8983_INPPGAZCL 0x0080 /* INPPGAZCL */
729 #define WM8983_INPPGAZCL_MASK 0x0080 /* INPPGAZCL */
730 #define WM8983_INPPGAZCL_SHIFT 7 /* INPPGAZCL */
731 #define WM8983_INPPGAZCL_WIDTH 1 /* INPPGAZCL */
732 #define WM8983_INPPGAMUTEL 0x0040 /* INPPGAMUTEL */
733 #define WM8983_INPPGAMUTEL_MASK 0x0040 /* INPPGAMUTEL */
734 #define WM8983_INPPGAMUTEL_SHIFT 6 /* INPPGAMUTEL */
735 #define WM8983_INPPGAMUTEL_WIDTH 1 /* INPPGAMUTEL */
736 #define WM8983_INPPGAVOLL_MASK 0x003F /* INPPGAVOLL - [5:0] */
737 #define WM8983_INPPGAVOLL_SHIFT 0 /* INPPGAVOLL - [5:0] */
738 #define WM8983_INPPGAVOLL_WIDTH 6 /* INPPGAVOLL - [5:0] */
741 * R46 (0x2E) - Right INP PGA gain ctrl
743 #define WM8983_INPGAVU 0x0100 /* INPGAVU */
744 #define WM8983_INPGAVU_MASK 0x0100 /* INPGAVU */
745 #define WM8983_INPGAVU_SHIFT 8 /* INPGAVU */
746 #define WM8983_INPGAVU_WIDTH 1 /* INPGAVU */
747 #define WM8983_INPPGAZCR 0x0080 /* INPPGAZCR */
748 #define WM8983_INPPGAZCR_MASK 0x0080 /* INPPGAZCR */
749 #define WM8983_INPPGAZCR_SHIFT 7 /* INPPGAZCR */
750 #define WM8983_INPPGAZCR_WIDTH 1 /* INPPGAZCR */
751 #define WM8983_INPPGAMUTER 0x0040 /* INPPGAMUTER */
752 #define WM8983_INPPGAMUTER_MASK 0x0040 /* INPPGAMUTER */
753 #define WM8983_INPPGAMUTER_SHIFT 6 /* INPPGAMUTER */
754 #define WM8983_INPPGAMUTER_WIDTH 1 /* INPPGAMUTER */
755 #define WM8983_INPPGAVOLR_MASK 0x003F /* INPPGAVOLR - [5:0] */
756 #define WM8983_INPPGAVOLR_SHIFT 0 /* INPPGAVOLR - [5:0] */
757 #define WM8983_INPPGAVOLR_WIDTH 6 /* INPPGAVOLR - [5:0] */
760 * R47 (0x2F) - Left ADC BOOST ctrl
762 #define WM8983_PGABOOSTL 0x0100 /* PGABOOSTL */
763 #define WM8983_PGABOOSTL_MASK 0x0100 /* PGABOOSTL */
764 #define WM8983_PGABOOSTL_SHIFT 8 /* PGABOOSTL */
765 #define WM8983_PGABOOSTL_WIDTH 1 /* PGABOOSTL */
766 #define WM8983_L2_2BOOSTVOL_MASK 0x0070 /* L2_2BOOSTVOL - [6:4] */
767 #define WM8983_L2_2BOOSTVOL_SHIFT 4 /* L2_2BOOSTVOL - [6:4] */
768 #define WM8983_L2_2BOOSTVOL_WIDTH 3 /* L2_2BOOSTVOL - [6:4] */
769 #define WM8983_AUXL2BOOSTVOL_MASK 0x0007 /* AUXL2BOOSTVOL - [2:0] */
770 #define WM8983_AUXL2BOOSTVOL_SHIFT 0 /* AUXL2BOOSTVOL - [2:0] */
771 #define WM8983_AUXL2BOOSTVOL_WIDTH 3 /* AUXL2BOOSTVOL - [2:0] */
774 * R48 (0x30) - Right ADC BOOST ctrl
776 #define WM8983_PGABOOSTR 0x0100 /* PGABOOSTR */
777 #define WM8983_PGABOOSTR_MASK 0x0100 /* PGABOOSTR */
778 #define WM8983_PGABOOSTR_SHIFT 8 /* PGABOOSTR */
779 #define WM8983_PGABOOSTR_WIDTH 1 /* PGABOOSTR */
780 #define WM8983_R2_2BOOSTVOL_MASK 0x0070 /* R2_2BOOSTVOL - [6:4] */
781 #define WM8983_R2_2BOOSTVOL_SHIFT 4 /* R2_2BOOSTVOL - [6:4] */
782 #define WM8983_R2_2BOOSTVOL_WIDTH 3 /* R2_2BOOSTVOL - [6:4] */
783 #define WM8983_AUXR2BOOSTVOL_MASK 0x0007 /* AUXR2BOOSTVOL - [2:0] */
784 #define WM8983_AUXR2BOOSTVOL_SHIFT 0 /* AUXR2BOOSTVOL - [2:0] */
785 #define WM8983_AUXR2BOOSTVOL_WIDTH 3 /* AUXR2BOOSTVOL - [2:0] */
788 * R49 (0x31) - Output ctrl
790 #define WM8983_DACL2RMIX 0x0040 /* DACL2RMIX */
791 #define WM8983_DACL2RMIX_MASK 0x0040 /* DACL2RMIX */
792 #define WM8983_DACL2RMIX_SHIFT 6 /* DACL2RMIX */
793 #define WM8983_DACL2RMIX_WIDTH 1 /* DACL2RMIX */
794 #define WM8983_DACR2LMIX 0x0020 /* DACR2LMIX */
795 #define WM8983_DACR2LMIX_MASK 0x0020 /* DACR2LMIX */
796 #define WM8983_DACR2LMIX_SHIFT 5 /* DACR2LMIX */
797 #define WM8983_DACR2LMIX_WIDTH 1 /* DACR2LMIX */
798 #define WM8983_OUT4BOOST 0x0010 /* OUT4BOOST */
799 #define WM8983_OUT4BOOST_MASK 0x0010 /* OUT4BOOST */
800 #define WM8983_OUT4BOOST_SHIFT 4 /* OUT4BOOST */
801 #define WM8983_OUT4BOOST_WIDTH 1 /* OUT4BOOST */
802 #define WM8983_OUT3BOOST 0x0008 /* OUT3BOOST */
803 #define WM8983_OUT3BOOST_MASK 0x0008 /* OUT3BOOST */
804 #define WM8983_OUT3BOOST_SHIFT 3 /* OUT3BOOST */
805 #define WM8983_OUT3BOOST_WIDTH 1 /* OUT3BOOST */
806 #define WM8983_SPKBOOST 0x0004 /* SPKBOOST */
807 #define WM8983_SPKBOOST_MASK 0x0004 /* SPKBOOST */
808 #define WM8983_SPKBOOST_SHIFT 2 /* SPKBOOST */
809 #define WM8983_SPKBOOST_WIDTH 1 /* SPKBOOST */
810 #define WM8983_TSDEN 0x0002 /* TSDEN */
811 #define WM8983_TSDEN_MASK 0x0002 /* TSDEN */
812 #define WM8983_TSDEN_SHIFT 1 /* TSDEN */
813 #define WM8983_TSDEN_WIDTH 1 /* TSDEN */
814 #define WM8983_VROI 0x0001 /* VROI */
815 #define WM8983_VROI_MASK 0x0001 /* VROI */
816 #define WM8983_VROI_SHIFT 0 /* VROI */
817 #define WM8983_VROI_WIDTH 1 /* VROI */
820 * R50 (0x32) - Left mixer ctrl
822 #define WM8983_AUXLMIXVOL_MASK 0x01C0 /* AUXLMIXVOL - [8:6] */
823 #define WM8983_AUXLMIXVOL_SHIFT 6 /* AUXLMIXVOL - [8:6] */
824 #define WM8983_AUXLMIXVOL_WIDTH 3 /* AUXLMIXVOL - [8:6] */
825 #define WM8983_AUXL2LMIX 0x0020 /* AUXL2LMIX */
826 #define WM8983_AUXL2LMIX_MASK 0x0020 /* AUXL2LMIX */
827 #define WM8983_AUXL2LMIX_SHIFT 5 /* AUXL2LMIX */
828 #define WM8983_AUXL2LMIX_WIDTH 1 /* AUXL2LMIX */
829 #define WM8983_BYPLMIXVOL_MASK 0x001C /* BYPLMIXVOL - [4:2] */
830 #define WM8983_BYPLMIXVOL_SHIFT 2 /* BYPLMIXVOL - [4:2] */
831 #define WM8983_BYPLMIXVOL_WIDTH 3 /* BYPLMIXVOL - [4:2] */
832 #define WM8983_BYPL2LMIX 0x0002 /* BYPL2LMIX */
833 #define WM8983_BYPL2LMIX_MASK 0x0002 /* BYPL2LMIX */
834 #define WM8983_BYPL2LMIX_SHIFT 1 /* BYPL2LMIX */
835 #define WM8983_BYPL2LMIX_WIDTH 1 /* BYPL2LMIX */
836 #define WM8983_DACL2LMIX 0x0001 /* DACL2LMIX */
837 #define WM8983_DACL2LMIX_MASK 0x0001 /* DACL2LMIX */
838 #define WM8983_DACL2LMIX_SHIFT 0 /* DACL2LMIX */
839 #define WM8983_DACL2LMIX_WIDTH 1 /* DACL2LMIX */
842 * R51 (0x33) - Right mixer ctrl
844 #define WM8983_AUXRMIXVOL_MASK 0x01C0 /* AUXRMIXVOL - [8:6] */
845 #define WM8983_AUXRMIXVOL_SHIFT 6 /* AUXRMIXVOL - [8:6] */
846 #define WM8983_AUXRMIXVOL_WIDTH 3 /* AUXRMIXVOL - [8:6] */
847 #define WM8983_AUXR2RMIX 0x0020 /* AUXR2RMIX */
848 #define WM8983_AUXR2RMIX_MASK 0x0020 /* AUXR2RMIX */
849 #define WM8983_AUXR2RMIX_SHIFT 5 /* AUXR2RMIX */
850 #define WM8983_AUXR2RMIX_WIDTH 1 /* AUXR2RMIX */
851 #define WM8983_BYPRMIXVOL_MASK 0x001C /* BYPRMIXVOL - [4:2] */
852 #define WM8983_BYPRMIXVOL_SHIFT 2 /* BYPRMIXVOL - [4:2] */
853 #define WM8983_BYPRMIXVOL_WIDTH 3 /* BYPRMIXVOL - [4:2] */
854 #define WM8983_BYPR2RMIX 0x0002 /* BYPR2RMIX */
855 #define WM8983_BYPR2RMIX_MASK 0x0002 /* BYPR2RMIX */
856 #define WM8983_BYPR2RMIX_SHIFT 1 /* BYPR2RMIX */
857 #define WM8983_BYPR2RMIX_WIDTH 1 /* BYPR2RMIX */
858 #define WM8983_DACR2RMIX 0x0001 /* DACR2RMIX */
859 #define WM8983_DACR2RMIX_MASK 0x0001 /* DACR2RMIX */
860 #define WM8983_DACR2RMIX_SHIFT 0 /* DACR2RMIX */
861 #define WM8983_DACR2RMIX_WIDTH 1 /* DACR2RMIX */
864 * R52 (0x34) - LOUT1 (HP) volume ctrl
866 #define WM8983_OUT1VU 0x0100 /* OUT1VU */
867 #define WM8983_OUT1VU_MASK 0x0100 /* OUT1VU */
868 #define WM8983_OUT1VU_SHIFT 8 /* OUT1VU */
869 #define WM8983_OUT1VU_WIDTH 1 /* OUT1VU */
870 #define WM8983_LOUT1ZC 0x0080 /* LOUT1ZC */
871 #define WM8983_LOUT1ZC_MASK 0x0080 /* LOUT1ZC */
872 #define WM8983_LOUT1ZC_SHIFT 7 /* LOUT1ZC */
873 #define WM8983_LOUT1ZC_WIDTH 1 /* LOUT1ZC */
874 #define WM8983_LOUT1MUTE 0x0040 /* LOUT1MUTE */
875 #define WM8983_LOUT1MUTE_MASK 0x0040 /* LOUT1MUTE */
876 #define WM8983_LOUT1MUTE_SHIFT 6 /* LOUT1MUTE */
877 #define WM8983_LOUT1MUTE_WIDTH 1 /* LOUT1MUTE */
878 #define WM8983_LOUT1VOL_MASK 0x003F /* LOUT1VOL - [5:0] */
879 #define WM8983_LOUT1VOL_SHIFT 0 /* LOUT1VOL - [5:0] */
880 #define WM8983_LOUT1VOL_WIDTH 6 /* LOUT1VOL - [5:0] */
883 * R53 (0x35) - ROUT1 (HP) volume ctrl
885 #define WM8983_OUT1VU 0x0100 /* OUT1VU */
886 #define WM8983_OUT1VU_MASK 0x0100 /* OUT1VU */
887 #define WM8983_OUT1VU_SHIFT 8 /* OUT1VU */
888 #define WM8983_OUT1VU_WIDTH 1 /* OUT1VU */
889 #define WM8983_ROUT1ZC 0x0080 /* ROUT1ZC */
890 #define WM8983_ROUT1ZC_MASK 0x0080 /* ROUT1ZC */
891 #define WM8983_ROUT1ZC_SHIFT 7 /* ROUT1ZC */
892 #define WM8983_ROUT1ZC_WIDTH 1 /* ROUT1ZC */
893 #define WM8983_ROUT1MUTE 0x0040 /* ROUT1MUTE */
894 #define WM8983_ROUT1MUTE_MASK 0x0040 /* ROUT1MUTE */
895 #define WM8983_ROUT1MUTE_SHIFT 6 /* ROUT1MUTE */
896 #define WM8983_ROUT1MUTE_WIDTH 1 /* ROUT1MUTE */
897 #define WM8983_ROUT1VOL_MASK 0x003F /* ROUT1VOL - [5:0] */
898 #define WM8983_ROUT1VOL_SHIFT 0 /* ROUT1VOL - [5:0] */
899 #define WM8983_ROUT1VOL_WIDTH 6 /* ROUT1VOL - [5:0] */
902 * R54 (0x36) - LOUT2 (SPK) volume ctrl
904 #define WM8983_OUT2VU 0x0100 /* OUT2VU */
905 #define WM8983_OUT2VU_MASK 0x0100 /* OUT2VU */
906 #define WM8983_OUT2VU_SHIFT 8 /* OUT2VU */
907 #define WM8983_OUT2VU_WIDTH 1 /* OUT2VU */
908 #define WM8983_LOUT2ZC 0x0080 /* LOUT2ZC */
909 #define WM8983_LOUT2ZC_MASK 0x0080 /* LOUT2ZC */
910 #define WM8983_LOUT2ZC_SHIFT 7 /* LOUT2ZC */
911 #define WM8983_LOUT2ZC_WIDTH 1 /* LOUT2ZC */
912 #define WM8983_LOUT2MUTE 0x0040 /* LOUT2MUTE */
913 #define WM8983_LOUT2MUTE_MASK 0x0040 /* LOUT2MUTE */
914 #define WM8983_LOUT2MUTE_SHIFT 6 /* LOUT2MUTE */
915 #define WM8983_LOUT2MUTE_WIDTH 1 /* LOUT2MUTE */
916 #define WM8983_LOUT2VOL_MASK 0x003F /* LOUT2VOL - [5:0] */
917 #define WM8983_LOUT2VOL_SHIFT 0 /* LOUT2VOL - [5:0] */
918 #define WM8983_LOUT2VOL_WIDTH 6 /* LOUT2VOL - [5:0] */
921 * R55 (0x37) - ROUT2 (SPK) volume ctrl
923 #define WM8983_OUT2VU 0x0100 /* OUT2VU */
924 #define WM8983_OUT2VU_MASK 0x0100 /* OUT2VU */
925 #define WM8983_OUT2VU_SHIFT 8 /* OUT2VU */
926 #define WM8983_OUT2VU_WIDTH 1 /* OUT2VU */
927 #define WM8983_ROUT2ZC 0x0080 /* ROUT2ZC */
928 #define WM8983_ROUT2ZC_MASK 0x0080 /* ROUT2ZC */
929 #define WM8983_ROUT2ZC_SHIFT 7 /* ROUT2ZC */
930 #define WM8983_ROUT2ZC_WIDTH 1 /* ROUT2ZC */
931 #define WM8983_ROUT2MUTE 0x0040 /* ROUT2MUTE */
932 #define WM8983_ROUT2MUTE_MASK 0x0040 /* ROUT2MUTE */
933 #define WM8983_ROUT2MUTE_SHIFT 6 /* ROUT2MUTE */
934 #define WM8983_ROUT2MUTE_WIDTH 1 /* ROUT2MUTE */
935 #define WM8983_ROUT2VOL_MASK 0x003F /* ROUT2VOL - [5:0] */
936 #define WM8983_ROUT2VOL_SHIFT 0 /* ROUT2VOL - [5:0] */
937 #define WM8983_ROUT2VOL_WIDTH 6 /* ROUT2VOL - [5:0] */
940 * R56 (0x38) - OUT3 mixer ctrl
942 #define WM8983_OUT3MUTE 0x0040 /* OUT3MUTE */
943 #define WM8983_OUT3MUTE_MASK 0x0040 /* OUT3MUTE */
944 #define WM8983_OUT3MUTE_SHIFT 6 /* OUT3MUTE */
945 #define WM8983_OUT3MUTE_WIDTH 1 /* OUT3MUTE */
946 #define WM8983_OUT4_2OUT3 0x0008 /* OUT4_2OUT3 */
947 #define WM8983_OUT4_2OUT3_MASK 0x0008 /* OUT4_2OUT3 */
948 #define WM8983_OUT4_2OUT3_SHIFT 3 /* OUT4_2OUT3 */
949 #define WM8983_OUT4_2OUT3_WIDTH 1 /* OUT4_2OUT3 */
950 #define WM8983_BYPL2OUT3 0x0004 /* BYPL2OUT3 */
951 #define WM8983_BYPL2OUT3_MASK 0x0004 /* BYPL2OUT3 */
952 #define WM8983_BYPL2OUT3_SHIFT 2 /* BYPL2OUT3 */
953 #define WM8983_BYPL2OUT3_WIDTH 1 /* BYPL2OUT3 */
954 #define WM8983_LMIX2OUT3 0x0002 /* LMIX2OUT3 */
955 #define WM8983_LMIX2OUT3_MASK 0x0002 /* LMIX2OUT3 */
956 #define WM8983_LMIX2OUT3_SHIFT 1 /* LMIX2OUT3 */
957 #define WM8983_LMIX2OUT3_WIDTH 1 /* LMIX2OUT3 */
958 #define WM8983_LDAC2OUT3 0x0001 /* LDAC2OUT3 */
959 #define WM8983_LDAC2OUT3_MASK 0x0001 /* LDAC2OUT3 */
960 #define WM8983_LDAC2OUT3_SHIFT 0 /* LDAC2OUT3 */
961 #define WM8983_LDAC2OUT3_WIDTH 1 /* LDAC2OUT3 */
964 * R57 (0x39) - OUT4 (MONO) mix ctrl
966 #define WM8983_OUT3_2OUT4 0x0080 /* OUT3_2OUT4 */
967 #define WM8983_OUT3_2OUT4_MASK 0x0080 /* OUT3_2OUT4 */
968 #define WM8983_OUT3_2OUT4_SHIFT 7 /* OUT3_2OUT4 */
969 #define WM8983_OUT3_2OUT4_WIDTH 1 /* OUT3_2OUT4 */
970 #define WM8983_OUT4MUTE 0x0040 /* OUT4MUTE */
971 #define WM8983_OUT4MUTE_MASK 0x0040 /* OUT4MUTE */
972 #define WM8983_OUT4MUTE_SHIFT 6 /* OUT4MUTE */
973 #define WM8983_OUT4MUTE_WIDTH 1 /* OUT4MUTE */
974 #define WM8983_OUT4ATTN 0x0020 /* OUT4ATTN */
975 #define WM8983_OUT4ATTN_MASK 0x0020 /* OUT4ATTN */
976 #define WM8983_OUT4ATTN_SHIFT 5 /* OUT4ATTN */
977 #define WM8983_OUT4ATTN_WIDTH 1 /* OUT4ATTN */
978 #define WM8983_LMIX2OUT4 0x0010 /* LMIX2OUT4 */
979 #define WM8983_LMIX2OUT4_MASK 0x0010 /* LMIX2OUT4 */
980 #define WM8983_LMIX2OUT4_SHIFT 4 /* LMIX2OUT4 */
981 #define WM8983_LMIX2OUT4_WIDTH 1 /* LMIX2OUT4 */
982 #define WM8983_LDAC2OUT4 0x0008 /* LDAC2OUT4 */
983 #define WM8983_LDAC2OUT4_MASK 0x0008 /* LDAC2OUT4 */
984 #define WM8983_LDAC2OUT4_SHIFT 3 /* LDAC2OUT4 */
985 #define WM8983_LDAC2OUT4_WIDTH 1 /* LDAC2OUT4 */
986 #define WM8983_BYPR2OUT4 0x0004 /* BYPR2OUT4 */
987 #define WM8983_BYPR2OUT4_MASK 0x0004 /* BYPR2OUT4 */
988 #define WM8983_BYPR2OUT4_SHIFT 2 /* BYPR2OUT4 */
989 #define WM8983_BYPR2OUT4_WIDTH 1 /* BYPR2OUT4 */
990 #define WM8983_RMIX2OUT4 0x0002 /* RMIX2OUT4 */
991 #define WM8983_RMIX2OUT4_MASK 0x0002 /* RMIX2OUT4 */
992 #define WM8983_RMIX2OUT4_SHIFT 1 /* RMIX2OUT4 */
993 #define WM8983_RMIX2OUT4_WIDTH 1 /* RMIX2OUT4 */
994 #define WM8983_RDAC2OUT4 0x0001 /* RDAC2OUT4 */
995 #define WM8983_RDAC2OUT4_MASK 0x0001 /* RDAC2OUT4 */
996 #define WM8983_RDAC2OUT4_SHIFT 0 /* RDAC2OUT4 */
997 #define WM8983_RDAC2OUT4_WIDTH 1 /* RDAC2OUT4 */
1000 * R61 (0x3D) - BIAS CTRL
1002 #define WM8983_BIASCUT 0x0100 /* BIASCUT */
1003 #define WM8983_BIASCUT_MASK 0x0100 /* BIASCUT */
1004 #define WM8983_BIASCUT_SHIFT 8 /* BIASCUT */
1005 #define WM8983_BIASCUT_WIDTH 1 /* BIASCUT */
1006 #define WM8983_HALFIPBIAS 0x0080 /* HALFIPBIAS */
1007 #define WM8983_HALFIPBIAS_MASK 0x0080 /* HALFIPBIAS */
1008 #define WM8983_HALFIPBIAS_SHIFT 7 /* HALFIPBIAS */
1009 #define WM8983_HALFIPBIAS_WIDTH 1 /* HALFIPBIAS */
1010 #define WM8983_VBBIASTST_MASK 0x0060 /* VBBIASTST - [6:5] */
1011 #define WM8983_VBBIASTST_SHIFT 5 /* VBBIASTST - [6:5] */
1012 #define WM8983_VBBIASTST_WIDTH 2 /* VBBIASTST - [6:5] */
1013 #define WM8983_BUFBIAS_MASK 0x0018 /* BUFBIAS - [4:3] */
1014 #define WM8983_BUFBIAS_SHIFT 3 /* BUFBIAS - [4:3] */
1015 #define WM8983_BUFBIAS_WIDTH 2 /* BUFBIAS - [4:3] */
1016 #define WM8983_ADCBIAS_MASK 0x0006 /* ADCBIAS - [2:1] */
1017 #define WM8983_ADCBIAS_SHIFT 1 /* ADCBIAS - [2:1] */
1018 #define WM8983_ADCBIAS_WIDTH 2 /* ADCBIAS - [2:1] */
1019 #define WM8983_HALFOPBIAS 0x0001 /* HALFOPBIAS */
1020 #define WM8983_HALFOPBIAS_MASK 0x0001 /* HALFOPBIAS */
1021 #define WM8983_HALFOPBIAS_SHIFT 0 /* HALFOPBIAS */
1022 #define WM8983_HALFOPBIAS_WIDTH 1 /* HALFOPBIAS */
1024 enum clk_src {
1025 WM8983_CLKSRC_MCLK,
1026 WM8983_CLKSRC_PLL
1029 #endif /* _WM8983_H */